### Introduction to VGA on FPGA

**Professor**: Terng-Yin Hsu

TA: Yen-Fu Liu



## **Outline**

- VGA
  - > Introduction
  - ➤ Working Principle
  - > Picture Drawing



## **Outline**

- VGA
  - > Introduction
  - > Working Principle
  - > Picture Drawing



## Introduction

- What is VGA?
  - VGA ( Video Graphics Array )
  - Analog computer display standard marketed in 1987 by IBM







VGA plug



## **VGA Port**







## Outline

- VGA
  - > Introduction
  - ➤ Working Principle
  - > Picture Drawing



### **Overview of CRTs**

- Cathode Ray Tube
  - Electron gun
  - Deflection coils
  - Anode





### **Overview of CRTs**

- Illustrates an image on the screen by following
- Signal
  - hsync for horizontal
  - vsync for vertical
  - Red for color red
  - Blue for color blue
  - Green for color green



| VGA_RED | VGA_GREEN | VGA_BLUE | Resulting Color |  |
|---------|-----------|----------|-----------------|--|
| 0       | 0         | 0        | Black           |  |
| 0       | 0         | 1        | Blue            |  |
| 0       | 1         | 0        | Green           |  |
| 0       | 1         | 1        | Cyan            |  |
| 1       | 0         | 0        | Red             |  |
| 1       | 0         | 1        | Magenta         |  |
| 1       | 1         | 0        | Yellow          |  |
| 1       | 1         | 1        | White           |  |



# Signal Timing of VGA

- Two synchronization signals :
  - hsync & vsync
  - Normally active "high", but at regular times emit "low" synchronization pulse.
  - When horizontal blanking interval no video data transferred
  - Horizontal blanking interval used by CRT monitor to realign the electron gun in preparation for the next scan line.



# **CRT Display Timing Example**





## Code

```
always @ ( posedge CLK ) begin
                                                      //Column
    if ( RESET ) pixel col <= 0;</pre>
    else if ( pixel col == 1039 ) pixel col <= 0;
    else pixel col <= pixel col + 1;
end
always @ ( posedge CLK) begin
                                                      //Row
    if ( RESET ) pixel row <= 0;</pre>
    else if ( pixel row == 665 ) pixel row <= 0;</pre>
    else if ( pixel col == 1039 ) pixel row <= pixel row + 1;
    else pixel row <= pixel row;
end
assign hsync = \sim ( (pixel col >= 919) & (pixel col < 1039) );
assign vsync = \sim ( (pixel row >= 659) & (pixel row < 665) );
assign visible = ( (pixel col >= 104) & (pixel col < 904) & (pixel row >= 23) & (pixel row < 623));
```



# **VGA Signal Timing**

Synchronization period for 800x600

T<sub>S</sub>

T<sub>disp</sub>

T<sub>pw</sub>

**Vertical Synchronization** 

| Horizonta | l Sync | hronizati | on |
|-----------|--------|-----------|----|
|-----------|--------|-----------|----|

| Symbol | Name               | Number of<br>50Mhz clock<br>periods | Reference<br>index | Symbol | Name               | Number of<br>50Mhz clock<br>periods | Reference<br>index |
|--------|--------------------|-------------------------------------|--------------------|--------|--------------------|-------------------------------------|--------------------|
| Tbp    | Back Porch         | 104                                 | 103                | Tbp    | Back Porch         | 23*1040                             | 22                 |
| Tdisp  | Display<br>Time    | 800                                 | 903                | Tdisp  | Display<br>Time    | 600*1040                            | 622                |
| Tfp    | Front Porch        | 16                                  | 919                | Tfp    | Front Porch        | 37*1040                             | 659                |
| Tpw    | Pulse Width        | 120                                 | 1039               | Tpw    | Pulse Width        | 6*1040                              | 665                |
| Ts     | Sync pulse<br>time | 1040                                | 1039               | Ts     | Sync pulse<br>time | 666*1040                            | 665                |



#### **Integration System & Intellectual Property**

## Outline

- VGA
  - > Introduction
  - > Working Principle
  - > Picture Drawing



## **Picture Drawing**

- Mathematic Function Description
- Picture Map



## **Mathematic Function Description**

- You can use the mathematics function
- For example : Rectangle

```
always@(posedge CLK) begin
    if (RESET)
        rectangle <= 0;
    else if(
        (pixel col-center x>=center x) & (pixel col<center x+100) &
        (pixel row>=center y) & (pixel row<center y+100)
        rectangle <= 1;
    else
        rectangle <= 0;
                                   pixel col
end
                                    pixel row
```



## **Architecture**



**Integration System & Intellectual Property** 

## Picture Map Architecture

- Using bit-map to draw a picture.
- Animation is composed of many pictures .



## **Architecture**





## Region

- You must to set your region .
- If you don't set region, your screen would be recognized as a region and your bit-map would be duplicated to fill out the full screen.





### **Picture**

• Draw a picture .

```
always@( pic cnt1 )begin
    case( pic cnt1 )
        0: begin
            line a <= 16'b00000000000000000;
            line b <= 16'b0000000000000000;
            line c <= 16'b00000000000000000;
            line d <= 16'b00000000000000000;
            line e <= 16'b00000111111
            line f <= 16'b0000111
            line g <= 16'b000111
            line h <= 16'b111
            line i <= 16'b11
            line j <= 16'b11
            line k <= 16'b0000
            line 1 <= 16'b00000
            line m <= 16'b000000
            line n <= 16'b00000000000000000;
            line o <= 16'b0000000000000000;
            line p <= 16'b00000000000000000;
    endcase
```

```
8'b0000 0000: word <= line a[15];
8'b00000 0001: word <= line a[14];
8'b00000 0010: word <= line a[13];
8'b0000_0011: word <= line_a[12];
8'b0000 0100: word <= line a[11]:
8'b0000 0101: word <= line a[10];
8'b0000 0110: word <= line a[9];
8'b0000 0111: word <- line a[8];
8'b0000 1000: word <- line a[7];
8'b0000 1001: word <= line a[6];
8'b0000 1010: word <= line_a[5];
8'b00000_1011: word <= line_a[4];
8'b0000 1100: word <= line a[3]:
8'b0000 1101: word <= line a[2];
8'b0000 1110: word <= line a[1];
8'b0000 1111: word <- line a[0];
8'b0001 0000: word <= line b[15];
8'b0001 0001: word <= line b[14];
8'b00001_0010: word <= line_b[13];
8'b0001 0011: word <= line b[12];
8'b0001 0100: word <= line b[11];
8'b0001 0101: word <= line b[10];
8'b0001 0110: word <- line b[9];
8'b0001 0111: word <- line b[8];
8'b0001 1000: word <= line b[7];
8'b0001 1001: word <= line_b[6];
8'b0001 1010: word <= line b[5];
8'b0001 1011: word <= line b[4];
8'b0001 1100: word <= line b[3];
8'b0001 1101: word <= line b[2];
8'b0001 1110: word <= line b[1];
8'b0001 1111: word <- line_b[0];
```





# Thank for your attention

