# LNA Design: ECE 1390 Assignment 1

Camilo Andres Tejeiro Lara (1004059608)

University of Toronto, Electrical and Computer Engineering Department

Abstract - This assignment paper presents a low-power narrowband LNA intended for use in 2.45GHz ISM band applications. The LNA is designed in a 65nm CMOS technology and achieves the desired requirements while consuming 372µW.

# Index Terms - Low power, LNA, 2.45GHz, ISM I. INTRODUCTION

The performance requirements for the single-ended, voltagemode LNA are, in order below:

| Center | -3db     | 50 Ω Input | Gain | Linearity | Noise  | Power |
|--------|----------|------------|------|-----------|--------|-------|
| Freq.  | Bandwith | Matching   | (dB) | IP3       | Figure | (uW)  |
| Fc     | BW       | S11        |      | (dBm)     | NF     |       |
| (GHz)  | (MHz)    | (dB)       |      |           | (dB)   |       |
| 2.45   | 100      | < 10       | 20   | > -15     | < 5    | < 500 |

The following sections will be covered in this paper: (II) Topology (III) Circuit intuition/understanding, (IV) Design procedure, (V) Simulation and optimization process (VI) Results and discussion.

# II. TOPOLOGY SELECTION

After reviewing lecture material, the reference textbook chapter on LNAs and a brief research survey, it quickly became clear that a major driving constraint for this design would be power consumption followed by the narrow-band operation. Two options emerged as potential candidate topologies: (1) the complementary common-source with L-matching network - interesting due to low-supply operation and current-reuse - and (2) the commonsource inductive degenerated LNA - best performance/power tradeoff for narrowband designs; We decided to start with the CS inductive degenerated LNA as our first candidate.

### III. CIRCUIT INTUITION/UNDERSTANDING

Initially, we would like to match the input impedance of our LNA with the real  $50\Omega$  output impedance of the antenna for maximum power transfer. One way we can accomplish input matching without incurring in the thermal noise of resistors is through the use of active devices. Unfortunately, looking into the gate of a MOSFET we have an inherent gate capacitance (Cgs), I.e. an input reactance we would like to cancel – resonate – at our desired center frequency. We can thus introduce a inductive component at the source of our amplifier to achieve this purpose.

We can then calculate the input impedance looking into the gate as (small-signal simple model):  $z_{in} = \frac{V_g}{I_g} = (V_{gs} + I_s S L_s)$  where  $V_{gs} = \frac{I_g}{SC_{gs}}$  and  $I_s = I_g + gmV_{gs}$  substituting expressions we get:  $z_{in} = \frac{\frac{I_g}{SC_{gs}} + S(I_g + gm\frac{I_g}{SC_{gs}})L_s}{I_g}$ subsequently dividing through by Ig, expanding and canceling:  $Zin = \frac{1}{SC_{gs}} + SL_s + \frac{gm}{C_{gs}} \text{ and factoring } Zin = \frac{L_s gm}{C_{gs}} + S\left(\frac{1}{S^2C_{gs}} + L_s\right) \text{ substituting } s = jw$  and expanding  $Zin = \frac{L_s gm}{C_{gs}} + jw(L_s + \frac{1}{(jw)^2C_{gs}}) = \frac{L_s gm}{C_{gs}} + j(wL_s - \frac{w}{w^2C_{gs}})$  Finally we have our **Zin:**  $Zin = \frac{L_s gm}{C_{gs}} + j(wL_s - \frac{1}{wC_{gs}}) = R_{in} + j(X_{is} - X_{cgs})$  A very interesting result and hence the importance of this circuit: *the input* impedance of a common-source stage with inductive degeneration is composed of: a purely resistive component Rin and a reactive

component (X is -X cgs). I.e. **Rin:** R in =  $\frac{gmL_s}{C_{os}}$  and **Xin:** X in = X is X where X is = X and X cgs =  $\frac{1}{WC_{os}}$ The input resistive component is very interesting, it gives us the freedom to manipulate Rin through the transistor gm, the that  $w_i = \frac{gm}{C}$  is the transition frequency of our transistor, seeming to indicate that we may "benefit" from operating with very slow transistors, or conversely very small inductances (either of which we can use to our advantage, either to reduce power consumption or to reduce area respectively). However we still have to deal with the additional reactive component existent for Zin, ideally we want them to resonate (cancel out) at our target resonance frequency. Ideally we would want:  $Z(w_c) = j(w_c L_s - \frac{1}{w_c C_{oc}}) = 0$  Now, unfortunately at frequencies of interest:  $w_c L_s \neq \frac{1}{w_c C_{os}}$  (it is hard to match the reactive terms to cancel each other at our desired center frequency). Hence, normally in practice, an additional pad capacitance is considered (in order to add more freedom in setting Rin) and an off-chip larger inductor is added in series with the gate to resonate with Cgs to allow for canceling reactive components of Zin at Fc.

degeneration inductor and our gate capacitance. Surprisingly, note



The cascode device is used for isolating the input match bias network (otherwise we would have to account for the Cdg miller cap of our transconductor amplifier)

The load is designed as an LC tank which ideally presents an open-load (max gain of commonsource: gm x rds) at resonance.

#### IV. DESIGN PROCEDURE

Our full inductive degenerated common source LNA topology with cascode and LC tank load. (bias network on the top left)



- **1. Device characterization:** perhaps the most important step in the design process is characterizing and biasing your device to give the best performance per power consumed, in our case:
- a. Plot of gm/Id versus device width: helps us find the nominal device dimensions with largest transconductor gain efficiency.
- b. Plot of gm vs. Id for the nominal device (sweeping Vgs): here you will find the maximum gm the device can give you for a given current. Normally gm reaches a plateau at highest currents (marginal returns), so we bias at 0.8, 0.9 of max gm and we also limit current to ¾ or less of our total budget (to allow for other bias currents).
- c. Sweeping multiplier size (constant current point): Widening the device (to a reasonable limit) while keeping our bias current (adjusting Vgs) allows us to get a little more gm for our given drain current.

From our simulations, our transistor bias point used (edge of subtreshold): Wnom=660n, Lmin=60nm, M=20, Ids=320uA, gm=5.051mS, gm/Id=15.79/V, Cgg=10.39fF, Vth=403.5mV, Vov=-134.4uV, Ft=77.45GHz. Furthermore, we are assuming the

use of a bondwire inductor at the source **Ls**=1nH.

#### **2. Calculate Rin:** and add to Cpad to yield Rin= $50\Omega$

Assuming a bond-wire source inductor (Ls), The resistance looking into the FET without any additional "pad" capacitance (only gate capacitance):  $Rin_{rer} \approx W_r \times L_s = 486.14 \Omega$  where  $W_i = \frac{gm}{C_{ss}} = 4.86 \times 10^{10} \, rads/ \, s$   $F_i = 77.37 \, GHz$  thus for Rin=50Q we need to add additional lumped pad

thus for Rin=50 $\Omega$  we need to add additional lumped pad capacitance of:  $c_{pod} = \frac{gmL_s - R_{ls}C_{se}}{R_{ls}} = 90.63 \, fF$  leading to  $c_{g,pod} = 101 \, fF$ 

- **3. Calculate Lg:** to resonate canceling input reactive components We want to enforce  $z(w_c)=j(w_cL_s+W_cL_g-\frac{1}{w_cC_{g,notal}})=0$  for this to follow, we choose  $L_g=\frac{1}{w_c^2C_{g,notal}}-L_s=40.77\,nH$  (also from eq 102 in textbook): This will be our off-chip inductor.
- **4. Cascode device:** The cascode device dimensions are chosen equal to the input transistor. (for backward isolation)
- **5. LC tank calculation:** Ld and Cd to achieve resonance at Wc Now we ought to select the value of Ld (and additional Cd) such that it resonates with the total capacitance at the drain node. (including Cdb, Cdg, input capacitance of next stage and inductor's parasitic input capacitance).

Starting from the assumption of **Ld**=10nH (approx largest inductance for 65nm) and its parasitics from the book, we find the total capacitance needed at the drain node:  $C_{d,local} = \frac{1}{w^2 L} = 422 fF$  and thus

the extra capacitance we need to add in the tank:  $C_d = C_{d, \text{noal}} - C_{\text{in, near}} - C_{\text{par}} = 378.8 fF$ 

- **6. LNA Gain and Q Calculation:** Rd for the necessary gain and Q Our gain is governed by  $A = \frac{R_d}{2 L_s w_c}$  For our desired precise 20dB gain:  $R_{d,\text{local}} = 2 A L_s w_c = 308 \Omega$  and  $R_d = 322.3 \Omega$  This is however non-optimal for our necessary narrow-band Q factor  $Q = \frac{F_c}{\Delta F_{bw}} = 24.5$  leading to a poor value of  $Q = R_{d,\text{local}} \sqrt{C_{d,\text{local}} I L_d} \approx 2$  (see simulation and optimization section for details and updated values below)
- **7. Design of Bias Network:** to bias transconductor in op. point Following the book guidelines, we chose the bias transistor and bias current about 1/5 the size of the M1 amplifier and drain current respectively. subsequently Rb was chosen to isolate input from bias circuit noise ( $\mathbf{Rb}$ =10k $\Omega$ ), and Cb was chosen to bypass most of the noise of Rb (at Wc) to ground. ( $\mathbf{Cb}$ =1pF)

# V. SIMULATION AND OPTIMIZATION PROCESS

Our results were close to our hand-calculated values requiring some minor parametric optimization of component values (for input matching and gain). Slowly then, we started replacing to onchip components where applicable. A very important component to increase our narrowband Q factor, was the on-chip inductor. Indeed **our choice of a large value inductor limited the max Q factor**, a better design choice was to choose a small inductor with maximum Q factor (Q=18.3) and compensate by adding a larger capacitance in parallel, i.e. by choosing **Ld**=1nH, then our calculated Cd=4.18pF and Q=20. (closer to our needed Q of 24.5). The final schematic with updated component values:

| bloc |

## VI. RESULTS AND DISCUSSION

The total current consumption was measured at  $372.2\mu A$  from a 1V supply. Markers in plots below have been expanded to be made visible.

# Gain and Fc: 20.016 dB at 2.441GHz Bw=134.93MHz



S11 Input Matching: -28.9dB



Zin: Real and Imaginary components (Rin 53.302, Xin=-151m)



Noise Figure: 3.314dB



Linearity (IP3): -13.48dBm



# REFERENCES

- [1] Bryant, C. (2013). Receiver Front-Ends in CMOS with Ultra-Low Power Consumption Department of Electrical and Information Technology, Lund
- University

  [2] Ultra low-power low-noise amplifier designs for 2.4 GHz ISM band applications: <a href="http://www3.ntu.edu.sg/home/eccboon/pub/thesis\_thunga.pdf">http://www3.ntu.edu.sg/home/eccboon/pub/thesis\_thunga.pdf</a>
  [3] Narrowband LNAs Design and Optimization: <a href="http://shodhganga.inflibnet.ac.in/bitstream/10603/149765/6/14\_chapter4.pdf">http://shodhganga.inflibnet.ac.in/bitstream/10603/149765/6/14\_chapter4.pdf</a>
  [4] MOS Common Source LNA Design Tutorial: <a href="https://courses.e-">https://courses.e-</a>

- ce.uth.gr/CE433/tutorials/MOS CS LNA.pdf

  [5] MOSFET LNA Design:
  http://rfic.eecs.berkeley.edu/~niknejad/ee142\_fa05lects/pdf/lect14.pdf