<u>TASK</u>: Using the HW Counters, measure the number of cycles, instructions, loads and stores in the program from <u>Error! Reference source not found</u>. How much time in total (both for reading and writing) does it take to access Main Memory?

```
Connected success!
Cycles = 18393
Instructions = 5306
Loads = 1098
Stores = 1092
```

- The loop contains 5 instructions.
- Ideally, IPC could be up to 1.
- However, we miss several cycles per iteration due to the read/write latency to Main Memory.

TASK: Use the example from

[RVfpgaBasysPath]/Labs/Lab19/LW\_Instruction\_MainMemory to estimate the Main Memory read latency using the HW Counters.

## **Execution in Main Memory:**



<u>TASK</u>: Analyse module **ifu\_ic\_mem** and the parameters of file *el2\_param.vh* to understand how the elements in **Error! Reference source not found.** are implemented.

Solution not provided for this exercise.

<u>TASK</u>: Analyse the Verilog code from Error! Reference source not found. and explain how it operates based on the above explanations.

If both ways are invalid (i.e. tagv mb ff = 00), way 0 must be replaced first:

 replace\_way\_mb\_any[0] = 1, as the second operand of the OR, which is ~tagv\_mb\_ff[0], is 1.



replace way mb any[1] = 0, as the two operands of the OR are 0.

If there is one invalid way, this is the one replaced.

- If way 0 is invalid, the second operand of the OR, which is ~tagv\_mb\_ff[0], is 1.
- If way 1 is invalid and way 0 is valid, the second operand of the OR, which is ~tagv mb ff[1] & tagv mb ff[0], is 1.

If both ways are valid, signal way status mb ff holds the LRU state (thus, the least recently used way, or the way to replace first) of the selected set, determines the way to replace.

**TASK:** Analyse the Verilog code that performs the same functionality on a 4-way I\$.

Solution not provided for this exercise.

TASK: Analyse the Verilog code from Error! Reference source not found. and explain how it operates based on the above explanations.

```
assign way_status_hit_new[pt.ICACHE_STATUS_BITS-1:0] = ic_rd_hit[0];
assign way_status_rep_new[pt.ICACHE_STATUS_BITS-1:0] = replace_way_mb
```

The new value of the LRU state is determined by signal way status new.

- If there was a hit, signal ic rd hit determines the new value, as it holds the way where the hit has taken place.
- If there was a replacement, signal replace way mb any determines the new value, as it holds the way that has been replaced.

**TASK:** Analyse the Verilog code that performs the same functionality on a 4-way I\$.

Solution not provided for this exercise.

## 1. EXERCISES

1) Transform the infinite loop from Error! Reference source not found. into a loop with 10000 iterations, but keep the j instructions at the same addresses. Measure the number of cycles and I\$ hits and misses. Then remove one of the i instructions and measure the same metrics. Compare and explain the results.

A Catapult project is provided at: [RVfpgaBasysPath]/Labs/RVfpgaLabsSolutions/Lab19/InstructionMemory\_LRU\_Exa mple\_FiniteLoop



```
C Test.c
                 Test_Assembly.S X
       Test_Assembly.S
        iest_Assembly:
       INSERT NOPS 32
       INSERT NOPS 16
       INSERT NOPS 8
       INSERT NOPS 2
       INSERT NOPS 1
       li t0, 10000
       Block1:
                   beq t0, zero, OUT
                   add t0, t0, -1
                   j Block2
                   INSERT NOPS 1023
       Block2:
                   j Block3
                   INSERT NOPS 1023
       Block3:
                   j Block1
 47
       OUT:
 Cycles = 650972
 Instructions = 50356
I$ Hits = 20296
I$ Misses = 30006
```

```
C Test.c X

src > C Test.c > © main

30

31

Test_Assembly();

32

33

cyc_end = pspMachinePerfCo
instr_end = pspMachinePerf
loads_end = pspMachinePerf
stores_end = pspMachinePerf

37

38

ee_printf(fmt: "Cycles = %c
ee_printf(fmt: "I$ Hits = %
ee_printf(fmt: "I$ Misses =

42

43

while(1);

PROBLEMS OUTPUT DEBUG CONSOLE TERMIN

Cycles = 70998
Instructions = 40356
I$ Hits = 40296
I$ Misses = 7
```

- There are no I\$ misses in the code with 2 jump instructions, except for the first iteration. This dramatically decreases the number of cycles.
- 2) Extend **Error! Reference source not found.** to analyse in detail how each 64-bit chunk is written in the I\$.

Solution not provided for this exercise.

 Analyse in simulation and on the board other I\$ configurations. For example, it can be very interesting to analyse a 4-way I\$.

Solution not provided for this exercise.

You can find a useful study in RVfpga v2.2 (provided at: <a href="https://university.imgtec.com/rvfpga-download-page-en/">https://university.imgtec.com/rvfpga-download-page-en/</a>), Lab 19, where a 4-way I\$ is used in SweRV EH1.

4) Analyse the logic that checks the correctness of the parity information.



Solution not provided for this exercise.