## Lab 2: The Design Hierarchy

Qianjun Huang

October 3, 2022

## Part I

- 1. If the truth table in Table 2.1 of the handout was given in full, how many rows would it have? 64
- 2. Export the schematic of the mux4to1 subcircuit as an image and include it in your report.



Figure 1: A schematic of the 4-to-1 multiplexer

## Part II

1. Derive seven truth tables, one for each segment of the 7-segment decoder.

| $D_{3:0}$ | Character    | $S_0$ | $S_1$ | $S_2$ | $S_3$ | $S_4$ | $S_5$ | $S_6$ |
|-----------|--------------|-------|-------|-------|-------|-------|-------|-------|
| 0000      | 0            | 1     | 1     | 1     | 1     | 1     | 1     | 0     |
| 0001      | 1            | 0     | 1     | 1     | 0     | 0     | 0     | 0     |
| 0010      | 2            | 1     | 1     | 0     | 1     | 1     | 0     | 1     |
| 0011      | 3            | 1     | 1     | 1     | 1     | 0     | 0     | 1     |
| 0100      | 4            | 0     | 1     | 1     | 0     | 0     | 1     | 1     |
| 0101      | 5            | 1     | 0     | 1     | 1     | 0     | 1     | 1     |
| 0110      | 6            | 1     | 0     | 1     | 1     | 1     | 1     | 1     |
| 0111      | 7            | 1     | 1     | 1     | 0     | 0     | 0     | 0     |
| 1000      | 8            | 1     | 1     | 1     | 1     | 1     | 1     | 1     |
| 1001      | 9            | 1     | 1     | 1     | 1     | 0     | 1     | 1     |
| 1010      | A            | 1     | 1     | 1     | 0     | 1     | 1     | 1     |
| 1011      | b            | 0     | 0     | 1     | 1     | 1     | 1     | 1     |
| 1100      | $\mathbf{c}$ | 0     | 0     | 0     | 1     | 1     | 0     | 1     |
| 1101      | d            | 0     | 1     | 1     | 1     | 1     | 0     | 1     |
| 1110      | ${f E}$      | 1     | 0     | 0     | 1     | 1     | 1     | 1     |
| 1111      | $\mathbf{F}$ | 1     | 0     | 0     | 0     | 1     | 1     | 1     |

2. Use Karnaugh maps to write seven Boolean functions for each segment so that they are optimized.

```
\begin{split} S_0 &= \overline{D2} \cdot \overline{D0} + \overline{D3} \cdot D1 + \overline{D3} \cdot D2 \cdot D0 + D2 \cdot D1 + D3 \cdot \overline{D2} \cdot \overline{D1} \\ S_1 &= \overline{D3} \cdot \overline{D2} + \overline{D3} \cdot \overline{D1} \cdot \overline{D0} + \overline{D2} \cdot \overline{D0} + \overline{D3} \cdot D1 \cdot D0 + D3 \cdot \overline{D1} \cdot D0 \\ S_2 &= \overline{D3} \cdot \overline{D1} + \overline{D3} \cdot D0 + \overline{D1} \cdot D0 + \overline{D3} \cdot D2 + D3 \cdot \overline{D2} \\ S_3 &= \overline{D3} \cdot \overline{D2} \cdot \overline{D0} + \overline{D3} \cdot D1 \cdot \overline{D0} + \overline{D2} \cdot D1 \cdot D0 + D2 \cdot \overline{D1} \cdot D0 + D3 \cdot \overline{D1} + D3 \cdot D2 \cdot \overline{D0} \\ S_4 &= \overline{D2} \cdot \overline{D0} + D1 \cdot \overline{D0} + D3 \cdot D1 + D3 \cdot D2 \\ S_5 &= \overline{D3} \cdot \overline{D1} \cdot \overline{D0} + \overline{D3} \cdot D2 \cdot \overline{D1} + \overline{D3} \cdot D2 \cdot \overline{D0} + D3 \cdot \overline{D2} + D3 \cdot D1 \\ S_6 &= \overline{D2} \cdot D1 + D2 \cdot \overline{D1} + D2 \cdot \overline{D0} + D3 \end{split}
```

3. Use the naming scheme HEXO, HEX1, ..., HEX6 for each subcircuit. Export each subcircuit schematic as an image and include it in your report.



Figure 2: A schematic of HEX0



Figure 3: A schematic of HEX1



Figure 4: A schematic of HEX2



Figure 5: A schematic of HEX3



Figure 6: A schematic of HEX4



Figure 7: A schematic of HEX5  $\,$ 



Figure 8: A schematic of HEX6  $\,$