# **Cache Coherence**

# 课程内容

### ・参考材料:

Fundamentals of Parallel Computer Architecture.
 Chapter 7 and 8.



| 7 | Intr | roduction to Shared Memory Multiprocessors 179         |  |
|---|------|--------------------------------------------------------|--|
|   | 7.1  | The Cache Coherence Problem                            |  |
|   | 7.2  | Memory Consistency Problem                             |  |
|   | 7.3  | Synchronization Problem                                |  |
|   | 7.4  | Exercise Problems                                      |  |
| 8 | Bus  | s-Based Coherent Multiprocessors 195                   |  |
|   | 8.1  | Overview                                               |  |
|   |      | 8.1.1 Basic Support for Bus-Based Multiprocessors 199  |  |
|   | 8.2  | Cache Coherence in Bus-Based Multiprocessors 203       |  |
|   |      | 8.2.1 Coherence Protocol for Write-Through Caches 203  |  |
|   |      | 8.2.2 MSI Protocol with Write Back Caches 206          |  |
|   |      | 8.2.3 MESI Protocol with Write Back Caches 215         |  |
|   |      | 8.2.4 MOESI Protocol with Write Back Caches            |  |
|   |      | 8.2.5 Update-Based Protocol with Write Back Caches 229 |  |
|   |      |                                                        |  |



#### Illustration 1:

- "You (A) met a friend B yesterday and made an appointment to meet her at a place exactly **one month from now**.
- Later you found out that you have an emergency and cannot possibly meet on the agreed date.
- You want to change the appointment to three months from now."

#### **Constraints**

- The only mode of communication is **mail**
- In your mail, you can only write the new appointment date and nothing else 3

Question 1: How can you ensure that A will meet B?

- Principle 1: When a processor performs a write operation on a memory address, the write must be propagated to all other processors
  - The write propagation principle



#### Illustration 2:

- You have placed a mail on the mailbox telling B to change the meeting month to 3 months from now.
- Unfortunately, you find out again that you cannot meet 3 months from now
- You need to change it to 2 months from now.

 Question 2: How can you ensure that A will meet B two months from now?

- Principle 2: When there are two writes to the same memory address, the order in which the writes are seen by all processors must be the same.
  - The write serialization principle

## Will This Parallel Code Work Correctly?

```
sum = 0;
begin parallel
for (i=0; i<2; i++) {
   lock(id, myLock);
   sum = sum + a[i];
   unlock(id, myLock);
   end parallel
   Print sum;</pre>
Suppose a[0] = 3 and a[1] = 7
```



### Will it print sum = 10?













## Questions

Do P1 and P2 see the same value of sum at the end?

- How is the problem affected by cache organization?
  - For example: What happens if we use write-through caches instead?

What if we do not have caches, or sum is uncachable.
 Will it work?

### **Main Observations**

- P1 Write propagation: values written in one cache must be propagated to other caches
- P2 Write serialization: values written successively on the same data must be seen in the same order by all caches
- Need a protocol to ensure both properties
  - Called cache coherence protocol
- Cache coherence protocol can be implemented in hardware or software
  - Overheads of software implementations are often very high

#### What do we do about it?

- Organize the mem hierarchy to make it go away
- Detect and take actions to eliminate the problem

#### Cache coherence protocols

- Snooping
  - Each core tracks sharing status of each block
- Directory based
  - Sharing status of each block kept in one location

# Snooping-Based Coherence Protocol

## **Basic Idea: Snooping-Based Coherence**

#### Processor-Side:

- Add a snooper to each node to snoop all bus transactions
- Caches (via cache controllers) react by changing cache line states

### • Memory-Side:

- Memory controller (MC) also snoops bus transactions
- MC reacts by deciding whether to read line from memory and return it

## **Coherence Correctness Requirements**

- Write propagation: on a snooped write,
  - Update: snooped value updates local copy
  - Invalidate: local copy invalidated to force future read to re-fetch the line

#### Write serialization

- Bus provides global ordering of writes
- Each snooper reacts in bus order

## Recall: CPU读Cache

- CPU读Cache
  - Read through
    - 即直接从内存中读取数据;
  - Read allocate
    - 先把数据读取到Cache中,再从Cache中读数据

## Recall: CPU写Cache

#### · 若cache hit命中,有两种处理方式:

- Write-through (直写模式)
  - 在数据更新时,把数据同时写入Cache和内存
  - 优点是操作简单;
  - 缺点是因为数据修改需要同时写入存储,数据写入速度较慢

#### — Write-back (回写模式)

- 在数据更新时只写入缓存Cache,只在数据被替换出缓存时,被 修改的缓存数据才会被写到内存
- 优点是数据写入速度快, 因为不需要写内存
- 缺点是一旦更新后的数据未被写入后端存储时出现系统掉电的情况,数据将无法找回

## Recall: CPU写Cache

- · 若cache miss, 有两种处理方式:
  - Write allocate (写分配模式)
    - 把要写的地址所在的块先从内存调入cache中,然后写cache
  - Write no-allocate (也称为no-write allocate, 非写分配模式)
    - 并不将写入位置的数据读入缓存,直接把要写的数据 写入到内存中





## **Coherence with Write-through Caches**

```
sum = 0;
begin parallel
for (i=0; i<2; i++) {
  lock(id, myLock);
  sum = sum + a[i];
  unlock(id, myLock);
end parallel
Print sum;</pre>
Suppose a[0] = 3 and a[1] = 7
```



= snooper

Bus-based SMP implementation choice in the mid 80s

## **Snooper Architecture**



- Coherence controller is added
- Snooper snoops all bus transactions
  - If a bus transaction is relevant,
     an action is taken
  - Finite State Machine (FSM) determines the new state
    - Outstanding transaction table keeps transactions that are pending (not completed yet)

- The simplest cache coherence protocol
- Assume a single level cache
  - which may get requests from the processor side, as
     well as from the bus side as snooped by the snooper



- Processor requests to the cache include:
  - PrRd: processor-side request to read a cache block
  - PrWr: processor-side request to write a cache block

- Snooped requests to the cache include:
  - BusRd: snooped request that indicates there is a read request to a block made by another processor.
  - BusWr: snooped request that indicates there is a write request to a block made by another processor.

#### Cache States

- Valid (V): the cache block is valid and clean
  - the cached value is the same with that in the lower level memory component
- Invalid (I): the cache block is invalid
  - Accesses to this cache block will generate cache misses
- There is no dirty state in the write-through cache
  - since all writes are written through to the lower level.

#### Assume that the caches use:

- Write no-allocate policy
- Write invalidate cache coherence policy



snooper-side requests

processor-side requests

## **State Transition Diagram**





BusWr/-

**Key points:** write invalidates all other caches

Therefore, we have:

- Modified line: exists as Valid in only 1 cache
- Clean line: exists as Valid in at least 1 cache
- Invalid state represents

   invalidated line or not present
   in the cache

## **Problem with Write-Through Caches**

- High bandwidth requirement
  - due to each write causing a write propagation

- What if we use write-back caches?
  - Write hits stop at the cache → eliminate most bus
     write transactions

# MSI Protocol with Write-back Caches

### **MSI Writeback Invalidate Protocol**

#### States

- Invalid (I)
- Shared (S): one or more copies, and memory copy is up-to-date
  - the cache block is valid, potentially shared by multiple processors
- Modified (M): only one copy
  - the cache block is valid in only one cache
  - the value is (likely) different from the one in the main memory

## Modified vs. Dirty

- Modified state extends dirty state in a write-back cache
  - Modified state implies exclusive ownership

#### Dirty:

(1) cached value is different from the value in main memory

#### Modified:

- (1) cached value is different from the value in main memory
- (2) cached only in one location

## **MSI Writeback Invalidate Protocol**

#### Processor-side Requests:

- PrRd (read)
  - processor-side request to read a cache block
- PrWr (write)
  - processor-side request to write to a cache block

### **MSI Writeback Invalidate Protocol**

#### Bus-side Requests:

- BusRd: snooped request that indicates there is a read request to a cache block made by another processor
- BusRdX: snooped request that indicates there is a read exclusive (write) request to a cache block made by another processor (instead of BusWr)
- Flush: snooped request that indicates that an entire cache block is written back to the main memory by another processor

# Basic MSI Writeback Invalidate Protocol

#### Actions

- Update state
- perform bus transaction
- flush value onto bus

- Invalidation: Any → Invalid
- Intervention: Modified → Shared

## **Processor Initiated Transactions**



# **Bus Initiated Transactions**



- What are the actions at memory controller (MC)?
  - Snooped a BusRd: read and supply data
  - Snooped a BusRdX: read and supply data
  - Snooped a Flush: update main memory



- Q: Upon snooping BusRdX, if a cache line's state is M, why do we need to Flush the cache line?
  - This flush may sound redundant
  - since the processor that issues a BusRdX is going to overwrite the cache block



#### Answer:

- a typical cache block is large, containing multiple bytes
- The bytes that have been modified are not necessarily the same bytes that another processor wants to overwrite
- Another processor may want to write to other bytes, but read from the bytes that have been modified.
- Flushing the entire block is a correctness requirement
  - The processor that issues the BusRdX must pick the block up and place it in the cache prior to writing to it.

## **MSI** Visualization



## **MSI** Visualization



| Proc    | State | State | State | Bus     | Data     |
|---------|-------|-------|-------|---------|----------|
| Request | P1    | P2    | P3    | Request | Supplier |
| R1      | S     | -     | -     | BusRd   | Mem      |



| Proc<br>Request | State P1 | State P2 | State P3 | Bus<br>Request | Data<br>Supplier |
|-----------------|----------|----------|----------|----------------|------------------|
| W1              | M        | 1        | -        | BusRdX         | Mem              |
|                 | P1       |          | P2       | P3             |                  |



- Note that the main memory snoops BusRdX and responds with the block.
- Here the memory controller does not know whether supplying the data is necessary or not
- The processor can ignore the reply from the memory controller.

Mem Ctrl

X=1

## **MSI** Visualization



| Proc<br>Request                                     | State P1                                                                       | State P2 | State P3    | Bus<br>Request | Data<br>Supplier |
|-----------------------------------------------------|--------------------------------------------------------------------------------|----------|-------------|----------------|------------------|
| R3                                                  | S                                                                              | 1        | S           | BusRd          | P1 cache         |
|                                                     | P1  X=2  M  Snooper                                                            | S        | P2<br>ooper | X=2 Snoope     | S                |
| also snoop the<br>pick it up, can<br>fetch, and ove | in memory will e flushed block, cel its memory rwrite the stale ock in memory. |          | m Ctrl      | Cancel mem     | nory read        |

- Is there a correctness problem if the main memory has supplied a stale copy before the owner has a chance to flush its block?
  - Answer: this cannot be allowed to occur.
  - Solution: to give enough time for all processors to finish snooping and responding to a bus request, before the memory controller replies with a block.

| Proc<br>Request                                              | State P1                                                                            | State P2                        | State P3     | Bus<br>Request | Data<br>Supplier |
|--------------------------------------------------------------|-------------------------------------------------------------------------------------|---------------------------------|--------------|----------------|------------------|
| W3                                                           | I                                                                                   | -                               | M            | BusRdX         | Mem              |
|                                                              | P1  X=2  Snooper                                                                    | I Sr                            | P2<br>nooper | P3  X=2  Snoop |                  |
| BusRdX and I<br>Here the men<br>know whether<br>necessary or | in memory snoo<br>responds with the<br>nory controller d<br>r supplying the control | ne block.<br>oes not<br>data is | x=2          |                |                  |

from the memory controller.

| Proc<br>Request | State P1             | State P2 | State P3          | Bus<br>Request | Data<br>Supplier |
|-----------------|----------------------|----------|-------------------|----------------|------------------|
| R1              | S                    | 1        | S                 | BusRd          | P3 cache         |
| d &X<br>usRd    | P1  X=2 3 I  Snooper | S        | P2<br>Ooper Flush | X=3 Spoope     | S S              |
|                 | Coheren<br>Miss      | ce       | m Ctr             | Update mei     | mory as well     |

| Proc<br>Request | State P1           | State P2 | State P3     | Bus<br>Request | Data<br>Supplier |
|-----------------|--------------------|----------|--------------|----------------|------------------|
| R3              | S                  | -        | S            | -              | _                |
|                 | P1  X=3 S  Snooper |          | P2<br>nooper | X=3 Snoope     | rd &x            |
|                 |                    |          | x=3          |                |                  |

| Proc<br>Request | State P1 | State P2 | State P3 | Bus<br>Request | Data<br>Supplier |
|-----------------|----------|----------|----------|----------------|------------------|
| R2              | S        | S        | S        | BusRd          | Mem              |



#### Discussion

- Although not required for correctness, P1 or
   P3 can definitely do that
  - In fact, in MESI protocol, cache-to-cache transfer is employed



# **Summary of State Changes**

| Proc<br>Request | State P1 | State P2 | State P3 | Bus<br>Request | Data<br>Supplier |
|-----------------|----------|----------|----------|----------------|------------------|
| R1              | S        | -        | 1        | BusRd          | Mem              |
| W1              | M        | -        | -        | BusRdX         | Mem              |
| R3              | S        | -        | S        | BusRd          | P1 cache         |
| W3              | I        | -        | M        | BusRdX         | Mem              |
| R1              | S        | -        | S        | BusRd          | P3 cache         |
| R3              | S        | -        | S        | -              | -                |
| R2              | S        | S        | S        | BusRd          | Mem              |

# MESI Protocol with Write-back Caches

# **Problem with MSI protocol**

- Each read-write sequence incurs two bus transactions
  - BusRd + BusRdX
  - regardless of whether the block is stored in only one cache or not.
- Penalizing programs that have little data sharing is unacceptable!
  - Sequential program (no data sharing)
  - Highly optimized parallel program (little data sharing)

## **MESI (4-state) Invalidation Protocol**

#### MESI adds an exclusive state

 to distinguish between shared by multiple caches vs. shared by one cache (exclusively cached)

#### Four states:

- Invalid
- modified (dirty)
- -shared (two or more caches may have copies)
- Exclusive: (only this cache has clean copy, same value as in memory)

- How can we check whether there are existing copies in other caches?
  - To achieve that, a new bus line can be added.
  - Called "COPIES-EXIST" or "C" bus line
    - High value: when there is at least one cache that asserts (声明) it.
    - Low value: when there are no cached copies

# **MESI (4-state) Invalidation Protocol**

#### Bus-side Requests:

#### – BusRd:

 snooped request that indicates there is a read request to a cache block made by another processor

#### – BusRdX:

 snooped request that indicates there is a read exclusive (write) request to a cache block made by another processor which doesn't have the block

#### – BusUpgr:

 snooped request that indicates that there is a write request to a cache block that another processor which already has in its cache

# BusRdx vs. BusUpgr

#### • BusUpgr:

- If a cache already has a valid copy, and only needs to upgrade its value, it posts a BusUpgr.
- The memory controller ignores the BusUpgr.

#### BusRdx:

- If a cache does not have the block in the cache and needs the memory (or another cache) to supply it, it posts a BusRdx.
- The memory controller fetches the block when it snoops a BusRdx.

## **MESI (4-state) Invalidation Protocol**

#### Bus-side Requests:

#### – Flush:

 snooped request that indicates that an entire cache block is written back to the main memory by another processor

#### - FlushOpt

 Snooped request that indicates that an entire cache block is posted on the bus in order to supply it to another processor.

# Flush vs. FlushOpt

- Flush: mandatory, needed for write propagation
- FlushOpt: optional, not required for correctness.
  - Implemented as a performance enhancing feature that can be removed without impacting correctness
    - Based on a premise that obtaining data from another cache is faster than from the memory
  - Also referred to as "cache-to-cache transfer"

## **Processor Initiated Transactions**



## **Bus Initiated Transactions**



**Note:** FlushOpt = <u>cache-to-cache transfer</u>

## **MESI Visualization**



## **MESI Visualization**



| Proc<br>Action | State<br>P1    | State<br>P2 | State P3      | <b>Bus Action</b> | Data<br>From |
|----------------|----------------|-------------|---------------|-------------------|--------------|
| R1             | E              | -           | _             | BusRd             | Mem          |
|                | P3             |             |               |                   |              |
|                | X=1<br>Snooper | <b>E</b>    | Snooper       | Snoop             | er           |
|                |                |             | Mem Ctrl  X=1 |                   |              |

| Proc<br>Action | State<br>P1      | State<br>P2 | State P3  | <b>Bus Action</b> | Data<br>From |
|----------------|------------------|-------------|-----------|-------------------|--------------|
| W1             | М                | -           | -         | -                 | -            |
| 0.1/           | P1               |             | P2        | P3                |              |
| wr &X<br>(X=2) | X=1 2<br>Snooper | M           | (Snooper) | Snoop             | er           |
|                | Зпоорсі          |             | Mem Ctrl  | <u> </u>          |              |
| No bus         | transacti        | ons!        | X=1       |                   |              |

## **MESI Visualization**



| Proc<br>Action | State<br>P1 | State<br>P2 | State P3 | Bus Action  | Data<br>From |
|----------------|-------------|-------------|----------|-------------|--------------|
| R3             | S           | ı           | S        | BusRd/Flush | P1's cache   |
|                |             |             |          |             | _            |



|   | roc | State<br>P1      | State<br>P2 | State P3      | Bus Action                                          | Data<br>From |
|---|-----|------------------|-------------|---------------|-----------------------------------------------------|--------------|
| \ | W3  | I                | _           | M             | BusUpgr                                             | -            |
|   |     | P1  X=2  Snooper | S I         | P2<br>Snooper | X=2 3 Snoope                                        |              |
|   |     |                  |             | Mem Ctrl  X=2 | Note: BusU<br>of BusRdX.<br>knows it can<br>request |              |

| Proc<br>Action | State<br>P1 | State<br>P2 | State P3 | Bus Action  | Data<br>From |
|----------------|-------------|-------------|----------|-------------|--------------|
| R1             | S           | ı           | S        | BusRd/Flush | P3's cache   |



| Proc<br>Action | State<br>P1 | State<br>P2 | State P3 | Bus Action | Data<br>From |
|----------------|-------------|-------------|----------|------------|--------------|
| R3             | S           | -           | S        | -          | -            |



| Proc<br>Action | State<br>P1 | State<br>P2 | State P3 | <b>Bus Action</b>  | Data<br>From     |
|----------------|-------------|-------------|----------|--------------------|------------------|
| R2             | S           | S           | S        | BusRd/Flush<br>Opt | P1/P3's<br>cache |



# **Summary of State Changes**

| Proc<br>Action | State<br>P1 | State<br>P2 | State P3 | Bus Action         | Data<br>From     |
|----------------|-------------|-------------|----------|--------------------|------------------|
| R1             | E           | -           | -        | BusRd              | Mem              |
| W1             | М           | ı           | -        | -                  | ı                |
| R3             | S           | -           | S        | BusRd/Flush        | P1's cache       |
| W3             | I           | -           | М        | BusUpgr            | -                |
| R1             | S           | -           | S        | BusRd/Flush        | P3's cache       |
| R3             | S           | -           | S        | -                  | -                |
| R2             | S           | S           | S        | BusRd/Flush<br>Opt | P1/P3's<br>cache |

# Summary

Cache Coherence Problem

- Snooping-Based Coherence Protocol
  - Coherence Protocol for Write-Through Caches
  - MSI Protocol with Write-back Caches
  - MESI Protocol with Write-back Caches