

# A Compact Model for Nanowire Tunneling-FETs

Bin Lu<sup>®</sup>, Dawei Wang, Yan Cui, Zhu Li, Guoqiang Chai, Linpeng Dong<sup>®</sup>, Jiuren Zhou<sup>®</sup>, *Member, IEEE*, Guilei Wang, Yuanhao Miao, Zhijun Lv<sup>®</sup>, and Hongliang Lu<sup>®</sup>, *Senior Member, IEEE* 

Abstract—The nanowire gate-all-around structure with the ultimate channel electrostatic integrity exhibits the best immunity to short channel effects and improved scaling capability compared with other multigate structures. In this article, both the tunneling current and capacitance models are developed simultaneously for nanowire tunneling fieldeffect transistors (FETs). Based on the same surface potential model, the developed current model and capacitance model share the common parameters and therefore can be easily integrated as a complete model for circuit-level simulations. Moreover, there is no iterative process involved during the model derivation indicating the models would be efficient for circuit simulations. The proposed models are also implemented into a circuit simulator with SPICE net-list to simulate the inverter, NAND, and NOR gates. Correct circuit behaviors obtained validate the model compatibility with the SPICE platform and usefulness for the further investigation of nanowire-based tunnel FET (TFET) circuits.

Index Terms—BTBT, gate-all-around (GAA), model, nanowire, SPICE, tunnel field-effect transistor (TFET).

#### I. INTRODUCTION

**B** ASED on the quantum tunneling mechanism, tunnel field-effect transistors (TFETs) exhibit the potential to

Manuscript received September 25, 2021; revised October 24, 2021; accepted October 26, 2021. Date of publication November 9, 2021; date of current version December 29, 2021. This work was supported in part by the National Natural Science Foundation of China under Grant 62004119 and Grant 61851405, and in part by the Applied Basic Research Plan of Shanxi Province under Grant 201901D211400. The review of this article was arranged by Editor Y. Chauhan. (Corresponding authors: Yuanhao Miao; Hongliang Lu.)

Bin Lu, Dawei Wang, Yan Cui, Zhu Li, and Guoqiang Chai are with the School of Physics and Information Engineering, Shanxi Normal University, Linfen 041004, China (e-mail: lubinsxnu@sina.cn; wdw0301@163.com; cuiyan8013@163.com; sxlizhu@126.com; chaigq@alu.uestc.edu.cn).

Linpeng Dong is with the Shaanxi Province Key Laboratory of Thin Films Technology and Optical Test, Xi'an Technological University, Xi'an 710032, China (e-mail: lpdong@xatu.edu.cn).

Jiuren Zhou is with the Department of Electrical and Computer Engineering, National University of Singapore, Singapore 117576 (e-mail: zhoujiuren@163.com).

Guilei Wang and Yuanhao Miao are with the Key Laboratory of Microelectronic Devices and Integrated Technology, Institute of Microelectronics, Chinese Academy of Sciences, Beijing 100029, China, and also with the Research and Development Center of Optoelectronic Hybrid IC, Guangdong Greater Bay Area Institute of Integrated Circuit and System, Guangdong 510535, China (e-mail: wangguilei@ime.ac.cn; miaoyuanhao@ime.ac.cn).

Zhijun Lv and Hongliang Lu are with the School of Microelectronics, Xidian University, Xi'an 710071, China, and also with the State Key Laboratory of Wide Band Gap Semiconductor Technology, Xidian University, Xi'an 710071, China (e-mail: zhijjunlv@163.com; hllv@mail.xidian.edu.cn).

Color versions of one or more figures in this article are available at https://doi.org/10.1109/TED.2021.3123933.

Digital Object Identifier 10.1109/TED.2021.3123933

break the limitation of subthreshold swing (SS) of 60 mV/dec at room temperature and therefore offer much more steep switching characteristics and allow further reduced supply voltage [1]–[3]. This makes TFETs suitable for ultralow-power applications and widely considered as a promising alternative to MOSFETs [4].

Despite better SS characteristics, TFETs cannot avoid the nonideal effects, such as the drain-induced barrier lowering (DIBL) and short channel effects (SCEs), which are detrimental to the device performance [5]–[6]. To address these issues, innovation in the device structure is widely pursued. The nanowire gate-all-around (GAA) structures owning the nearly perfect channel electrostatic integrity of the gate field can exhibit the best immunity to SCEs and DIBL, and show better scaling capability [7]. Moreover, owing to the strong control efficiency of the gate over the channel potential, the nanowire TFET also gives improved SS and ON-state current compared with the planar devices [6].

Although a lot of simulation studies have been done for different aspects of nanowire TFETs, a SPICE-friendly predictive model including the drain current and terminal capacitance models is still in the preliminary stages of development. The models are extremely important for the practical applications of the nanowire TFETs. Some tunneling current models have already been published so far for nanowire TFETs [8]-[21]. However, [8]–[11] neglect the source depletion region resulting in inaccurate evaluation of the surface potential, tunneling distance, and tunneling current. Kumar et al. [12]-[14] ignore the channel mobile charges and can be only used for depletion region under small gate voltage. Both the source depletion region and channel mobile charges are considered in [15]-[19], but the adopted numerical techniques make the models relatively computational cumbersome. A predictive model is developed based on Wentzel-Kramer-Brillouin (WKB) approximation and validated with atomistic simulation, but the final formula for the tunneling current is not analytical [20]. In [21], a current model taking both the source depletion and mobile charges into account is proposed by assuming two different regimes: accumulation regime at large gate voltage and depletion regime at low gate voltage, which is relatively complex.

Moreover, besides the drain tunneling current, the model of the terminal capacitance used for transient simulation is also critical for the practical applications of nanowire TFETs. But it is still an issue. From the point of practical applications, the desirable capacitance model and current model should be compatible with each other. In this way, the models can be easily integrated as a complete model and incorporated into

0018-9383 © 2021 IEEE. Personal use is permitted, but republication/redistribution requires IEEE permission. See https://www.ieee.org/publications/rights/index.html for more information.



Fig. 1. (a) Structure of the nanowire TFETs and (b) corresponding schematic cross-section view.

the SPICE platform. Since there was not a model applicable for nanowire TFETs, the study on nanowire TFETs was mainly using relatively complex numerical methods. However, since circuit investigation usually includes many devices, it is time consuming and computationally inefficient. This may be one of the reasons that the study on the nanowire TFET circuits is seldom reported. Compared with the numerical methods, an analytical model could accelerate the circuit design process and facilitate the practical applications of nanowire TFETs [22].

In our work, we proposed a physics-based analytical model for the nanowire TFETs and both the source depletion and mobile charges are considered. In the model, the drain current and terminal capacitance models are based on the same surface potential derivation. Therefore, most parameters are common for the current and capacitance models, which makes them easily integrable as a complete model. Moreover, there is no iterative process and different regimes assumption adopted during the model derivation indicating the models are simple and efficient. The models can be also implemented into a circuit simulator with SPICE net-list and show better compatibility with the SPICE platform, thus the models are useful to the further investigation of nanowire-based TFET circuits.

## II. MODEL DERIVATION

Fig. 1(a) gives an n-type GAA-TFET device and the schematic cross-section is also given in Fig. 1(b). The device parameters and symbols used in the model derivation are summarized in Table I. Numerical simulations in this article are carried out by using the commercial 2-D Synopsys Sentaurus TCAD tools. To consider the arbitrary tunneling barrier with a nonuniform electrical field, the dynamic nonlocal BTBT model is adopted. It should be noted that the quantum confinement effect is ignored considering the relatively large diameter of nanowire of 15 nm in our work and therefore Kane's model for bulk is adopted to obtain the BTBT probability. The parameters  $A = 4 \times 10^{14} \text{ cm}^{-3} \cdot \text{s}^{-1}$  and  $B = 1.9 \times 10^7 \text{ V} \cdot \text{cm}^{-1}$  for Kane's model are used [23]-[25]. However, with the scaling of the nanowire diameter, the device would transit from a 3-D electron system to a 1-D electron system resulting in different C-V and I-V characteristics due to the increased bandgap and effective mass of silicon [26]. In this case, the quantum confinement must be considered [6], [14] and the modified Kane's model for lower-dimensional systems should be used Ma and Jena [27] and Pan and Chui [28]. Other models

TABLE I
PARAMETERS IN THE NUMERICAL SIMULATIONS AND
MODEL DEVELOPMENT

| Symbol             | QUANTITY                                | Values               | Unit             |
|--------------------|-----------------------------------------|----------------------|------------------|
| $L_g$              | Channel length                          | 50                   | nm               |
| R                  | Nanowire radius                         | 7.5                  | nm               |
| $W_G$              | Gate metal work-function                | 4.2                  | eV               |
| $T_{ox}$           | Gate oxide thickness                    | 2                    | nm               |
| $\varepsilon_{ox}$ | Gate oxide dielectric constant          | 22                   |                  |
| $arepsilon_{Si}$   | Channel dielectric constant             | 11.7                 |                  |
| $N_S$              | Source doping density                   | $1 \times 10^{20}$   | cm <sup>-3</sup> |
| $N_C$              | Channel doping density                  | $1 \times 10^{15}$   | cm <sup>-3</sup> |
| $N_D$              | Drain doping density                    | $5 \times 10^{19}$   | cm <sup>-3</sup> |
| $E_g$              | Energy band-gap of channel material     | 1.12                 | eV               |
| χ                  | Electronic affinity of channel material | 4.09                 | eV               |
| $N_C$              | Density of state of the conduction band | $3.2 \times 10^{19}$ | cm <sup>-3</sup> |
| $N_V$              | Density of state of the valance band    | $1.8 \times 10^{19}$ | cm <sup>-3</sup> |

like the Shockley–Read–Hall (SRH) recombination, dopingdependent mobility, and the high-field saturation effects are also considered. To clearly present the overall train of thought of the model derivation and for the article readability, some tedious derivations are moved to the Appendix.

This article focuses on a clear presentation of model development for GAA-TFETs. Even though some second-order effects, such as gate leakage current, ambipolar conduction, are critical for the device analysis, they are neglected for simplicity. Besides, from the practical point of view, the exclusion is reasonable in the preliminary stage of the core model development causing these effects not significantly affecting our discussion.

#### A. Model Derivation for the Surface Potential

The device given in Fig. 1 can be considered as three parts. The left part is source depletion region I, the middle part is channel depletion region II, and the right part is the drift-diffusion region III. The region I can be equivalent to a field-effect transistor (FET) with gate oxide thickness of  $\pi T_{\rm ox}/2$  [29]. Considering that the ambipolar conduction near the channel/drain junction is detrimental to the digital applications and can be greatly suppressed, the drain depletion region is ignored [30], [31].

The 2-D Poisson equations are adopted to determine the potential distributions of the regions I and II

$$\frac{1}{r}\frac{\partial}{\partial r}\left(r\frac{\partial\psi_j(r,z)}{\partial r}\right) + \frac{\partial^2\psi_j(r,z)}{\partial z^2} = -\frac{qN_j}{\varepsilon_{\text{Si}}}$$
(1)

in which the j can be I and II for different regions.  $\psi_j(r, z)$  and  $\varepsilon_{Si}$  are the potential distribution in the channel body and the silicon dielectric constant, respectively.  $N_j$  is the doping concentration for each region. q is the electron charge. The potential in each region perpendicular to the channel surface can be written as (2) by using the parabolic approximation [32]

$$\psi_j(r,z) = \varphi_{m,j}(z) + p_{1,j}(z)r + p_{2,j}(z)r^2$$
 (2)

in which  $\varphi_{m,j}(z)$  is the potential along the channel center at r=0. The  $\varphi_{m,j}(z)$ ,  $p_{1,j}(z)$ , and  $p_{2,j}(z)$  are unknown parameters, which can be obtained by the boundary conditions.

The derivation is given by (A1) and (A2) in the Appendix. Then, substituting (2) into (1), (1) is reduced as follows:

$$\frac{d^2\varphi_{S,j}(z)}{dz^2} - \frac{\varphi_{S,j}(z) - \left(V_{GS} - V_{FB,j}\right)}{\lambda_j^2} = -\frac{qN_j}{\varepsilon_{Si}}$$
(3)

where  $\varphi_{\rm S,j}(z)$  is the surface potential at r=R.  $\lambda_{\rm I}=(R\varepsilon_{\rm Si}\pi\,t_{\rm ox}/4\varepsilon_{\rm ox})^{1/2}$  and  $\lambda_{\rm II}=(R\varepsilon_{\rm Si}t_{\rm ox}/2\varepsilon_{\rm ox})^{1/2}$ , in which  $t_{\rm ox}=R\ln(1+T_{\rm ox}/R)$ , are the scaling lengths for each region.  $V_{{\rm FB},j}$  is the flat band voltage and  $V_{\rm GS}$  is the gate–source voltage.

The following gives the general solution of (3):

$$\varphi_{S,j}(z) = A_j \exp\left(-\frac{z}{\lambda_j}\right) + B_j \exp\left(+\frac{z}{\lambda_j}\right) + \left(V_{GS} - V_{FB,j} - \frac{qN_j}{\varepsilon_{Si}}\lambda_j^2\right).$$
(4)

For region I, assuming its width is  $L_{\rm I}$ , the potential  $\varphi_{\rm S,I}(z)$  can be expressed as (5) and the derivation is given by (A3) and (A4) in the Appendix

$$\begin{cases} \varphi_{S,I}(z) = \frac{q N_{\text{eff}}}{2\varepsilon_{Si}} (z + L_{I})^{2} + V_{BS} \\ N_{\text{eff}} = N_{I} - \frac{\varepsilon_{Si}}{q \lambda_{I}^{2}} (V_{GS} - V_{FB,I} - V_{BS}) \end{cases}$$
(5)

in which  $V_{\rm BS} = V_{\rm S} - V_{\rm t} \times \log(N_{\rm I}/n_{i,\rm I})$  is potential in the neutral source region. The  $V_{\rm S}$  and  $V_{\rm t}$  are the source and thermal voltage, respectively.  $n_{i,\rm I}$  is the intrinsic carrier density of the source.

In region II, the  $\varphi_{S,II}(z)$  is solved as (6) by solving  $A_{II}$  and  $B_{II}$  which are expressed by (A5) in the Appendix

$$\varphi_{S,II}(z) = \left(V_{GS} - V_{FB,II} - \frac{qN_{II}\lambda_{II}^{2}}{\varepsilon_{Si}}\right) + \left(\varphi_{ch,} - \left(V_{GS} - V_{FB,II} - \frac{qN_{II}\lambda_{II}^{2}}{\varepsilon_{Si}}\right)\right) \cosh\left(\frac{z - L_{II}}{\lambda_{II}}\right) \tag{6}$$

in which the  $\varphi_{ch}$  is the surface potential in region III.  $L_{II}$  is the width of region II.

For depletion region III, the  $\varphi_{ch}$  cannot be obtained analytically owing to the lots of mobile carriers. In our work, the method in [33] is adopted to determine an analytical expression for  $\varphi_{ch}$  and the following gives the result:

$$\varphi_{\rm ch} = F + V_{\rm t} \ln \left\{ \frac{1}{V_{\rm t}} \left[ V_{\rm t} + \frac{\sqrt{F}}{\sqrt{F} + \gamma} \left( V_{\rm GS} - V_{\rm FB, II} - F \right) + \frac{1}{2} \left[ \frac{\sqrt{F}}{\left(\sqrt{F} + \gamma\right)^2} - \frac{\gamma (F - 2)}{2\left(\sqrt{F} + \gamma\right)^3} \right] \right] \right\}$$

$$\left( V_{\rm GS} - V_{\rm FB, II} - F \right)^2$$
(7)

$$F = \frac{1}{2} \left[ V_{\text{DS}} + \phi + \varphi_{\text{ch,dep}} - \sqrt{\left( \varphi_{\text{ch,dep}} - V_{\text{DS}} - \phi \right)^2 + \delta^2} \right]$$
(8)

$$\varphi_{\text{ch,dep}} = \left[ \sqrt{V_{\text{GS}} - V_{\text{FB,II}} + \frac{\gamma^2}{4} - \frac{\gamma}{2}} \right]^2$$
(9)

where  $\gamma = (2\varepsilon_{\rm Si}qN_{\rm II})^{1/2}/(\varepsilon_{\rm ox}/t_{\rm ox})$  and  $\delta = 0.04$  is a small smoothing factor.  $\phi = V_{\rm t} \ln(N_{\rm inv}/n_{i,\rm II})$  is the potential required to induce enough inversion charges to screen the modulation of gate bias and an empirical value of  $N_{\rm inv} = 2.5 \times 10^{19} \ {\rm cm}^{-3}$ 



Fig. 2. Variation of surface potential along the channel with (a)  $V_{\rm GS}$  and (b)  $V_{\rm DS}$ . The inserts give the potential at the channel midpoint ( $z=25~{\rm nm}$ ).

extracted from TCAD simulations is adopted.  $n_{i,II}$  is the intrinsic carrier density of the channel body.

Until now, the last unknown parameters are  $L_{\rm I}$  and  $L_{\rm II}$ , which would be determined by the aid of the continuity conditions at the source/channel interface. The derivation is listed by (A6)-(A8) in the Appendix. The model calculated surface potential along the channel with the TCAD results at  $V_{\rm DS} = 1.1 \, \rm V$  is given in Fig. 2(a) and excellent agreements are obtained. Owing to the nonuniform modulation of  $V_{GS}$  on the potential, increased  $V_{GS}$  leads to a steeper potential profile near the source/channel interface resulting in a larger electric field, higher tunneling probability, and drain current. The insert presents the variation of the surface potential at the channel midpoint z = 25 nm with  $V_{GS}$ . The potential increases linearly with  $V_{\rm GS}$  in the depletion region and then tends to slow down in the accumulation region after about  $V_{\rm GS}=1.2$  V. This is because a large amount of induced channel electrons in the accumulation region shield the gate electric field.

However, the large amount of induced electrons in the channel can also reduce the channel resistance and connect the source tunneling junction with the drain. In this case, the channel potential is mainly under the control of  $V_{\rm DS}$ , as can be seen in Fig. 2(b) which gives the surface potential for different  $V_{\rm DS}$  at  $V_{\rm GS}=1.1$  V. The insert also presents the variation of the potential at the channel midpoint z=25 nm with  $V_{\rm DS}$ . We can see that the potential linearly increases with  $V_{\rm DS}$  in the accumulation region. However, with increased  $V_{\rm DS}$ , the channel region starts to become depleted again owing to that the channel electrons are gradually drawn back to the drain. This results in gradually increased channel resistance blocking



Fig. 3. Schematic of (a) energy band and surface potential distribution and (b) electron tunneling rate along the channel direction near the source junction at  $V_{\rm GS}=1.1$  V and  $V_{\rm DS}=0.5$  V.

the drain field far away from the tunneling junction. In this case,  $V_{\rm DS}$  modulation on the channel potential is gradually reduced and the channel potential is almost unchanged with  $V_{\rm DS}$ . Thus  $V_{\rm GS}$  controls the potential once again. That is why the potential distribution for  $V_{\rm DS}=1.0~{\rm V}$  and  $V_{\rm DS}=1.2~{\rm V}$  in Fig. 2(b) are almost the same and this would lead to an unchanged drain current in the output characteristics.

### B. Model for Drain Current

With the proposed potential model, the tunneling current can be obtained. Fig. 3(a) gives the schematic of the energy band and potential distribution near the tunneling junction. For a certain tunneling path from  $z_v$  to  $z_c$  in Fig. 3(a), the tunneling distance  $W_t$  equals the length of tunneling path  $z_c-z_v$  and the difference of the conduction energy band between the two points is right at the energy bandgap  $E_g$  indicating that the corresponding potential difference is  $E_g/q$ . Therefore, assuming the potential at  $z_c$  is  $\varphi$ , the potential at  $z_v$  is  $\varphi - E_g/q$ . This can be used to get values of  $z_c$  and  $z_v$  based on the already developed potential model and thus the  $W_t$  can be also obtained. Obviously, the  $W_t$  varies with the potential  $\varphi$  in the whole range of the interband tunneling window. Assuming that the shortest tunneling distance  $W_{t,min}$  is obtained at the potential  $\varphi_p$ , then  $\varphi_p$  should satisfy the difference equation  $dW_t/d\varphi = 0$ . Thus  $W_{t,min}$  can be determined by the following equation:

$$\begin{cases} \varphi_{s,\Pi}(z_c) = \varphi \\ \varphi_{s,\Pi}(z_v) = \varphi - \frac{E_g}{q} \\ W_t = z_c - z_v, \quad \frac{dW_t}{d\varphi} \Big|_{\varphi = \varphi_n} = 0. \end{cases}$$
 (10)

By solving (10),  $W_{t,min}$  can be figured out as following:

$$W_{t,\min} = L_{I} + L_{II} + \lambda_{II} \cosh^{-1} H - \sqrt{\frac{2\varepsilon_{Si}}{qN_{eff}} \left(\varphi_{p} - \frac{E_{g}}{q} - V_{BS}\right)}$$
(11)

where H and  $\varphi_p$  are given in (A7) and (A9) in the Appendix, respectively.

Fig. 3(b) presents the electron BTBT probability aligned to the band diagram and surface potential. It can be seen that the largest tunneling probability  $G_{\rm max}$  happens at the shortest tunneling distance  $W_{\rm t,min}$  and then exponentially decreases as  $W_{\rm t}$  increases. According to Kane's model, the maximum electric field is approximately equal to  $|E| = E_g/(qW_{\rm t,min})$  and corresponds to the largest tunneling probability  $G_{\rm max}$ . Therefore the  $G_{\rm max}$  can be calculated directly by the following equation [16]:

$$G_{\text{max}} = A \frac{E_g^{p-\frac{1}{2}}}{\left(q W_{\text{t,min}}\right)^p} \exp\left(-\frac{W_{\text{t,min}}}{\lambda_{\text{t}}}\right) \tag{12}$$

where p=2.5 for the indirect tunneling process.  $\lambda_t=(qBE_g^{1/2})^{-1}$  is the tunneling length decay. The G(z) along the channel can be written as (13) considering the linearly increased tunneling distance with z

$$G(z) \approx G_{\text{max}} \exp\left(-\frac{|z - z_c|}{\lambda_t}\right).$$
 (13)

Assuming that the tunneling current is uniform along the direction normal to the channel and integrating the tunneling probability over the whole tunnel volume, the tunneling current can be approximately determined

$$I_{\rm DS} = q \cdot \iint G(z) d\Omega = q \cdot \pi \cdot R^2 \cdot \lambda_{\rm t} \cdot G_{\rm max}.$$
 (14)

It should be pointed out that for the case  $V_{\rm DS}=0$  V, the electric field and the largest BTBT probability given in (12) do not equal zero. Thus the tunneling current predicted by (14) also is nonzero at  $V_{\rm DS}=0$  V, which is obviously not correct. This problem can be solved by multiplying a correction factor  $f_{\rm cor}=1-2/(1+\exp(qV_{\rm DS}/fn\times V_{\rm t}))$  to (14) [15]. The factor  $f_{\rm cor}$  equals zero for  $V_{\rm DS}=0$  V guaranteeing a zero current for zero  $V_{\rm DS}$ . fn is an empirical parameter and set as  $fn=4.45V_{\rm GS}+2.3$  to make sure the model data math well with the numerical simulations for different  $V_{\rm GS}$ . Finally, a closed-form analytical current is expressed as follows:

$$I_{\rm DS} = q \cdot \pi \cdot R^2 \cdot \lambda_{\rm t} \cdot G_{\rm max} \cdot f_{\rm cor}. \tag{15}$$

Fig. 4(a) gives the model calculated data and numerical simulations of the transfer curves. We should point out that the model behavior starts from about  $V_{GS} = 0.15 \text{ V}$  at which the tunneling current starts to be higher than the reverse leakage current. The leakage current is mainly dominated by the carrier generation which can be described well by the mature SRH model and is not taken into account in our model. After  $V_{GS} = 0.15$  V, the tunneling current increases with  $V_{\rm GS}$ , but the increasing trend is gradually slowing down at large  $V_{GS}$ , which is highly consistent with the trend of the increased potential with  $V_{GS}$  as discussed in Fig. 2(a). It seems that the model results and the numerical simulations agree well with logarithmic coordinates. Relatively large deviation is presented for large  $V_{\rm GS} > 0.9 \text{ V}$  in linear coordinates. This deviation is due to the assumption in (14) that the G(z) is uniformly distributed normally to the channel direction. Fig. 5 presents the 2-D cross-section distribution of the electron



Fig. 4. (a) Transfer characteristics of the nanowire TFETs and (b) variation of SS with the drain current at  $V_{\rm DS}=0.5$  V.



Fig. 5. 2-D cross-section distribution of the electron tunneling probability for different  $V_{GS}$  at  $V_{DS}=0.5$  V.

BTBT probability for  $V_{\rm GS}=0.5$  and 1.5 V. It can be seen that even the electron BTBT probability tends to concentrate near the channel/oxide interface, the G(z) can be still approximately treated as uniform normal to the channel direction for small  $V_{\rm GS}$ . But for large  $V_{\rm GS}$ , the BTBT probability is mainly distributed near the channel/oxide interface and the uniform assumption normal to the channel direction becomes unsuitable, which leads to overestimated tunneling current compared with the numerical data.

Despite the obvious deviation for larger  $V_{\rm GS}$  than about 0.9 V in linear coordinates, the proposed current model captures the main outline of transfer characteristics and can predict results in excellent agreement with the TCAD simulations for  $V_{\rm GS}$  smaller than 0.8 V. Considering that the TFETs are originally designed for applications with supply voltage smaller than 0.5 V, the developed model is still useful for the design of nanowire-based TFET circuits working on the low supply voltage. The SS versus  $I_{\rm DS}$  characteristics at  $V_{\rm DS}=0.5$  V are also given in Fig. 4(b). Good agreements between the model results and the TCAD simulations are achieved.

The output characteristics are given in Fig. 6 and good agreements are also obtained for lower  $V_{\rm GS}$  than 0.8 V. Although the drain current gradually increases with  $V_{\rm DS}$ , the increased  $V_{\rm DS}$  also leads to reduced channel carrier density and once the channel becomes depleted, the  $V_{\rm DS}$  cannot control the channel potential, thus the drain current becomes unchanged. This is also consistent with the potential variations as discussed in Fig. 2(b).

## C. Model for Terminal Capacitance

Before the derivation of terminal capacitance, the terminal gate charge  $Q_{\rm G}$ , source charge  $Q_{\rm S}$ , and drain charge  $Q_{\rm D}$  should be first obtained. The  $Q_{\rm S}$  is mainly composed of the depletion charges in region I and therefore can be expressed by the following equation:

$$Q_{\rm S} = -q N_{\rm eff} \pi R_g^2 L_{\rm I}. \tag{16}$$

The  $Q_D$  can be divided into two parts, namely the mobile inversion charges in the channel and the inner fringing charge



Fig. 6. Output characteristics of the nanowire TFETs.



Fig. 7. Variation of the terminal charges versus (a)  $V_{GS}$  and (b)  $V_{DS}$ .

near the drain side

$$Q_{\rm D} = -2\pi R \left( L_g - L_{\rm II} \right) \left( \frac{\varepsilon_{\rm ox}}{t_{\rm ox}} \right) \left( V_{\rm GS} - V_{\rm FB,III} - \varphi_{\rm ch,III} \right)$$

$$+ \pi R^2 \varepsilon_{\rm Si} E_{\rm max} \qquad (17)$$

$$E_{\rm max} = \frac{V_{\rm BD} - \varphi_{\rm ch}}{\lambda_{\rm II}} \qquad (18)$$

where  $V_{\rm BD} = V_{\rm DS} + V_{\rm t} \times \log(N_{\rm D}/n_i)$  is the neutral drain potential. With the aid of the charge conservation, the  $Q_{\rm G}$  is determined by the following equation:

$$Q_{\rm G} + Q_{\rm S} + Q_{\rm D} = 0. (19)$$

Fig. 7 presents good agreements obtained between the model and numerical results. The  $Q_G$  increases with  $V_{GS}$  while decreases with  $V_{\rm DS}$ . The different trends are due to the fact that the effect of the gate electric field tends to induce the electrons in the channel body from the drain while the drain electric field tends to draw the electrons back into the drain. Fig. 8(a) also gives that the  $Q_S$  increases with  $V_{GS}$  owing to that the  $L_{\rm I}$  increases with  $V_{\rm GS}$ . But the trend is different with  $V_{\rm DS}$  shown in Fig. 8(b). The  $Q_{\rm S}$  first increases with  $V_{\rm DS}$  and then keeps unchanged, which is like the variation of drain current with  $V_{\rm DS}$ . Actually, the mechanism is the same. For smaller  $V_{\rm DS}$ , lots of electrons are induced in the channel and the channel resistance is small, thus the drain bias controls the channel potential and the source depletion width  $L_{\rm I}$  and  $Q_{\rm S}$ increase with  $V_{\rm DS}$ . However, with increased  $V_{\rm DS}$ , the channel becomes depleted and the large resistance blocks the drain field far away from the source/channel interface. Therefore the  $L_{\rm I}$  and  $Q_{\rm S}$  become unchanged with  $V_{\rm DS}$ .

It should be noted that although the main outline of the curves of the  $Q_S$  can be calculated by the model as shown in the inserts, a relatively large deviation is also clearly observed. This is mainly owing to the assumption that the source depletion region I is taken as a regular cylinder. In fact, the potential along the source/channel interface is not constant



Fig. 8. Variation of the source charges versus (a)  $V_{GS}$  and (b)  $V_{DS}$ .



Fig. 9. Variation of the terminal capacitances with (a)  $V_{GS}$  and (b)  $V_{DS}$ .



Fig. 10. Schematic of (a) inverter, (b) NAND gate, (c) NOR gate based on the GAA-TFETs, and (d) VTCs of the inverter based on Si GAA-TFET.

and thus the source depletion width  $L_{\rm I}$  is actually varied with r, which is ignored for simplicity in the model derivation. Other reasons leading to the deviation include the error of the Taylor expansion adopted to derivate the surface potential in the region I.

The terminal capacitances can be determined by the difference method. Fig. 9 gives the model results compared with the numerical simulations. It can be seen obviously the main inflection and variation of the capacitance with the biases can be predicted by the models and good agreements are achieved.

## III. CIRCUIT SIMULATION

The TFET model is implemented into a circuit simulator with SPICE net-list and several GAA-TFET based circuits are simulated to verify the model compatibility with the SPICE platform. The TFET sample in [34] is used and Fig. 10 depicts the schematics of an inerter, NAND, and NOR gate consisting of a resistor and one or two n-type GAA-TFETs. The n-type GAA-TFETs are assumed to be 500 devices in parallel [35].

The voltage transfer characteristics (VTCs) of the inverter are given in Fig. 10(d) with different supply voltages ( $V_{\rm DD}$ ). Owing to the small ON-state current  $I_{\rm ON}$  (large ON-state resistance  $R_{\rm ON}$ ) of the Si TFET, a relatively large pull-up resistance R is required to achieve switching voltages close to  $V_{\rm DD}/2$ , corresponding to the maximum noise margins. With larger  $V_{\rm DD}$ , the  $R_{\rm ON}$  of the TFET is reduced resulting in smaller required R. The transient responses of the TFET inverters



Fig. 11. Transient response of inverters based on (a) Si GAA-TFET, (b) Ge GAA-TFET, and (c) InAs GAA-TFET, respectively. R is fixed as 10 k $\Omega$ .



Fig. 12. Input voltages (a) A and (b) B are shown at  $V_{\rm DD} = 0.7$  V and the corresponding transient responses are also present for (c) NAND based on Ge GAA-TFET and (d) NOR based on InAs GAA-TFET.

based on different materials and fixed  $R=10~\mathrm{k}\Omega$  are given in Fig. 11. The parameters A and B are  $9.1\times10^{16}~\mathrm{cm}^{-3}\cdot\mathrm{s}^{-1}$  and  $4.9\times10^6~\mathrm{V}\cdot\mathrm{cm}^{-1}$  for Ge and  $3\times10^{19}~\mathrm{cm}^{-3}\cdot\mathrm{s}^{-1}$  and  $2.6\times106~\mathrm{V}\cdot\mathrm{cm}^{-1}$  for InAs [36]. Both the rise and fall times of the input voltage are set as 0.1 ns. It can be seen that the  $I_{\mathrm{ON}}$  of the Si TFETs is too small to pull down the output, as reported in [37]. This can be solved with Ge and InAs TFET with larger  $I_{\mathrm{ON}}$  and smaller  $R_{\mathrm{ON}}$ . Owing to the largest  $I_{\mathrm{ON}}$  and smallest Miller capacitance of InAs TFET [38], the InAs inverter also shows the smallest overshoot of 59 mV and rise delay of 0.1 ns (low-to-high transition of the output voltage).

The transient responses of the Ge TFET NAND and InAs TFET NOR with the input signals A/B at  $V_{\rm DD}=0.7~\rm V$  are shown in Fig. 12. Correct circuit behaviors can be also obviously modeled. The instant burrs occur for the NAND when both the two n-type TFETs are turned on.

## IV. CONCLUSION

In this article, both the drain current model and terminal capacitance model for a GAA TFET are developed. The TCAD simulation is used to verify the proposed models and good agreements are achieved in all operations between the model and numerical results. Based on the same analytical surface potential model, the proposed current and capacitance models can be easily integrated as a complete model owing to that most parameters and formulas are common. Moreover, there is no iterative process involved during the

model derivation indicating the models would be efficient for circuit simulations. Moreover, the proposed models can be implemented into the SPICE platform, thus the developed models can be useful for the design and investigation of nanowire-based TFET circuits.

## APPENDIX EQUATION SECTION (NEXT)

Owing to the symmetrical device structure, the electric field along the direction normal to the channel interface at the intrinsic channel center equals zero. With the aid of the electric displacement vector continuity at the interface of oxide/silicon, the following equation can be achieved:

$$\begin{cases}
\frac{\partial \psi_{j}(r,z)}{\partial r}\Big|_{r=0} = 0 \\
\psi_{j}(r,z)\Big|_{r=R} = \varphi_{S,j}(z) \\
\frac{\partial \psi_{j}(r,z)}{\partial r}\Big|_{r=R} = \frac{\varepsilon_{ox}}{\varepsilon_{Si}} \left(\frac{V_{GS} - V_{FB,j} - \varphi_{S,j}(z)}{t_{ox}}\right).
\end{cases} (A1)$$

Therefore, the unknown  $\varphi_{m,j}(z)$ ,  $p_{1,j}(z)$ , and  $p_{2,j}(z)$  can be solved as follows:

$$\begin{cases} p_{1,j}(z) = 0 \\ p_{2,j}(z) = \frac{\varepsilon_{\text{ox}}}{2R\varepsilon_{\text{Si}}} \left( \frac{V_{\text{GS}} - V_{\text{FB},j} - \varphi_{\text{S},j}(z)}{t_{\text{ox}}} \right) \\ \varphi_{m,j}(z) = \varphi_{\text{S},j}(z) - p_{2,j}(z)R^{2}. \end{cases}$$
(A2)

By the Taylor expansion of (4) at  $z = -L_I$ , the potential distribution of region I is determined as follows:

$$\varphi_{S,I}(z) = C \left( 1 + \frac{1}{2\lambda_I^2} (z + L_I)^2 \right) + \left( V_{GS} - V_{FB,I} - \frac{q N_I}{\varepsilon_{Si}} \lambda_I^2 \right). \quad (A3)$$

The parameter C can be determined with  $\varphi_{S,I}(-L_I) = V_{BS}$ 

$$C = V_{\rm BS} - \left(V_{\rm GS} - V_{\rm FB,I} - \frac{q N_{\rm I}}{\varepsilon_{\rm Si}} \lambda_{\rm I}^2\right). \tag{A4}$$

Substituting C into (A3), the potential  $\varphi_{S,I}(z)$  is obtained. The unknown parameters  $A_{II}$  and  $B_{II}$  in (4) can be determined by the aid of the electric displacement vector continuity and potential continuity at the interface of regions II and III

$$\begin{cases} A_{\rm II} = \frac{1}{2} \left( \varphi_{\rm ch,III} - \left( V_{\rm GS} - V_{\rm FB,II} - \frac{q N_{\rm II} \lambda_{\rm II}^2}{\varepsilon_{\rm Si}} \right) \right) \exp \left( + \frac{L_{\rm II}}{\lambda_{\rm II}} \right) \\ B_{\rm II} = \frac{1}{2} \left( \varphi_{\rm ch,III} - \left( V_{\rm GS} - V_{\rm FB,II} - \frac{q N_{\rm II} \lambda_{\rm II}^2}{\varepsilon_{\rm Si}} \right) \right) \exp \left( - \frac{L_{\rm II}}{\lambda_{\rm II}} \right). \end{cases}$$

Considering the potential continuity at the source/channel interface and assuming  $\varphi_S(0)$  is the potential at z=0, then  $L_I$  and  $L_{II}$  can be written as follows from (5) and (6)

$$\begin{cases}
L_{\rm I} = \sqrt{\frac{2\varepsilon_{\rm Si}}{q N_{\rm eff}}} \sqrt{\varphi_{\rm S}(0) - V_{\rm BS}} \\
L_{\rm II} = \lambda_{\rm II} \cosh^{-1} \left( \frac{\varphi_{\rm S}(0) - \left( V_{\rm GS} - V_{\rm FB, II} - \frac{q N_{\rm II} \lambda_{\rm II}^2}{\varepsilon_{\rm Si}} \right)}{\varphi_{\rm ch} - \left( V_{\rm GS} - V_{\rm FB, II} - \frac{q N_{\rm II} \lambda_{\rm II}^2}{\varepsilon_{\rm Si}} \right)} \right).
\end{cases} (A6)$$

Substituting  $L_{\rm I}$  into (5) and  $L_{\rm II}$  into (6), the following equation is obtained considering the electric displacement vector continuity at the source/channel interface:

$$\begin{cases} 0 = \frac{2qN_{\text{eff}}\lambda_{\text{II}}^{2}}{\varepsilon_{\text{Si}}} [\varphi_{s}(0) - V_{\text{BS}}] \\ -\frac{\varepsilon_{\text{Si}}^{2}}{\lambda_{\text{II}}^{2}} \left[ \varphi_{\text{ch}} - \left( V_{\text{GS}} - V_{\text{FB,II}} - \frac{qN_{\text{II}}\lambda_{\text{II}}^{2}}{\varepsilon_{\text{Si}}} \right) \right]^{2} \times R^{2} \\ H = \frac{\varphi_{s}(0) - \left( V_{\text{GS}} - V_{\text{FB,II}} - \frac{qN_{\text{II}}\lambda_{\text{II}}^{2}}{\varepsilon_{\text{Si}}} \right)}{\varphi_{\text{ch}} - \left( V_{\text{GS}} - V_{\text{FB,II}} - \frac{qN_{\text{II}}\lambda_{\text{II}}^{2}}{\varepsilon_{\text{Si}}} \right)} \\ R = \sinh(\cosh^{-1}H). \end{cases}$$
(A7)

By the equation  $\sinh(\cosh^{-1}(H)) = (H^2 - 1)^{1/2}$ ,  $\varphi_S(0)$  is determined in the following equation:

$$\begin{cases} \varphi_{s}(0) = \frac{-b - \sqrt{b^{2} - 4c}}{2} \\ b = 2\left(V_{GS} - V_{FB,II} - \frac{qN_{II}\lambda_{II}^{2}}{\varepsilon_{Si}} + \frac{qN_{eff}\lambda_{II}^{2}}{\varepsilon_{Si}}\right) \\ c = 2\varphi_{ch}\left(V_{GS} - V_{FB,II} - \frac{qN_{II}\lambda_{II}^{2}}{\varepsilon_{Si}}\right) - \varphi_{ch}^{2} \\ + \frac{2qN_{eff}\lambda_{II}^{2}V_{BS}}{\varepsilon_{Si}}. \end{cases}$$
(A8)

By solving (10), the potential  $\varphi_p$  corresponding to the shortest tunneling path can be obtained

$$\begin{split} & \varphi_{p} \\ & = \left(V_{\text{GS}} - V_{\text{FB,II}} - \frac{q N_{\text{II}} \lambda_{\text{II}}^{2}}{\varepsilon_{\text{Si}}}\right) + \frac{q N_{\text{eff}} \lambda_{\text{II}}^{2}}{\varepsilon_{\text{Si}}} \\ & - \left\{ \left(\frac{q N_{\text{eff}} \lambda_{\text{II}}^{2}}{\varepsilon_{\text{Si}}}\right)^{2} + \left[\varphi_{\text{ch}} - \left(V_{\text{GS}} - V_{\text{FB,II}} - \frac{q N_{\text{II}} \lambda_{\text{II}}^{2}}{\varepsilon_{\text{Si}}}\right)\right]^{2} \\ & + \frac{2q N_{\text{eff}} \lambda_{\text{II}}^{2}}{\varepsilon_{\text{Si}}} \\ & \times \left[ \left(V_{\text{GS}} - V_{\text{FB,II}} - \frac{q N_{\text{II}} \lambda_{\text{II}}^{2}}{\varepsilon_{\text{Si}}}\right) - \frac{E_{g}}{q} - V_{\text{BS}} \right] \right\}^{\frac{1}{2}}. \end{split}$$
(A9)

#### **ACKNOWLEDGEMENT**

The authors would like to thank the Prof. Congjian Sun in Shanxi Normal University and the reviewers for the valuable suggestions on their work.

#### REFERENCES

- [1] W. Cheng *et al.*, "Fabrication and characterization of a novel Si line tunneling TFET with high drive current," *IEEE J. Electron Devices Soc.*, vol. 8, pp. 336–340, 2020, doi: 10.1109/JEDS.2020.2981974.
- [2] B. Lu et al., "Characteristics of InAs/GaSb line-tunneling FETs with buried drain technique," *IEEE Trans. Electron Devices*, vol. 68, no. 4, pp. 1537–1541, Apr. 2021, doi: 10.1109/TED.2021.3059391.
- W. Li and J. C. S. Woo, "Vertical p-TFET with a p-type SiGe pocket," *IEEE Trans. Electron Devices*, vol. 67, no. 4, pp. 1480–1484, Apr. 2020, doi: 10.1109/TED.2020.2971475.
- [4] B. Lu et al., "Fully analytical carrier-based charge and capacitance model for hetero-gate-dielectric tunneling field-effect transistors," *IEEE Trans. Electron Devices*, vol. 65, no. 8, pp. 3555–3561, Aug. 2018, doi: 10.1109/TED.2018.2849742.

- [5] Q. Shao, C. Zhao, C. Wu, J. Zhang, L. Zhang, and Z. Yu, "Compact model and projection of silicon nanowire tunneling transistors (NW-tFETs)," in *Proc. IEEE Int. Conf. Electron Devices Solid-State Circuits*, Jun. 2013, pp. 1–2, doi: 10.1109/EDSSC.2013.6628137.
- [6] S. A. Verhulst, B. Sorée, D. Leonelli, G. W. Vandenberghe, and G. Groeseneken, "Modeling the single-gate, double-gate, and gateallaround tunnel field-effect transistor," *J. Appl. Phys.*, vol. 107, no. 2, pp. 245181–245186, 2010, doi: 10.1063/1.3277044.
- [7] M. Luisier and G. Klimeck, "Atomistic full-band design study of InAs band-to-band tunneling field-effect transistors," *IEEE Elec*tron Device Lett., vol. 30, no. 6, pp. 602–604, Jun. 2009, doi: 10.1109/LED.2009.2020442.
- [8] Ajay, R. Narang, M. Saxena, and M. Gupta, "Model of GaSb-InAs p-i-n gate all around BioTunnel FET," *IEEE Sensors J.*, vol. 19, no. 7, pp. 2605–2612, Apr. 2019, doi: 10.1109/JSEN.2018.2887277.
- [9] N. Bagga and S. Dasgupta, "Surface potential and drain current analytical model of gate all around triple metal TFET," *IEEE Trans. Electron Devices*, vol. 64, no. 2, pp. 606–613, Feb. 2017, doi: 10.1109/TED.2016.2642165.
- [10] R. Vishnoi and M. J. Kumar, "A compact analytical model for the drain current of gate-all-around nanowire tunnel FET accurate from sub-threshold to ON-state," *IEEE Trans. Nanotechnol.*, vol. 14, no. 2, pp. 358–362, Mar. 2015, doi: 10.1109/TNANO.2015.2395879.
- [11] R. Vishnoi and M. Kumar, "Compact analytical drain current model of gate-all-around nanowire tunneling FET," *IEEE Trans. Electron Devices*, vol. 61, no. 7, pp. 2599–2603, Jul. 2014, doi: 10.1109/TED.2014.2322762.
- [12] S. Kumar, E. Goel, K. Singh, B. Singh, M. Kumar, and S. Jit, "A compact 2-D analytical model for electrical characteristics of double-gate tunnel field-effect transistors with a SiO<sub>2</sub>/high-k stacked gate-oxide structure," *IEEE Trans. Electron Devices* vol. 63, no. 8, pp. 3291–3299, Aug. 2016, doi: 10.1109/TED.2016.2572610.
- [13] S. Kumar et al., "2-D analytical modeling of the electrical characteristics of dual-material double-gate TFETs with a SiO<sub>2</sub>/HfO<sub>2</sub> stacked gate-oxide structure," *IEEE Trans. Electron Devices*, vol. 64, no. 3, pp. 960–968, Mar. 2017, doi: 10.1109/TED.2017.2656630.
- [14] P. K. Singh et al., "Analytical drain current model for source pocket engineered stacked oxide SiO<sub>2</sub>/HfO<sub>2</sub> cylindrical gate TFETs," Silicon, vol. 13, no. 6, pp. 1731–1739, Jun. 2021, doi: 10.1007/ s12633-020-00563-6.
- [15] L. Zhang, J. He, and M. Chan, "A compact model for double-gate tunneling field-effect-transistors and its implications on circuit behaviors," in *IEDM Tech. Dig.*, San Francisco, CA, USA, Dec. 2012, pp. 6–8, doi: 10.1109/IEDM.2012.6478994.
- [16] L. Zhang and M. Chan, "SPICE modeling of double-gate tunnel-FETs including channel transports," *IEEE Trans. Electron Devices*, vol. 61, no. 2, pp. 300–307, Feb. 2014, doi: 10.1109/TED.2013. 2295237.
- [17] D. Keighobadi, S. Mohammadi, and M. Fathipour, "An analytical drain current model for the cylindrical channel gate-all-around heterojunction tunnel FETs," *IEEE Trans. Electron Devices*, vol. 66, no. 8, pp. 3646–3651, Aug. 2019, doi: 10.1109/TED.2019.2922232.
- [18] Y. Guan, Z. Li, W. Zhang, Y. Zhang, and F. Liang, "An analytical model of gate-all-around heterojunction tunneling FET," *IEEE Trans. Electron Devices*, vol. 65, no. 2, pp. 776–782, Feb. 2018, doi: 10.1109/TED.2017.2783911.
- [19] H. R. T. Khaveh and S. Mohammadi, "Potential and drain current modeling of gate-all-around tunnel FETs considering the junctions depletion regions and the channel mobile charge carriers," *IEEE Trans. Electron Devices*, vol. 63, no. 12, pp. 5021–5029, Dec. 2016, doi: 10.1109/TED.2016.2619761.
- [20] Y. K. Lin, S. Khandelwal, J. P. Duarte, H. L. Chang, S. Salahuddin, and C. Hu, "A predictive tunnel FET compact model with atomistic simulation validation," *IEEE Trans. Electron Devices*, vol. 64, no. 2, pp. 599–605, Feb. 2017, doi: 10.1109/TED.2016.2639547.

- [21] S. Kumar et al., "2-D analytical drain current model of double-gate heterojunction TFETs with a SiO<sub>2</sub>/HfO<sub>2</sub> stacked gate-oxide structure," *IEEE Trans. Electron Devices*, vol. 65, no. 1, pp. 331–338, Jan. 2018, doi: 10.1109/TED.2017.2773560.
- [22] Y. Guan, Z. Li, W. Zhang, Y. Zhang, and F. Liang, "A full-range analytical current model for heterojunction TFET with dual material gate," *IEEE Trans. Electron Devices*, vol. 65, no. 11, pp. 5213–5217, Nov. 2018, doi: 10.1109/TED.2018.2870171.
- [23] W. V. Devi, B. Bhowmick, and P. D. Pukhrambam, "N+ pocket-doped vertical TFET for enhanced sensitivity in biosensing applications: Modeling and simulation," *IEEE Trans. Electron Devices*, vol. 67, no. 5, pp. 2133–2139, May 2020, doi: 10.1109/TED.2020.2981303.
- [24] R. Dutta, T. D. Subash, and N. Paitya, "InAs/Si hetero-junction channel to enhance the performance of DG-TFET with graphene nanoribbon: An analytical model," *Silicon*, vol. 13, no. 5, pp. 1453–1459, May 2021, doi: 10.1007/s12633-020-00546-7.
- [25] TCAD Sentaurus Device User's Manual, Synopsys, Mountain View, CA, USA, 2010.
- [26] A. Dasgupta, P. Rastogi, A. Agarwal, C. Hu, and Y. S. Chauhan, "Compact modeling of cross-sectional scaling in gate-all-around FETs: 3-D to 1-D transition," *IEEE Trans. Electron Devices*, vol. 65, no. 3, pp. 1094–1100, Mar. 2018, doi: 10.1109/TED.2018.2797687.
- [27] N. Ma and D. Jena, "Interband tunneling in two-dimensional crystal semiconductors," Appl. Phys. Lett., vol. 102, no. 13, Apr. 2013, Art. no. 132102, doi: 10.1063/1.4799498.
- [28] A. Pan and C. O. Chui, "Modeling direct interband tunneling. II. Lower-dimensional structures," *J. Appl. Phys.*, vol. 116, no. 5, Aug. 2014, Art. no. 054509, doi: 10.1063/1.4891528.
- [29] S. C. Lin and J. B. Kuo, "Modeling the fringing electric field effect on the threshold voltage of FD SOI nMOS devices with the LDD/sidewall oxide spacer structure," *IEEE Trans. Electron Devices*, vol. 50, no. 12, pp. 2559–2564, Dec. 2003, doi: 10.1109/TED.2003.816910.
- [30] T. Kumari, J. Singh, and P. K. Tiwari, "Investigation of ring-TFET for better electrostatics control and suppressed ambipolarity," *IEEE Trans. Nanotechnol.*, vol. 19, pp. 829–836, 2020, doi: 10.1109/TNANO.2020.3038655.
- [31] M. R. U. Shaikh and S. A. Loan, "Drain-engineered TFET with fully suppressed ambipolarity for high-frequency application," *IEEE Trans. Electron Devices*, vol. 66, no. 4, pp. 1628–1634, Apr. 2019, doi: 10.1109/TED.2019.2896674.
- [32] Z. Lyu et al., "A fully analytical current model for tunnel field-effect transistors considering the effects of source depletion and channel charges," *IEEE Trans. Electron Devices*, vol. 65, no. 11, pp. 4988–4994, Nov. 2018, doi: 10.1109/TED.2018.2870249.
- [33] C. Wu, R. Huang, Q. Huang, C. Wang, J. Wang, and Y. Wang, "An analytical surface potential model accounting for the dual-modulation effects in tunnel FETs," *IEEE Trans. Electron Devices*, vol. 61, no. 8, pp. 2690–2696, Jun. 2014, doi: 10.1109/TED.2014.2329372.
- [34] S. Strangio et al., "Impact of TFET unidirectionality and ambipolarity on the performance of 6T SRAM cells," *IEEE J. Electron Devices Soc.*, vol. 3, no. 3, pp. 223–232, May 2015, doi: 10.1109/JEDS.2015.2392793.
- [35] Q.-T. Zhao, "Strained Si and SiGe nanowire tunnel FETs for logic and analog applications," *IEEE J. Electron Devices Soc.*, vol. 3, no. 3, pp. 103–114, May 2015, doi: 10.1109/JEDS.2015.2400371.
- [36] M. Adrian Ionescu et al., "Ultra low power: Emerging devices and their benefits for integrated circuits," in *IEDM Tech. Dig.*, Washington, DC, USA, Dec. 2011, pp. 5–7, doi: 10.1109/IEDM.2011.6131563.
- [37] H.-L. Huang et al., "A study of new type CMOS inverter with gated-IIP load and TFET driver for 22 nm technology node," in Proc. Int. Workshop Junction Technol. (IWJT), Kyoto, Japa, Jun. 2013, pp. 109–113, doi: 10.1109/IWJT.2013.6644518.
- [38] S. Mookerjea, R. Krishnan, S. Datta, and V. Narayanan, "Effective capacitance and drive current for tunnel FET (TFET) CV/I estimation," *IEEE Trans. Electron Devices*, vol. 56, no. 9, pp. 2092–2098, Sep. 2009, doi: 10.1109/TED.2009.2026516.