

#### SYCL for HiHat

Gordon Brown – Staff Software Engineer, SYCL Ruyman Reyes - Principal Software Eng., Programming Models Michael Wong – VP of R&D, SYCL Chair, Chair of ISO C++ TM/Low Latency Andrew Richards – CEO Codeplay

#### **Acknowledgement Disclaimer**

Numerous people internal and external to the original C++/Khronos group, in industry and academia, have made contributions, influenced ideas, written part of this presentations, and offered feedbacks to form part of this talk.

I even lifted this acknowledgement and disclaimer from some of them.

But I claim all credit for errors, and stupid mistakes. **These** are mine, all mine!

## **Legal Disclaimer**

This work represents the view of the author and does not necessarily represent the view of Codeplay.

Other company, product, and service names may be trademarks or service marks of others.

#### Codeplay - Connecting AI to Silicon

#### **Products**

**C** Compute Cpp<sup>™</sup>

C++ platform via the SYCL $^{\text{TM}}$  open standard, enabling vision & machine learning e.g. TensorFlow $^{\text{TM}}$ 



The heart of Codeplay's compute technology enabling OpenCL™, SPIR™, HSA™ and Vulkan

#### **Company**

High-performance software solutions for custom heterogeneous systems

Enabling the toughest processor systems with tools and middleware based on open standards

Established 2002 in Scotland

~70 employees



#### **Addressable Markets**

Automotive (ISO 26262)
IoT, Smartphones & Tablets
High Performance Compute (HPC)
Medical & Industrial

Technologies: Vision Processing
Machine Learning
Artificial Intelligence
Big Data Compute

#### **Customers**













#### Agenda

- SYCL
- SYCL Example
- SYCL for HiHat
- Distributed & Heterogeneous Programming in C/C++ (DHPCC++)
- BoF at SC17

#### **Codeplay Goals**

- To gauge whether it is worth doing ComputeSuite/SYCL stack HiHat-compatible
- To collaborate with the HiHat community in the overall research direction
- To evaluate if possible to be a "provider" for HiHat community (e.g, custom work on request or deployment of stack for HiHat community)
- To consolidate efforts of HiHat with C++ standardization
- To evaluate HiHat as a suitable safety-critical layer
- To integrate SYCL into ISO C++ along with other Modern C++ Heterogeneous/distributed frameworks

# SYCL: A New Approach to Heterogeneous Programming in C++

#### **SYCL for OpenCL**







- Cross-platform, single-source, high-level, C++ programming layer
  - ➤ Built on top of OpenCL and based on standard C++14

#### The SYCL Ecosystem



## How does SYCL improve heterogeneous offload and performance portability?

- > SYCL is entirely standard C++
- > SYCL compiles to SPIR
- > SYCL supports a multi compilation single source model

#### **Single Compilation Model**



## **Single Compilation Model**



## **Single Compilation Model**



## **SYCL** is Entirely Standard C++

```
global vec_add(float *a, float *b, float *c) {
 return c[i] = a[i] + b[i];
                                             vector<float> a, b, c;
                                             #pragma pararrer ror
float *a, *h *c.
                                                                |size(); i++) {
extent<2> e(64, 64);
        parallel_for_each(e, [=](index<2> idx) restrict(amp)
          c[idx] = a[idx] + b[idx];
        });
cgh.parallel for<class vec add>(range, [=](cl::sycl::id<2> idx) {
 c[idx] = a[idx] + c[idx];
}));
```

# SYCL Targets a Wide Range of Devices when using SPIR or SPIRV















## How does SYCL support different ways of representing parallelism?

- > SYCL is an explicit parallelism model
- > SYCL is a queue execution model
- > SYCL supports both task and data parallelism

## **Representing Parallelism**

```
cgh.single_task([=](){
   /* task parallel task executed once*/
});
```

```
cgh.parallel_for(range<2>(64, 64), [=](id<2> idx){
   /* data parallel task executed across a range */
});
```

#### How does SYCL make data movement more efficient?

- > SYCL separates the storage and access of data
- > SYCL can specify where data should be stored/allocated
- > SYCL creates automatic data dependency graphs

#### **Separating Storage & Access**



#### **Storing/Allocating Memory in Different Regions**



## **Data Dependency Task Graphs**





#### **Benefits of Data Dependency Graphs**

- Allows you to describe your problems in terms of relationships
  - Don't need to en-queue explicit copies
- Removes the need for complex event handling
  - Dependencies between kernels are automatically constructed
- Allows the runtime to make data movement optimizations
  - Pre-emptively copy data to a device before kernels
  - Avoid unnecessarily copying data back to the host after execution on a device
  - Avoid copies of data that you don't need

#### Agenda

- SYCL
- SYCL Example
- SYCL for HiHat
- Distributed & Heterogeneous Programming in C/C++ (DHPCC++)
- BoF at SC17

#### So what does SYCL look like?

➤ Here is a simple example SYCL application; a vector add



```
#include <CL/sycl.hpp>
template <typename T>
void parallel add(std::vector<T> inA, std::vector<T> inB, std::vector<T> out) {
```

```
#include <CL/sycl.hpp>
template <typename T>
void parallel add(std::vector<T> inA, std::vector<T> inB, std::vector<T> out) {
  cl::sycl::buffer<T, 1> inputABuf(inA.data(), out.size());
  cl::sycl::buffer<T, 1> inputBBuf(inB.data(), out.size());
  cl::sycl::buffer<T, 1> outputBuf(out.data(), out.size());
                 The buffers
                 synchronise
               upon destruction
```

```
#include <CL/sycl.hpp>
template <typename T>
void parallel add(std::vector<T> inA, std::vector<T> inB, std::vector<T> out) {
  cl::sycl::buffer<T, 1> inputABuf(inA.data(), out.size());
  cl::sycl::buffer<T, 1> inputBBuf(inB.data(), out.size());
 cl::sycl::buffer<T, 1> outputBuf(out.data(), out.size());
  cl::sycl::queue defaultQueue;
```

```
#include <CL/sycl.hpp>
template <typename T>
void parallel add(std::vector<T> inA, std::vector<T> inB, std::vector<T> out) {
  cl::sycl::buffer<T, 1> inputABuf(inA.data(), out.size());
  cl::sycl::buffer<T, 1> inputBBuf(inB.data(), out.size());
 cl::sycl::buffer<T, 1> outputBuf(out.data(), out.size());
 cl::sycl::queue defaultQueue;
                                                             Create a command group to
 defaultQueue.submit([&] (cl::sycl::handler &cqh)
                                                             define an asynchronous task
```

```
#include <CL/sycl.hpp>
template <typename T>
void parallel add(std::vector<T> inA, std::vector<T> inB, std::vector<T> out) {
  cl::sycl::buffer<T, 1> inputABuf(inA.data(), out.size());
  cl::sycl::buffer<T, 1> inputBBuf(inB.data(), out.size());
 cl::sycl::buffer<T, 1> outputBuf(out.data(), out.size());
  cl::sycl::queue defaultQueue;
  defaultQueue.submit([&] (cl::sycl::handler &cgh)
    auto inputAPtr = inputABuf.get access<cl::sycl::access::read>(cgh);
    auto inputBPtr = inputBBuf.get access<cl::sycl::access::read>(cgh);
   auto outputPtr = outputBuf.get access<cl::sycl::access::write>(cgh);
```

## **Example: Vector Add**

```
#include <CL/sycl.hpp>
template <typename T> kernel;
template <typename T>
void parallel add(std::vector<T> inA, std::vector<T> inB, std::vector<T> out) {
 cl::sycl::buffer<T, 1> inputABuf(inA.data(), out.size());
                                                                 You must
 cl::sycl::buffer<T, 1> inputBBuf(inB.data(), out.size());
                                                               provide a name
 cl::sycl::buffer<T, 1> outputBuf(out.data(), out.size());
                                                                for the lambda
 cl::sycl::queue defaultQueue;
 defaultQueue.submit([&] (cl::sycl::handler &cgh)
   auto inputBPtr = inputBBuf.get access<cl::sycl::access::read>(cgh);
   auto outputPtr = outputBuf.get access<cl::sycl::access::write>(cgh);
   cqh.parallel for<kernel<T>>(cl::sycl::range<1>(out.size())),
                                                                    Create a
              [=](cl::sycl::id<1> idx) {
                                                                  parallel for to
                                                                define the device
  } );
                                                                     code
```

## **Example: Vector Add**

```
#include <CL/sycl.hpp>
template <typename T> kernel;
template <typename T>
void parallel add(std::vector<T> inA, std::vector<T> inB, std::vector<T> out) {
  cl::sycl::buffer<T, 1> inputABuf(inA.data(), out.size());
  cl::sycl::buffer<T, 1> inputBBuf(inB.data(), out.size());
 cl::sycl::buffer<T, 1> outputBuf(out.data(), out.size());
  cl::sycl::queue defaultQueue;
  defaultQueue.submit([&] (cl::sycl::handler &cqh) {
    auto inputAPtr = inputABuf.get access<cl::sycl::access::read>(cgh);
    auto inputBPtr = inputBBuf.get access<cl::sycl::access::read>(cgh);
    auto outputPtr = outputBuf.get access<cl::sycl::access::write>(cgh);
    cgh.parallel for<kernel<T>>(cl::sycl::range<1>(out.size())),
               [=](cl::sycl::id<1> idx) {
     loutputPtr[idx] = inputAPtr[idx] + inputBPtr[idx];
   }));
  });
```

## **Example: Vector Add**

```
template <typename T>
void parallel add(std::vector<T> inA, std::vector<T> inB, std::vector<T> out);
int main() {
  std::vector<float> inputA = { /* input a */ };
  std::vector<float> inputB = { /* input b */ };
  std::vector<float> output = { /* output */ };
 parallel add(inputA, inputB, output, count);
```

# Complete Ecosystem: Applications on top of SYCL

- ISO C++ ParallelSTL TS and C++17 Parallel STL running on CPU and GPU
- Vision applications for self-driving cars ADAS
- Machine learning with Eigen and Tensorflow
- ISO C++ Parallel STL with Ranges
- SYCL-BLAS library
- Game Al libraries

http://sycl.tech

## Comparison with KoKKos, Raja, SYCL, HPX

#### **Similarities**

- All exclusively C++
- •All use Modern C++11, 14
- •All use some form of execution policy to separate concerns
- •All have some form of dimension shape for range of data
- •All are aiming to be subsumed/integrated into future C++ Standard, but want to continue future exploratory research

#### Individual features

SYCL: Separate Memory Storage and Data access model using Accessors and Storage Buffers using Dependency graph Multiple Compilation Single Source model

KOKKOS: Memory Space tells where user data resides (Host, GPU, HBM)
Layout Space tells how user data is laid-out (Row/column major, AOS, SOA)

HPX: Distributed Computing nodes with asynchronous algorithm execution Execution Policy with executors (Par.on executors) and Grainsize

Raja: IndexSet and Segments

## Agenda

- SYCL
- SYCL Example
- SYCL for HiHat
- Distributed & Heterogeneous Programming in C/C++ (DHPCC++)
- BoF at SC17

## Standards vs Implementations















# Current ComputeCpp components

**SYCL** offers a data-flow programming model for C++ that enables usage of heterogeneous platforms.

**ComputeCpp** implements the **SYCL** interface on top of a Runtime Scheduler with Memory dependency mechanism.

The current target of **ComputeCpp** is **OpenCL**, since the **SYCL** interface is based on **OpenCL** (e.g, has interoperability functions). However, **ComputeCpp** itself is target agnostic.



# ComputeCpp components with Hihat

**SYCL** offers a data-flow programming model for C++ that enables usage of heterogeneous platforms.

**ComputeCpp** implements the **SYCL** interface on top of a Runtime Scheduler with Memory dependency mechanism.

The current target of **ComputeCpp** is **OpenCL**, since the **SYCL** interface is based on **OpenCL** (e.g, has interoperability functions). However, **ComputeCpp** itself is target agnostic.



# ComputeCpp components with HiHat and C++20

**SYCL** offers a data-flow programming model for C++ that enables usage of heterogeneous platforms.

**ComputeCpp** implements the **SYCL** interface on top of a Runtime Scheduler with Memory dependency mechanism.

The current target of **ComputeCpp** is **OpenCL**, since the **SYCL** interface is based on **OpenCL** (e.g, has interoperability functions). However, **ComputeCpp** itself is target agnostic.



## SYCL on top of HiHAT?

## What we provide

- High-level interface
- Retargetable to different backends
- Little overhead, simple programming
- Fully open standard
- Implementations customized to particular hardware stacks
- In future: align more closely with C++ futures/executors/coroutines
- In future: add Safety Critical SYCL

#### HiHat wishlist

- Offer a low-level, close-to-metal interface
- Reuse of standard components but also ability to plug-in "binary blobs" for vendor-specific components
- Fully async API
- Device capability levels (i.e, this device can do this but not that)
- (Ideally) Time-constraint operations (for safety critical)

## SYCL command group to HiHat example

```
queue.submit([&](handler &h) {
                                                        hhuAlloc(size, platformTrait, &bufA.get_view(h), ...);
 auto accA =
                                                       hhuCopy(Host To Device);
       bufA.get access<access::mode::read>(h);
 auto accB =
                                                           hhuAlloc(size, platformTrait, &bufB.get_view(h), ...);
       bufB.get_access<access::mode::write>(h);
                                                           hhuCopy(Host To Device);
 h.parallel_for<class myName>({bufB.size()},
                   [=](id<1> i) { accA[i] *= accB[i]; });
                                                          void blob[2];
                                                          hhClosure closure;
                                                          hhActionHndl invokeHandle;
                                                          hhnRegFunc(HiHat_myName, Resource, 0, &invokeHandle);
                                                          blob[0] = accA; blob[2] = accB;
                                                          hhnMkClosure(invokeHandle, blob, 0, &closure)
                                                          hhuInvoke(closure, exec_pool, exec_cfg, Resource, NULL,
                                                                    &invokeHandle)
```

# How does Codeplay business work with HiHat?

Codeplay Software is a medium size, (currently) self-funded company.

Our work comes from Customer requests for compiler and runtime implementations or deployment of our ComputeSuite stack (SYCL + OpenCL + Custom hardware support) to customers.

- Questions to HiHat
  - What is the open source license? (GPL vs Apache)
  - What are the protections for IP? (e.g. can we take ideas into customer projects?)
  - Can we add HiHat support to our stack (e.g SYCL + HiHat + custom hardware) and make that a closed source implementation using parts of the open source components?
  - Will it be a certification process for HiHat-compliant devices/implementations?

## The strength of Codeplay as a company

- Value proposition: fulltime customer support
- Long lifetime of company: in existence since 2002
- Deep commitment to Open Standards
- Active Research sponsorship (Ph.D) and projects
- Experience on all forms of accelerators
- Chairs key Standard Work groups

## Agenda

- SYCL
- SYCL Example
- SYCL for HiHat
- Distributed & Heterogeneous Programming in C/C++ (DHPCC++)
- BoF at SC17

# SC 17 Bof Distributed/Heterogeneous C++ in HPC

bof139s1 / Distributed & Heterogeneous Programming in C++ for HPC

which will be lead by Hal Finkel, especially if you will be at SC17 on Wednesday noon. Please let us know. Thanks.

http://sc17.supercomputing.org/conference-overview/sc17-schedule/

1. Kokkos: Carter Edwards

2. HPX: Hartmut Kaiser

3. Raja: David Beckinsale

4. SYCL: Michael Wong/Ronan Keryell/Ralph Potter

5. StreamComputing (Boost.Compute): Jakub Szuppe

6. C++ AMP?: we agree to not add this group

7. C++ Standard: Michael Wong/Carter Edwards

8. AMD HCC: Tony Tye/Ben Sanders

9. Nvidia Agency: Michael Garland/Jared Hoberock?

10. Khronos Standards: Ronan Keryell

#### Other interests:

Affinity BoF - bof154s1 / Cross-Layer
 Allocation and Management of
 Hardware Resources in Shared Memory
 Nodes

#### Khronos Booth talks at SC17

- 1. ParallelSTI from CPU to GPU
- 2. Machine learning with SYCL
- 3. Overview of SYCL and ComputeCPp
- 4. XIlinx SYCL implements TriSYCL on FPGA

## Workshop on Distributed & Heterogeneous Programming in C/C++ At IWOCL 2018 Oxford

Topics of interest include, but are not limited to the following: Please consider submitted 10 page full paper (referred), 5 page short paper, or abstract-only talks.

- Future Heterogeneous programming C/C++ proposals (SYCL, Kokkos, Raja, HPX, C++AMP, Boost.Compute, CUDA ...)
- ISO C/C++ related proposals and development including current related concurrency, parallelism, coroutines, executors
- C/C++ programming models for OpenCL
- Language Design Topics such as parallelism model, data model, data movement, memory layout, target platforms, static and dynamic compilation
- Applications implemented using these models including Neural Network, machine vision, HPC, CFD as well as exascale applications
- C/C++ Libraries using these models
- New proposals to any of the above specifications
- Integration of these models with other programming models
- Compilation techniques to optimize kernels using any of (clang, gcc, ..) or other compilation systems
- Performance or functional comparisons between any of these programming models
- Implementation of these models on novel architectures (FPGA, DSP, ...) such as clusters, NUMA and PGAS
- Using these models in fault-tolerant systems
- Porting applications from one model to the other
- Reports on implementations
- Research on Performance Portability
- Debuggers, profilers and other tools
- Usage in a Safety and/or security context
- Applications implemented using similar models
- Other C++ Frameworks such as Chombo, Charm++ C++ Actor Framework, UPC++ and similar

## **Codeplay Goals**

- To gauge whether it is worth doing ComputeSuite/SYCL stack HiHat-compatible
- To collaborate with the HiHat community in the overall research direction
- To evaluate if possible to be a "provider" for HiHat community (e.g, custom work on request or deployment of stack for HiHat community)
- To consolidate efforts of HiHat with C++ standardization
- To evaluate HiHat as a suitable safety-critical layer
- To integrate SYCL into ISO C++ along with other Modern C++ Heterogeneous/distributed frameworks

We're Liting!



## Thanks



@codeplaysoft



info@codeplay.co m



codeplay.com

# Backup

# **Heterogeneous Offloading**

### How do we offload code to a heterogeneous device?

> This can be answered by looking at the C++ compilation model

## C++ Compilation Model



## C++ Compilation Model



# C++ Compilation Model





## How can we compile source code for a sub architectures?

- Separate source
- > Single source

## Separate Source Compilation Model







```
array_view<float> a, b, c;
extent<2> e(64, 64);

parallel_for_each(e, [=](index<2> idx) restrict(amp) {
   c[idx] = a[idx] + b[idx];
});
Here we are using C++ AMP as an example

c(amp) {
```



```
array_view<float> a, b, c;
extent<2> e(64, 64);
Here we are using C++ AMP as an example

parallel_for_each(e, [=](index<2> idx) restrict(amp) {
   c[idx] = a[idx] + b[idx];
});
```



```
array_view<float> a, b, c;
extent<2> e(64, 64);
Here we are using C++ AMP as an example

parallel_for_each(e, [=](index<2> idx) restrict(amp) {
   c[idx] = a[idx] + b[idx];
});
```



```
array_view<float> a, b, c;
extent<2> e(64, 64);
Here we are using C++ AMP as an example

parallel_for_each(e, [=](index<2> idx) restrict(amp) {
   c[idx] = a[idx] + b[idx];
});
```

## **Benefits of Single Source**

- Device code is written in C++ in the same source file as the host CPU code
- Allows compile-time evaluation of device code
- Supports type safety across host CPU and device
- Supports generic programming
- Removes the need to distribute source code

# **Describing Parallelism**

### How do you represent the different forms of parallelism?

- Directive vs explicit parallelism
- > Task vs data parallelism
- Queue vs stream execution

## Directive vs Explicit Parallelism

#### **Examples:**

OpenMP, OpenACC

#### Implementation:

 Compiler transforms code to be parallel based on pragmas

#### Here we're using OpenMP as an example

```
vector<float> a, b, c;

#pragma omp parallel for
for(int i = 0; i < a.size(); i++) {
   c[i] = a[i] + b[i];
}</pre>
```

#### **Examples:**

SYCL, CUDA, TBB, Fibers, C++11
 Threads

#### Implementation:

 An API is used to explicitly enqueuer one or more threads

#### Here we're using C++ AMP as an example

```
array_view<float> a, b, c;
extent<2> e(64, 64);
parallel_for_each(e, [=](index<2> idx)
restrict(amp) {
  c[idx] = a[idx] + b[idx];
});
```

## Task vs Data Parallelism

#### **Examples:**

• OpenMP, C++11 Threads, TBB

#### Implementation:

 Multiple (potentially different) tasks are performed in parallel

#### Here we're using TBB as an example

```
vector<task> tasks = { ... };

tbb::parallel_for_each(tasks.begin(),
    tasks.end(), [=](task &v) {
    task();
});
```

#### **Examples:**

 C++ AMP, CUDA, SYCL, C++17 ParallelSTL

#### Implementation:

 The same task is performed across a large data set

#### Here we're using CUDA as an example

```
float *a, *b, *c;
cudaMalloc((void **)&a, size);
cudaMalloc((void **)&b, size);
cudaMalloc((void **)&c, size);

vec_add<<<64, 64>>>(a, b, c);
```

## **Queue vs Stream Execution**

#### **Examples:**

 C++ AMP, CUDA, SYCL, C++17 ParallelSTL

#### Implementation:

 Functions are placed in a queue and executed once per enqueuer

#### Here we're using CUDA as an example

```
float *a, *b, *c;
cudaMalloc((void **)&a, size);
cudaMalloc((void **)&b, size);
cudaMalloc((void **)&c, size);

vec_add<<<64, 64>>>(a, b, c);
```

#### **Examples:**

BOINC, BrookGPU

### Implementation:

 A function is executed on a continuous loop on a stream of data

#### Here we're using BrookGPU as an example

# **Data Locality & Movement**

### One of the biggest limiting factor in heterogeneous computing

> Cost of data movement in time and power consumption

## Cost of Data Movement

- It can take considerable time to move data to a device
  - This varies greatly depending on the architecture
- The bandwidth of a device can impose bottlenecks
  - This reduces the amount of throughput you have on the device
- Performance gain from computation > cost of moving data
  - If the gain is less than the cost of moving the data it's not worth doing
- Many devices have a hierarchy of memory regions
  - Global, read-only, group, private
  - Each region has different size, affinity and access latency
  - Having the data as close to the computation as possible reduces the cost

## **Cost of Data Movement**



Credit: Bill Dally, Nvidia, 2010

- •64bit DP Op:
  - 20pJ
- 4x64bit register read:
  - 50pJ
- •4x64bit move 1mm:
  - 26pJ
- 4x64bit move 40mm:
  - 1nJ
- •4x64bit move DRAM:
  - 16nJ

### How do you move data from the host CPU to a device?

> Implicit vs explicit data movement

## Implicit vs Explicit Data Movement

#### Examples:

• SYCL, C++ AMP

#### Implementation:

 Data is moved to the device implicitly via cross host CPU / device data structures

#### Here we're using C++ AMP as an example

```
array_view<float> ptr;
extent<2> e(64, 64);
parallel_for_each(e, [=](index<2> idx)
restrict(amp) {
  ptr[idx] *= 2.0f;
});
```

#### **Examples:**

• OpenCL, CUDA, OpenMP

#### Implementation:

 Data is moved to the device via explicit copy APIs

#### Here we're using CUDA as an example

```
float *h_a = { ... }, d_a;
cudaMalloc((void **)&d_a, size);
cudaMemcpy(d_a, h_a, size,
    cudaMemcpyHostToDevice);
vec_add<<<64, 64>>>(a, b, c);
cudaMemcpy(d_a, h_a, size,
    cudaMemcpyDeviceToHost);
```

### How do you address memory between host CPU and device?

- Multiple address space
- ➤ Non-coherent single address space
- > Cache coherent single address space

## **Comparison of Memory Models**

#### Multiple address space

- SYCL 1.2, C++AMP, OpenCL 1.x, CUDA
- Pointers have keywords or structures for representing different address spaces
- Allows finer control over where data is stored, but needs to be defined explicitly

#### Non-coherent single address space

- SYCL 2.2, HSA, OpenCL 2.x, CUDA 4
- Pointers address a shared address space that is mapped between devices
- Allows the host CPU and device to access the same address, but requires mapping

#### Cache coherent single address space

- SYCL 2.2, HSA, OpenCL 2.x, CUDA 6
- Pointers address a shared address space (hardware or cache coherent runtime)
- Allows concurrent access on host CPU and device, but can be inefficient for large data