# **Report Generated by Test Manager**

Title: AHRS\_voter SIL Low-Level Tests

**Author:** 

**Date:** 14-May-2020 12:50:07

## **Test Environment**

Platform: PCWIN64 MATLAB: (R2019b)

# Summary

| Name                          | Outcome  | Duration (Seconds) |
|-------------------------------|----------|--------------------|
| Results: 2020-May-14 12:49:33 | 2        | 30.038             |
| AHRS_voter_SLDV_Based_Test    | 2        | 30.037             |
| SLDV-Based Test               | 2        | 30.038             |
| LLR_SLDV                      | 20       | 30.037             |
| I Test Case:1                 | •        | 21.085             |
| I Test Case:2                 | <b>⊘</b> | 8.946              |

## Results: 2020-May-14 12:49:33

Result Type: Result Set

Parent: None

Start Time: 14-May-2020 12:49:33 End Time: 14-May-2020 12:50:03 Outcome: Total: 2, Passed: 2

### **Aggregated Coverage Results**

| Analyzed Model | Sim Mode    | Complexity | Decision | Function | Function call | Execution |
|----------------|-------------|------------|----------|----------|---------------|-----------|
| AHRS_voter     | ModelRefSIL | 23         | 25%      | 100%     | 100%          | 28%       |

**Back to Report Summary** 

### AHRS\_voter\_SLDV\_Based\_Test

#### **Test Result Information**

Result Type: Test File Result

Parent: <u>Results: 2020-May-14 12:49:33</u>

Start Time: 14-May-2020 12:49:33 End Time: 14-May-2020 12:50:03 Outcome: Total: 2, Passed: 2

Description:

Checksum when compiled as referenced model: 274277033 2770558437 1049845676 2563622565

Checksum when compiled as top model: 1951542874 3450456451 46553782 3275149564

#### **Test Suite Information**

Name: AHRS voter SLDV Based Test

**Back to Report Summary** 

#### **SLDV-Based Test**

#### **Test Result Information**

Result Type: Test Suite Result

Parent: <u>AHRS\_voter\_SLDV\_Based\_Test</u>

Start Time: 14-May-2020 12:49:33 End Time: 14-May-2020 12:50:03 Outcome: Total: 2, Passed: 2

#### **Test Suite Information**

Name: SLDV-Based Test

**Back to Report Summary** 

## LLR\_SLDV

#### **Test Result Information**

Result Type: Test Case Result Parent: SLDV-Based Test

Start Time: 14-May-2020 12:49:33 End Time: 14-May-2020 12:50:03

Outcome: Passed

Description:

SIL test for LLR from SLDV.

#### **Test Case Information**

Name: LLR\_SLDV Type: Baseline Test

## **Test Case:1**

#### **Test Result Information**

Result Type: Test Iteration Result

Parent: LLR\_SLDV

Start Time: 14-May-2020 12:49:33 End Time: 14-May-2020 12:49:54

Outcome: Passed

#### **Test Case Information**

Name: Test Case:1
Type: Baseline Test
Baseline Name: TestCases\_1.mat

Baseline File: C:\Users\bpotter\MATLAB\Projects\ARP\_DO\_Proje

 $ct\DO\_03\_Design\AHRS\_voter\verification\simulation\_tests\low\_level\_tests\sl\_test\_baselines\TestCas$ 

es\_1.mat

## **Iteration Settings**

#### **Test Overrides**

| Parameter Name | Value                                    |
|----------------|------------------------------------------|
| ExternalInput  | C:\Users\bpotter\MATLAB\Projects\AR      |
|                | P_DO_Project\DO_03_Design\AHRS_vot       |
|                | er\verification\simulation_tests\low_lev |
|                | el_tests\AHRS_voter_sldvdata.mat : Test  |
|                | Case:1                                   |
| Baseline       | C:\Users\bpotter\MATLAB\Projects\AR      |
|                | P_DO_Project\DO_03_Design\AHRS_vot       |
|                | er\verification\simulation_tests\low_lev |
|                | el_tests\sl_test_baselines\TestCases_1.m |
|                | at                                       |

## **Baseline Comparison**

| Name      | Abs             | Rel               | Lead | Lag         | Max           | Data T | Units        | Sample | Data T | Units      | Sample | Interp Sync |
|-----------|-----------------|-------------------|------|-------------|---------------|--------|--------------|--------|--------|------------|--------|-------------|
|           | Tol             | Tol               | Tol  | Tol         | Diff          | ype 1  | 1            | Time 1 | ype 2  | 2          | Time 2 |             |
| voted_fb: | <br>  1e-06     | 0.001             | 0    | 0           | 0             | double |              |        | double |            | 0.01   | zoh union   |
| voted_fb: | <br>  1e-06<br> | <br>  0.001       | 0    | <br>  0     | <br>  0       | double | ├<br>   <br> |        |        | ├<br> <br> | 0.01   | zoh  union  |
| voted_fb: | <br>  1e-06<br> | <br>  0.001  <br> | 0    | <br>  0<br> | 0             | double | <br>   <br>  |        | double | ├<br> <br> | 0.01   | zoh   union |
| voted_fb: | <br>  1e-06<br> |                   | 0    |             | <br>  0  <br> | double |              |        | double |            | 0.01   | zoh lunion  |
| voted_fb: |                 |                   | 0    |             | 0             | double |              |        | double |            | 0.01   | zoh  union  |

## **Simulation**

## **System Under Test Information**

Model: AHRS\_voter

Harness: AHRS\_voter\_Harness\_SLDV

Harness Owner: AHRS\_voter

Simulation Mode: software-in-the-loop (sil)

Override SIL or PIL Mod 0

e:

Configuration Set: ModelReferencing

External Input Name: Test Case:1

External Input File: C:\Users\bpotter\MATLAB\Projects\ARP\_DO\_Proje

ct\DO\_03\_Design\AHRS\_voter\verification\simulat ion\_tests\low\_level\_tests\AHRS\_voter\_sldvdata.m

at: Test Case:1

Start Time: 0 Stop Time: 0

Checksum: 1011840354 2562472742 2334803822 1338428446

Simulink Version: 10.0 Model Version: 1.72 Model Author: bpotter

Date: Wed May 13 13:30:04 2020

User ID: bpotter

Model Path: C:\Users\bpotter\MATLAB\Projects\ARP\_DO\_Proje

ct\DO\_03\_Design\AHRS\_voter\specification\AHRS\_

voter\_Harness\_SLDV.slx

Machine Name: AH-BPOTTER Solver Name: FixedStepDiscrete

Solver Type: Fixed-Step

Fixed Step Size: 0.01

Simulation Start Time: 2020-05-14 12:49:34 Simulation Stop Time: 2020-05-14 12:49:52

Platform: PCWIN64

## **Simulation Output**

| Name          | Data Type | Units | Sample Time | Interp | Sync  | Link<br>to Plot |
|---------------|-----------|-------|-------------|--------|-------|-----------------|
| voted_fb:1(1) | double    |       | 0.01        | zoh    | union | Link            |
| voted_fb:1(2) | double    |       | 0.01        | zoh    | union | Link            |
| voted_fb:1(3) | double    |       | 0.01        | zoh    | union | Link            |
| voted_fb:1(4) | double    |       | 0.01        | zoh    | union | <u>Link</u>     |
| voted_fb:1(5) | double    |       | 0.01        | zoh    | union | Link            |

| Name          | Data Type | Units | Sample Time | Interp | Sync  |
|---------------|-----------|-------|-------------|--------|-------|
| voted_fb:1(1) | double    |       | 0.01        | zoh    | union |
| voted_fb:1(2) | double    |       | 0.01        | zoh    | union |



Back to Report SummaryBack to Signal Summary

| Name          | Data Type | Units | Sample Time | Interp | Sync  |
|---------------|-----------|-------|-------------|--------|-------|
| voted_fb:1(3) | double    |       | 0.01        | zoh    | union |
| voted_fb:1(4) | double    |       | 0.01        | zoh    | union |



Back to Report SummaryBack to Signal Summary

| Name          | Data Type | Units | Sample Time | Interp | Sync  |
|---------------|-----------|-------|-------------|--------|-------|
| voted_fb:1(5) | double    |       | 0.01        | zoh    | union |



# Back to Report SummaryBack to Signal Summary

Simulation Logs:

Inputs are not mapped. Test results might not be accurate.

**Back to Report Summary** 

**Test Case:2** 

#### **Test Result Information**

Result Type: Test Iteration Result

Parent: LLR\_SLDV

Start Time: 14-May-2020 12:49:54 End Time: 14-May-2020 12:50:03

Outcome: Passed

#### **Test Case Information**

Name: Test Case:2
Type: Baseline Test
Baseline Name: TestCases 2.mat

Baseline File: C:\Users\bpotter\MATLAB\Projects\ARP\_DO\_Proje

ct\DO\_03\_Design\AHRS\_voter\verification\simulat ion\_tests\low\_level\_tests\sl\_test\_baselines\TestCas

es\_2.mat

## **Iteration Settings**

#### **Test Overrides**

| Parameter Name | Value                                                                                                                                                                   |
|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ExternalInput  | C:\Users\bpotter\MATLAB\Projects\AR<br>P_DO_Project\DO_03_Design\AHRS_vot<br>er\verification\simulation_tests\low_lev<br>el_tests\AHRS_voter_sldvdata.mat : Test        |
|                | Case:2                                                                                                                                                                  |
| Baseline       | C:\Users\bpotter\MATLAB\Projects\AR<br>P_DO_Project\DO_03_Design\AHRS_vot<br>er\verification\simulation_tests\low_lev<br>el_tests\sl_test_baselines\TestCases_2.m<br>at |

## **Baseline Comparison**

| Name    | Abs   | Rel          | Lead     | Lag      | Max      | Data T     |     | Sample | Data T | Units              | •      | Interp Sync |
|---------|-------|--------------|----------|----------|----------|------------|-----|--------|--------|--------------------|--------|-------------|
|         | Tol   | Tol          | Tol      | Tol      | Diff     | ype 1      | 1   | Time 1 | ype 2  | 2                  | Time 2 | . ,         |
| voted_t | b:    |              |          |          |          |            |     |        |        |                    |        |             |
| 1(1)    | 1e-06 | 0.001        | 0        | 0        | 0        | double     |     |        | double |                    | 0.01   | zoh  union  |
|         |       | <del> </del> | <u> </u> | <u> </u> | <u> </u> |            | +-+ |        |        | $\vdash$ $ \dashv$ |        | +-+-        |
| voted_t | b:    | 0.001        | 0        | 0        | 0        | double     | ii  |        | double |                    | 0.01   | zoh  union  |
| 1(2)    | 10-00 | 0.001        | 0        | 1        | l 0      | double<br> | i i |        | double | ii                 | 0.01   |             |

| voted_fb: |               | 0 | <br>  0  <br> | <br>  0<br> | <br>  double<br> | <br>   <br> | <br>  double    <br> | 0.01 | <br>  zoh  union<br> |
|-----------|---------------|---|---------------|-------------|------------------|-------------|----------------------|------|----------------------|
| voted_fb: | 1e-06   0.001 | 0 | 0<br>  0<br>  |             | double           |             | double               | 0.01 | zoh  union           |
| voted_fb: | 1e-06   0.001 | 0 | <br>  0<br>   | 0           | double           |             | double               | 0.01 | zoh  union           |

#### **Simulation**

## **System Under Test Information**

Model: AHRS\_voter

Harness: AHRS voter Harness SLDV

Harness Owner: AHRS\_voter

Simulation Mode: software-in-the-loop (sil)

Override SIL or PIL Mod 0

e:

Configuration Set: ModelReferencing

External Input Name: Test Case:2

External Input File: C:\Users\bpotter\MATLAB\Projects\ARP\_DO\_Proje

ct\DO\_03\_Design\AHRS\_voter\verification\simulat ion\_tests\low\_level\_tests\AHRS\_voter\_sldvdata.m

at: Test Case:2

Start Time: 0 Stop Time: 0

Checksum: 1011840354 2562472742 2334803822 1338428446

Simulink Version: 10.0 Model Version: 1.72 Model Author: bpotter

Date: Wed May 13 13:30:04 2020

User ID: bpotter

Model Path: C:\Users\bpotter\MATLAB\Projects\ARP\_DO\_Proje

ct\DO\_03\_Design\AHRS\_voter\specification\AHRS\_

voter\_Harness\_SLDV.slx

Machine Name: AH-BPOTTER Solver Name: FixedStepDiscrete

Solver Type: Fixed-Step

Fixed Step Size: 0.01

Simulation Start Time: 2020-05-14 12:49:54 Simulation Stop Time: 2020-05-14 12:50:02 Platform: PCWIN64

**Simulation Output** 

|               | -         |       |             |        |       |                 |
|---------------|-----------|-------|-------------|--------|-------|-----------------|
| Name          | Data Type | Units | Sample Time | Interp | Sync  | Link<br>to Plot |
| voted_fb:1(1) | double    |       | 0.01        | zoh    | union | <u>Link</u>     |
| voted_fb:1(2) | double    |       | 0.01        | zoh    | union | <u>Link</u>     |
| voted_fb:1(3) | double    |       | 0.01        | zoh    | union | <u>Link</u>     |
| voted_fb:1(4) | double    |       | 0.01        | zoh    | union | Link            |
| voted_fb:1(5) | double    | <br>  | 0.01        | zoh    | union | <u>Link</u>     |

| Name          | Data Type | Units        | Sample Time | Interp | Sync  |
|---------------|-----------|--------------|-------------|--------|-------|
| voted_fb:1(1) | double    |              | 0.01        | zoh    | union |
| voted_fb:1(2) | double    | <del>_</del> | 0.01        | zoh    | union |



Back to Report SummaryBack to Signal Summary

| Name          | Data Type | Units | Sample Time | Interp | Sync  |
|---------------|-----------|-------|-------------|--------|-------|
| voted_fb:1(3) | double    |       | 0.01        | zoh    | union |
| voted_fb:1(4) | double    |       | 0.01        | zoh    | union |



Back to Report SummaryBack to Signal Summary

| Name          | Data Type | Units | Sample Time | Interp | Sync  |
|---------------|-----------|-------|-------------|--------|-------|
| voted_fb:1(5) | double    |       | 0.01        | zoh    | union |



# Back to Report SummaryBack to Signal Summary

## Simulation Logs:

Inputs are not mapped. Test results might not be accurate.

# **Back to Report Summary**