

Figure 5. LQFP100 package pinout



## 6.2 Absolute maximum ratings

Stresses above the absolute maximum ratings listed in *Table 21: Voltage characteristics*, *Table 22: Current characteristics* and *Table 23: Thermal characteristics* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

Table 21. Voltage characteristics<sup>(1)</sup>

| Symbol                              | Ratings                                                           | Min                                  | Max                         | Unit |
|-------------------------------------|-------------------------------------------------------------------|--------------------------------------|-----------------------------|------|
| V <sub>DD</sub> -V <sub>SS</sub>    | External main supply voltage                                      | - 0.3                                | 4.0                         | V    |
| V <sub>DDIO2</sub> -V <sub>SS</sub> | External I/O supply voltage                                       | - 0.3                                | 4.0                         | V    |
| V <sub>DDA</sub> -V <sub>SS</sub>   | External analog supply voltage                                    | - 0.3                                | 4.0                         | V    |
| V <sub>DD</sub> -V <sub>DDA</sub>   | Allowed voltage difference for V <sub>DD</sub> > V <sub>DDA</sub> | -                                    | 0.4                         | V    |
| V <sub>BAT</sub> -V <sub>SS</sub>   | External backup supply voltage                                    | - 0.3                                | 4.0                         | V    |
| V <sub>IN</sub> <sup>(2)</sup>      | Input voltage on FT and FTf pins                                  | V <sub>SS</sub> - 0.3                | $V_{\rm DDIOx} + 4.0^{(3)}$ | V    |
|                                     | Input voltage on TTa pins                                         | V <sub>SS</sub> - 0.3                | 4.0                         | V    |
| VIN,                                | воото                                                             | 0                                    | 9.0                         | V    |
|                                     | Input voltage on any other pin                                    | V <sub>SS</sub> - 0.3                | 4.0                         | V    |
| $ \Delta V_{DDx} $                  | Variations between different V <sub>DD</sub> power pins           | -                                    | 50                          | mV   |
| V <sub>SSx</sub> - V <sub>SS</sub>  | Variations between all the different ground pins                  | -                                    | 50                          | mV   |
| V <sub>ESD(HBM)</sub>               | Electrostatic discharge voltage (human body model)                | see Section 6.3<br>sensitivity chara | -                           |      |

All main power (V<sub>DD</sub>, V<sub>DDA</sub>) and ground (V<sub>SS</sub>, V<sub>SSA</sub>) pins must always be connected to the external power supply, in the permitted range.



<sup>2.</sup> V<sub>IN</sub> maximum must always be respected. Refer to *Table 22: Current characteristics* for the maximum allowed injected current values.

<sup>3.</sup> Valid only if the internal pull-up/pull-down resistors are disabled. If internal pull-up or pull-down resistor is enabled, the maximum limit is 4 V.

# 6.3 Operating conditions

## 6.3.1 General operating conditions

Table 24. General operating conditions

| Symbol             | Parameter                                                                              | Conditions                                             | Min             | Max                                  | Unit   |  |
|--------------------|----------------------------------------------------------------------------------------|--------------------------------------------------------|-----------------|--------------------------------------|--------|--|
| f <sub>HCLK</sub>  | Internal AHB clock frequency                                                           | -                                                      | 0               | 48                                   | NAL I- |  |
| f <sub>PCLK</sub>  | Internal APB clock frequency                                                           | -                                                      | 0               | 48                                   | MHz    |  |
| V <sub>DD</sub>    | Standard operating voltage                                                             | -                                                      | 2.0             | 3.6                                  | ٧      |  |
| V <sub>DDIO2</sub> | I/O supply voltage                                                                     | Must not be supplied if V <sub>DD</sub> is not present | 1.65            | 3.6                                  | V      |  |
| V                  | Analog operating voltage (ADC and DAC not used)                                        | Must have a potential equal                            | $V_{DD}$        | 3.6                                  | V      |  |
| $V_{DDA}$          | Analog operating voltage (ADC and DAC used)                                            | to or higher than V <sub>DD</sub>                      | 2.4             | 3.6                                  | V      |  |
| V <sub>BAT</sub>   | Backup operating voltage                                                               | -                                                      | 1.65            | 3.6                                  | V      |  |
|                    |                                                                                        | TC and RST I/O                                         | -0.3            | V <sub>DDIOx</sub> +0.3              |        |  |
| W                  | I/O input voltage                                                                      | TTa I/O                                                | -0.3            | V <sub>DDA</sub> +0.3 <sup>(1)</sup> | V      |  |
| $V_{IN}$           |                                                                                        | FT and FTf I/O                                         | -0.3            | 5.5 <sup>(1)</sup>                   |        |  |
|                    |                                                                                        | воото                                                  | 0               | 5.5                                  |        |  |
|                    | Power dissipation at $T_A = 85$ °C for suffix 6 or $T_A = 105$ °C for suffix $T^{(2)}$ | UFBGA100                                               | UFBGA100        | -                                    | 364    |  |
|                    |                                                                                        | LQFP100                                                | -               | 476                                  | mW     |  |
|                    |                                                                                        | UFBGA64                                                | -               | 308                                  |        |  |
| $P_{D}$            |                                                                                        | LQFP64                                                 | -               | 455                                  |        |  |
|                    | suffix 7 <sup>(2)</sup>                                                                | LQFP48                                                 | -               | 370                                  |        |  |
|                    |                                                                                        | UFQFPN48                                               | -               | 625                                  |        |  |
|                    |                                                                                        | WLCSP49                                                | -               | 408                                  |        |  |
|                    | Ambient temperature for the                                                            | Maximum power dissipation                              | <del>-4</del> 0 | 85                                   | °C     |  |
| TA                 | suffix 6 version                                                                       | Low power dissipation <sup>(3)</sup>                   | <del>-4</del> 0 | 105                                  | C      |  |
| IA                 | Ambient temperature for the                                                            | Maximum power dissipation                              | <del>-4</del> 0 | 105                                  | °C     |  |
|                    | suffix 7 version                                                                       | Low power dissipation <sup>(3)</sup>                   | <del>-4</del> 0 | 125                                  |        |  |
| TJ                 | Junction temperature range                                                             | Suffix 6 version                                       | <del>-4</del> 0 | 105                                  | °C     |  |
| IJ                 | Juniculon temperature range                                                            | Suffix 7 version                                       | <del>-4</del> 0 | 125                                  |        |  |

<sup>1.</sup> For operation with a voltage higher than  $V_{DDIOx}$  + 0.3 V, the internal pull-up resistor must be disabled.



<sup>2.</sup> If  $T_A$  is lower, higher  $P_D$  values are allowed as long as  $T_J$  does not exceed  $T_{Jmax}$ . See Section 7.8: Thermal characteristics.

<sup>3.</sup> In low power dissipation state,  $T_A$  can be extended to this range as long as  $T_J$  does not exceed  $T_{Jmax}$  (see Section 7.8: Thermal characteristics).

#### 6.3.2 Operating conditions at power-up / power-down

The parameters given in *Table 25* are derived from tests performed under the ambient temperature condition summarized in *Table 24*.

Table 25. Operating conditions at power-up / power-down

| Symbol            | Parameter                       | Conditions | Min | Max | Unit |
|-------------------|---------------------------------|------------|-----|-----|------|
| t <sub>VDD</sub>  | V <sub>DD</sub> rise time rate  | _          | 0   | 8   |      |
|                   | V <sub>DD</sub> fall time rate  |            | 20  | ∞   | µs/V |
|                   | V <sub>DDA</sub> rise time rate |            | 0   | ∞   | με/ν |
| t <sub>VDDA</sub> | V <sub>DDA</sub> fall time rate | _          | 20  | ∞   |      |

#### 6.3.3 Embedded reset and power control block characteristics

The parameters given in *Table 26* are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 24: General operating conditions*.

Table 26. Embedded reset and power control block characteristics

| Symbol                               | Parameter           | Conditions                  | Min                 | Тур  | Max                 | Unit |
|--------------------------------------|---------------------|-----------------------------|---------------------|------|---------------------|------|
| V <sub>POR/PDR</sub> <sup>(1)</sup>  | Power on/power down | Falling edge <sup>(2)</sup> | 1.80                | 1.88 | 1.96 <sup>(3)</sup> | V    |
|                                      | reset threshold     | Rising edge                 | 1.84 <sup>(3)</sup> | 1.92 | 2.00                | V    |
| V <sub>PDRhyst</sub>                 | PDR hysteresis      | -                           | -                   | 40   | -                   | mV   |
| t <sub>RSTTEMPO</sub> <sup>(4)</sup> | Reset temporization | -                           | 1.50                | 2.50 | 4.50                | ms   |

<sup>1.</sup> The PDR detector monitors  $V_{DD}$  and also  $V_{DDA}$  (if kept enabled in the option bytes). The POR detector monitors only  $V_{DD}$ .

Table 27. Programmable voltage detector characteristics

| Symbol            | Parameter              | Conditions   | Min  | Тур  | Max  | Unit |
|-------------------|------------------------|--------------|------|------|------|------|
| V                 | PVD threshold 0        | Rising edge  | 2.1  | 2.18 | 2.26 | V    |
| $V_{PVD0}$        | FVD tilleshold 0       | Falling edge | 2    | 2.08 | 2.16 | V    |
|                   | PVD threshold 1        | Rising edge  | 2.19 | 2.28 | 2.37 | V    |
| V <sub>PVD1</sub> |                        | Falling edge | 2.09 | 2.18 | 2.27 | V    |
|                   | PVD threshold 2        | Rising edge  | 2.28 | 2.38 | 2.48 | V    |
| V <sub>PVD2</sub> | PVD threshold 2        | Falling edge | 2.18 | 2.28 | 2.38 | V    |
| 1/                | DVD there also be 14 0 | Rising edge  | 2.38 | 2.48 | 2.58 | V    |
| $V_{PVD3}$        | PVD threshold 3        | Falling edge | 2.28 | 2.38 | 2.48 | V    |

54/128 DS9826 Rev 6



<sup>2.</sup> The product behavior is guaranteed by design down to the minimum  $V_{POR/PDR}$  value.

<sup>3.</sup> Data based on characterization results, not tested in production.

<sup>4.</sup> Guaranteed by design, not tested in production.

| Symbol                              | Parameter               | Conditions   | Min  | Тур  | Max                 | Unit |
|-------------------------------------|-------------------------|--------------|------|------|---------------------|------|
| V                                   | PVD threshold 4         | Rising edge  | 2.47 | 2.58 | 2.69                | V    |
| V <sub>PVD4</sub>                   | F VD tillesiloju 4      | Falling edge | 2.37 | 2.48 | 2.59                | V    |
| V                                   | PVD threshold 5         | Rising edge  | 2.57 | 2.68 | 2.79                | V    |
| V <sub>PVD5</sub>                   | PVD tillesiloid 5       | Falling edge | 2.47 | 2.58 | 2.69                | V    |
| V                                   | PVD threshold 6         | Rising edge  | 2.66 | 2.78 | 2.9                 | V    |
| V <sub>PVD6</sub>                   | F VD tillesilold 6      | Falling edge | 2.56 | 2.68 | 2.8                 | V    |
| V                                   | PVD threshold 7         | Rising edge  | 2.76 | 2.88 | 3                   | V    |
| V <sub>PVD7</sub>                   | FVD tillesilola /       |              | 2.66 | 2.78 | 2.9                 | V    |
| V <sub>PVDhyst</sub> <sup>(1)</sup> | PVD hysteresis          | -            | -    | 100  | -                   | mV   |
| I <sub>DD(PVD)</sub>                | PVD current consumption | -            | -    | 0.15 | 0.26 <sup>(1)</sup> | μΑ   |

Table 27. Programmable voltage detector characteristics (continued)

### 6.3.4 Embedded reference voltage

The parameters given in *Table 28* are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 24: General operating conditions*.

| Symbol                 | Parameter                                                     | Conditions                        | Min                  | Тур  | Max                | Unit   |
|------------------------|---------------------------------------------------------------|-----------------------------------|----------------------|------|--------------------|--------|
| V <sub>REFINT</sub>    | Internal reference voltage                                    | -40 °C < T <sub>A</sub> < +105 °C | 1.2                  | 1.23 | 1.25               | V      |
| t <sub>START</sub>     | ADC_IN17 buffer startup time                                  | -                                 | -                    | -    | 10 <sup>(1)</sup>  | μs     |
| t <sub>S_vrefint</sub> | ADC sampling time when reading the internal reference voltage | -                                 | 4 <sup>(1)</sup>     | -    | -                  | μs     |
| $\Delta V_{REFINT}$    | Internal reference voltage spread over the temperature range  | V <sub>DDA</sub> = 3 V            | -                    | -    | 10 <sup>(1)</sup>  | mV     |
| T <sub>Coeff</sub>     | Temperature coefficient                                       | -                                 | - 100 <sup>(1)</sup> | -    | 100 <sup>(1)</sup> | ppm/°C |

Table 28. Embedded internal reference voltage

## 6.3.5 Supply current characteristics

The current consumption is a function of several parameters and factors such as the operating voltage, ambient temperature, I/O pin loading, device software configuration, operating frequencies, I/O pin switching rate, program location in memory and executed binary code.

The current consumption is measured as described in *Figure 14: Current consumption measurement scheme*.



DS9826 Rev 6 55/128

<sup>1.</sup> Guaranteed by design, not tested in production.

<sup>1.</sup> Guaranteed by design, not tested in production.



Figure 17. Typical application with an 8 MHz crystal

1.  $R_{\text{EXT}}$  value depends on the crystal characteristics.

#### Low-speed external clock generated from a crystal resonator

The low-speed external (LSE) clock can be supplied with a 32.768 kHz crystal resonator oscillator. All the information given in this paragraph are based on design simulation results obtained with typical external components specified in *Table 40*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy).

| Symbol                              | Parameter Conditions <sup>(1)</sup> |                                  | Min <sup>(2)</sup> | Тур | Max <sup>(2)</sup> | Unit |
|-------------------------------------|-------------------------------------|----------------------------------|--------------------|-----|--------------------|------|
|                                     |                                     | low drive capability             | -                  | 0.5 | 0.9                |      |
| ,                                   | LCE aurrent consumption             | medium-low drive capability      | -                  | -   | 1                  | μΑ   |
| l <sub>DD</sub>                     | LSE current consumption             | medium-high drive capability     | -                  | -   | 1.3                |      |
|                                     |                                     | high drive capability            | -                  | -   | 1.6                |      |
|                                     | Oscillator<br>transconductance      | low drive capability             | 5                  | -   | -                  |      |
| _                                   |                                     | medium-low drive capability      | 8                  | -   | -                  | μΑ/V |
| 9 <sub>m</sub>                      |                                     | medium-high drive capability     | 15                 | -   | -                  |      |
|                                     |                                     | high drive capability            | 25                 | -   | -                  |      |
| t <sub>SU(LSE)</sub> <sup>(3)</sup> | Startup time                        | V <sub>DDIOx</sub> is stabilized | -                  | 2   | -                  | s    |

Table 40. LSE oscillator characteristics ( $f_{LSE}$  = 32.768 kHz)

t<sub>SU(LSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 32.768 kHz oscillation is reached. This value is measured for a standard crystal and it can vary significantly with the crystal manufacturer



DS9826 Rev 6

Refer to the note and caution paragraphs below the table, and to the application note AN2867 "Oscillator design guide for ST microcontrollers".

<sup>2.</sup> Guaranteed by design, not tested in production.