

## DEPARTMENT OF INFORMATION TECHNOLOGY AND ELECTRICAL ENGINEERING

Spring Semester 2018

## Multi-Sensors Control System for a Transportation Vehicle in a Low-Pressure Environment

Bachelor Project



Carl Friess cfriess@student.ethz.ch

25 August 2018

Supervisors: Dr. Michele Magno, michele.magno@iis.ee.ethz.ch

Professor: Prof. Dr. Luca Benini, lbenini@iis.ethz.ch

### Acknowledgements

Lorem ipsum dolor sit amet, consectetuer adipiscing elit. Ut purus elit, vestibulum ut, placerat ac, adipiscing vitae, felis. Curabitur dictum gravida mauris. Nam arcu libero, nonummy eget, consectetuer id, vulputate a, magna. Donec vehicula augue eu neque. Pellentesque habitant morbi tristique senectus et netus et malesuada fames ac turpis egestas. Mauris ut leo. Cras viverra metus rhoncus sem. Nulla et lectus vestibulum urna fringilla ultrices. Phasellus eu tellus sit amet tortor gravida placerat. Integer sapien est, iaculis in, pretium quis, viverra ac, nunc. Praesent eget sem vel leo ultrices bibendum. Aenean faucibus. Morbi dolor nulla, malesuada eu, pulvinar at, mollis ac, nulla. Curabitur auctor semper nulla. Donec varius orci eget risus. Duis nibh mi, congue eu, accumsan eleifend, sagittis quis, diam. Duis eget orci sit amet orci dignissim rutrum.

Nam dui ligula, fringilla a, euismod sodales, sollicitudin vel, wisi. Morbi auctor lorem non justo. Nam lacus libero, pretium at, lobortis vitae, ultricies et, tellus. Donec aliquet, tortor sed accumsan bibendum, erat ligula aliquet magna, vitae ornare odio metus a mi. Morbi ac orci et nisl hendrerit mollis. Suspendisse ut massa. Cras nec ante. Pellentesque a nulla. Cum sociis natoque penatibus et magnis dis parturient montes, nascetur ridiculus mus. Aliquam tincidunt urna. Nulla ullamcorper vestibulum turpis. Pellentesque cursus luctus mauris.

### Abstract

Lorem ipsum dolor sit amet, consectetuer adipiscing elit. Ut purus elit, vestibulum ut, placerat ac, adipiscing vitae, felis. Curabitur dictum gravida mauris. Nam arcu libero, nonummy eget, consectetuer id, vulputate a, magna. Donec vehicula augue eu neque. Pellentesque habitant morbi tristique senectus et netus et malesuada fames ac turpis egestas. Mauris ut leo. Cras viverra metus rhoncus sem. Nulla et lectus vestibulum urna fringilla ultrices. Phasellus eu tellus sit amet tortor gravida placerat. Integer sapien est, iaculis in, pretium quis, viverra ac, nunc. Praesent eget sem vel leo ultrices bibendum. Aenean faucibus. Morbi dolor nulla, malesuada eu, pulvinar at, mollis ac, nulla. Curabitur auctor semper nulla. Donec varius orci eget risus. Duis nibh mi, congue eu, accumsan eleifend, sagittis quis, diam. Duis eget orci sit amet orci dignissim rutrum.

Nam dui ligula, fringilla a, euismod sodales, sollicitudin vel, wisi. Morbi auctor lorem non justo. Nam lacus libero, pretium at, lobortis vitae, ultricies et, tellus. Donec aliquet, tortor sed accumsan bibendum, erat ligula aliquet magna, vitae ornare odio metus a mi. Morbi ac orci et nisl hendrerit mollis. Suspendisse ut massa. Cras nec ante. Pellentesque a nulla. Cum sociis natoque penatibus et magnis dis parturient montes, nascetur ridiculus mus. Aliquam tincidunt urna. Nulla ullamcorper vestibulum turpis. Pellentesque cursus luctus mauris.

## Declaration of Originality

I hereby confirm that I am the sole author of the written work here enclosed and that I have compiled it in my own words. Parts excepted are corrections of form and content by the supervisor. For a detailed version of the declaration of originality, please refer to Appendix ??

Carl Friess, Zurich, 25 August 2018

# Contents

| Li            | st of Acronyms             | ix |
|---------------|----------------------------|----|
| 1.            | Introduction               | 1  |
|               | 1.1. Hyperloop Competition | 1  |
|               | 1.2. Swissloop             | 1  |
|               | 1.2.1. Escher              | 1  |
|               | 1.2.2. Mujinga             | 1  |
|               | 1.3. Project Scope         | 1  |
| 2.            | Specification              | 2  |
| 3.            | Platform                   | 3  |
| 4.            | Implementation             | 4  |
| 5.            | Result                     | 5  |
| •             | 5.1. Competition           | 5  |
|               | 5.2. Conclusion            | 5  |
|               | 5.3. Outlook               | 5  |
| Α.            | . Task Description         | 6  |
| в.            | Declaration of Originality | 11 |
| $\mathbf{C}.$ | File Structure             | 13 |
| D.            | . Datasets                 | 14 |
| ${f E}.$      | More Evaluation Results    | 15 |
| F.            | Algorithms / Tables        | 16 |

#### Contents

| $\mathbf{G}$ . | $. \ \mathbf{ASIC} \ \mathbf{Datasheet} \ (<\!\mathbf{Chipname}\!>\!)$ | 17   |  |
|----------------|------------------------------------------------------------------------|------|--|
|                | G.1. Features                                                          | . 17 |  |
|                | G.2. Applications                                                      | . 17 |  |
|                | G.3. Description                                                       | . 18 |  |
|                | G.4. Packaging                                                         | . 18 |  |
|                | G.5. Bonding Diagram                                                   | . 18 |  |
|                | G.6. Pin Map                                                           | . 18 |  |
|                | G.7. Pin Description                                                   | . 21 |  |
|                | G.8. Interface Description                                             | . 21 |  |
|                | G.9. Register Map                                                      | . 21 |  |
|                | G.10.Operation Modes                                                   | . 21 |  |
|                | G.10.1.Functional Modes                                                | . 22 |  |
|                | G.10.2. Test Modes                                                     | . 22 |  |
|                | G.11.Electrical Specifications                                         | . 22 |  |
|                | G.11.1. Recommended Operating Regions                                  | . 22 |  |
|                | G.11.2. Absolute Maximum Ratings                                       | . 22 |  |
| Η.             | . The Template Directory Structure                                     | 23   |  |
| I.             | IATEX Tips                                                             | 24   |  |
|                | I.1. Compiling a LATEX Document                                        | . 24 |  |
|                | I.2. Figures                                                           | . 25 |  |
|                | I.3. Tables                                                            |      |  |
|                | I.4. Creating Glossaries                                               | . 26 |  |
|                | I.5. Creating Algorithm Boxes                                          | . 27 |  |
| J.             | General Writing Guidelines                                             | 29   |  |
| $\mathbf{G}$   | Glossary                                                               |      |  |

# List of Figures

| G.1. | Bonding diagram                         | 19 |
|------|-----------------------------------------|----|
| G.2. | <pre><chipname> pinout</chipname></pre> | 20 |
|      |                                         |    |
| 1.1. | Standard ETH logo                       | 25 |
| I.2. | Left ETH logo                           | 26 |
| I.3. | Right ETH logo                          | 26 |
| I.4. | Multiple ETH logos as subfigures        | 26 |

# List of Tables

| I.1. | Standard table  | 26 |
|------|-----------------|----|
| I.2. | Stretched table | 27 |
| I.3. | Left table      | 27 |
| I.4. | Right table     | 27 |

## List of Acronyms

AES . . . . . . . . Advanced Encryption Standard

ASIC . . . . . . Application-Specific Integrated Circuit

DES . . . . . . . Data Encryption Standard

DVI . . . . . . . Device Independent File Format

ECC . . . . . . . Elliptic Curve Cryptography

 ${\tt ECDSA} \quad . \quad . \quad . \\ {\tt Elliptic} \ {\tt Curve} \ {\tt Digital} \ {\tt Signature} \ {\tt Algorithm}$ 

EPS . . . . . . . Encapsulated PostScript

FPGA . . . . . . . Field Programmable Gate Array

IC . . . . . . . . Integrated Circuit

IIS . . . . . . . . . Integrated Systems Laboratory

LED . . . . . . . Light-Emitting Diode

NIST . . . . . . . National Institute of Standards and Technology

PDF . . . . . . . . Portable Document Format

WYSIWYG . . . What You See Is What You Get



## Introduction

Give an overview of the problem, and put your work into a bigger context. Motivate the questions addressed in this work and summarize your contributions. Related work should also be mentioned here, especially if you do not have a separate chapter for it.

#### 1.1. Hyperloop Competition

- 1.2. Swissloop
- 1.2.1. Escher
- 1.2.2. Mujinga
- 1.3. Project Scope



# Specification

 ${\it Mechanical Specifications (Sensors) Telemetry Specifications (Rules) Drivetrain Specifications}$ 

Everything it does...

Control Panel

State Diagram

Testability / Verifiability



# Platform

- Present Platform - Present Sensors and other devices/systems



# Implementation

- Structure of system (E.g. What on CPU1 and CPU2?) - Flowchart?



# Result

- 5.1. Competition
- 5.2. Conclusion
- 5.3. Outlook



Task Description



# Bachelor project at the Department of Information Technology and Electrical Engineering

for

#### **Carl Friess**

# Multi-sensors control system for a transportation vehicle in low-pressure environment.

**Advisors**: Michele Magno

**Professor:** Prof. Dr. Luca Benini

**Handout Date:** 26.02.2018

**Due Date:** 25.08.2018

#### 1 Project Goals

The main goal of this project is to develop a Control algorithms in a multi sensors embedded system. The control system will integrated in a transportation vehicle that can run in low-pressure environment. The student will use a hardware platform developed in the Swissloop project. The main goal of this project is develop and test the hardware-software system in a real vehicle that will compete in summer 2018 in an international competition. Both lab and in-field test are planned to evaluate the control algorithm developed and the whole system and the student will participate to these evaluation.

#### 2 Tasks

The project will be split up three phases, as described below:

#### Phase 1 (1-2 Months)

- An important investigation of the state-of-the-art off-the-shelf components, processing and sensing will be the first step of this project. The student together with the supervisors and the Swiss loop team will decide the main components according of the power consumption, the functionality and the availability on the market.)
- 2. The first preliminary algorithm and sensors interface will be studied and implemented to cover the stringent requirements of the vehicle.
- 3. Preparation of the measurements set up and preliminary lab test of the developed algorithm implemented in the hardware platform.

#### Phase 2 (1-2Months)

- 1. Testing, measurements and eventually simulations for estimation of performance of the developed system.
- 2. In-field evaluation of the developed solution.
- 3. Optimization of the algorithms and sensors interface to improve the performance

4. Preparing and helping the swissloop for the competition where the control system will be employed

#### Phase 3 (1-2 Months)

- 1. Finalizing the tests and optimizations.
- 2. Write final document and prepare presentation.

#### 3 Milestones

By the end of **Phase 1** the following should be completed:

 Preliminary control system that include the sensor acquisition and the control

By the end of **Phase 2** the following should be completed:

- Accurate in-field test and performance evaluation
- A working version of the control system in the real vehicle and competition preparation

By the end of **Phase 3** the following should be completed:

- Summary of the results from the competition in terms of performance and further optimization.
- Final Presentation
- Final Report, including final results.

.

#### 4 Project Organization

#### 4.1 Weekly Report

There will be a weekly report sent by the student at the end of every week. The main purpose of this report is to document the project's progress and should be used by the student as a way to communicate any problems that arise during the week. The report, along with all other relevant documents (source code, datasheets, papers, etc), should be uploaded regularly to the assigned SVN account.

#### 4.2 Final Report

PDF copy. All copies remain the property of the Integrated Systems Laboratory. A copy of the developed software needs to be handed in on CD or DVD at the end of the project.

#### 4.3 Final Presentation

At the end of the project, the outcome of the thesis will be presented in a 15 minutes task, again during a group meeting of the Integrated Systems Laboratory.



## Declaration of Originality

Include the declaration of authorship with the \includepdf command (sign it and scan it). For more information about plagiarism, please visit https://www.ethz.ch/students/en/studies/performance-assessments/plagiarism.html

- English version: https://www.ethz.ch/content/dam/ethz/main/education/rechtliches-abschluesse/leistungskontrollen/declaration-originality.pdf
- German version: https://www.ethz.ch/content/dam/ethz/main/education/rechtliches-abschluesse/leistungskontrollen/plagiat-eigenstaendigkeitserklaerung.pdf



Eidgenössische Technische Hochschule Zürich Swiss Federal Institute of Technology Zurich

#### Declaration of originality

The signed declaration of originality is a component of every semester paper, Bachelor's thesis, Master's thesis and any other degree paper undertaken during the course of studies, including the respective electronic versions.

Lecturers may also require a declaration of originality for other written papers compiled for their courses. I hereby confirm that I am the sole author of the written work here enclosed and that I have compiled it in my own words. Parts excepted are corrections of form and content by the supervisor. Title of work (in block letters): This is a sample title Authored by (in block letters): For papers written by groups the names of all authors are required. First name(s): First Student Student With my signature I confirm that - I have committed none of the forms of plagiarism described in the 'Citation etiquette' information - I have documented all methods, data and processes truthfully. - I have not manipulated any data. I have mentioned all persons who were significant facilitators of the work. I am aware that the work may be screened electronically for plagiarism. Place, date Signature(s) First Student Signature Second Student Signature Zurich, 01.01.2000

For papers written by groups the names of all authors are required. Their signatures collectively guarantee the entire content of the written paper.

## Glossary

- Apple Lorem ipsum dolor sit amet, consetetur sadipscing elitr, sed diam nonumy eirmod tempor invidunt ut labore et dolore magna aliquyam erat, sed diam voluptua. At vero eos et accusam et justo duo dolores et ea rebum. Stet clita kasd gubergren, no sea takimata sanctus est Lorem ipsum dolor sit amet.
- Candle Lorem ipsum dolor sit amet, consetetur sadipscing elitr, sed diam nonumy eirmod tempor invidunt ut labore et dolore magna aliquyam erat, sed diam voluptua. At vero eos et accusam et justo duo dolores et ea rebum. Stet clita kasd gubergren, no sea takimata sanctus est Lorem ipsum dolor sit amet.
- Guitar Lorem ipsum dolor sit amet, consetetur sadipscing elitr, sed diam nonumy eirmod tempor invidunt ut labore et dolore magna aliquyam erat, sed diam voluptua. At vero eos et accusam et justo duo dolores et ea rebum. Stet clita kasd gubergren, no sea takimata sanctus est Lorem ipsum dolor sit amet.
- Monkey Lorem ipsum dolor sit amet, consetetur sadipscing elitr, sed diam nonumy eirmod tempor invidunt ut labore et dolore magna aliquyam erat, sed diam voluptua. At vero eos et accusam et justo duo dolores et ea rebum. Stet clita kasd gubergren, no sea takimata sanctus est Lorem ipsum dolor sit amet.
- Snake Lorem ipsum dolor sit amet, consetetur sadipscing elitr, sed diam nonumy eirmod tempor invidunt ut labore et dolore magna aliquyam erat, sed diam voluptua. At vero eos et accusam et justo duo dolores et ea rebum. Stet clita kasd gubergren, no sea takimata sanctus est Lorem ipsum dolor sit amet.