

# Overview of Computer Architecture

Assembly Programming

Carl Henrik Ek - carlhenrik.ek@bristol.ac.uk November 11, 2019

http://carlhenrik.com

### **Today**

- Re-cap of last time
- Assembly programming
- Preparation for lab

### Start



## **Computer Architecture**



# RAM as an array of bytes

| Content: | FF          | 00          | 57          | 92          | ВЗ          | 8A          | <br>10          | 46          | DC          |
|----------|-------------|-------------|-------------|-------------|-------------|-------------|-----------------|-------------|-------------|
| Address: | 000 000 000 | 000 000 001 | 000 000 002 | 000 000 003 | 000 000 004 | 000 000 005 | <br>134 217 725 | 134 217 726 | 134 217 727 |

### Register









a. At the beginning of the fetch step the instruction starting at address A0 is retrieved from memory and placed in the instruction register.



b. Then the program counter is incremented so that it points to the next instruction.



### State Machine



### Status Register



Copies of the ALU status flags (latched if the instruction has the "S" bit set).

- Condition Code Flags
  - N = **N**egative result from ALU flag. Z = **Z**ero result from ALU flag.
  - C = ALU operation **C**arried out
  - V = ALU operation oVerflowed
- Mode Bits
   M[4:0] define the processor mode.

- Interrupt Disable bits.
  - I = 1, disables the IRQ.F = 1, disables the FIQ.
- T Bit (Architecture v4T only)
  - T = 0, Processor in ARM state T = 1, Processor in Thumb state
    - 1, Flocessor III mumb state

# **F**lags

|                     | Logical Instruction                                 | Arithmetic Instruction                                                                                     |  |  |  |
|---------------------|-----------------------------------------------------|------------------------------------------------------------------------------------------------------------|--|--|--|
| Flag                |                                                     |                                                                                                            |  |  |  |
| Negative<br>(N='1') | No meaning                                          | Bit 31 of the result has been set<br>Indicates a negative number in<br>signed operations                   |  |  |  |
| Zero<br>(Z='1')     | Result is all zeroes                                | Result of operation was zero                                                                               |  |  |  |
| Carry<br>(C='1')    | After Shift operation<br>'1' was left in carry flag | Result was greater than 32 bits                                                                            |  |  |  |
| oVerflow<br>(V='1') | No meaning                                          | Result was greater than 31 bits<br>Indicates a possible corruption of<br>the sign bit in signed<br>numbers |  |  |  |

#### **Conditions**



### Instructions

- OP-Code
  - Decides operation
- Operand
  - OP-Code dependent
  - "Parameters"
- Each instruction on ARM 32 bits

#### Instruction ARM



### Reference Manual



#### Instructions

- Data Transfer
  - LDR, STR
- Flow Control
  - B
- Arithmetic
  - ADD, SUB, MUL

### **Addressing Modes**

- ldr r0, [r1,#4] Load word addressed by R1+4.
- str r0, [r1], #4 Store R0 to word addressed by R1. Increment R1 by 4.
- ldr r0,[r1,#4]! Load word addressed by R1+4. Increment R1 by 4.
- ldr r0,=label Load address of label label into R0

### **ADD**

```
Code
_start:
    add    r0, r0, r1
    add    r0, #4
```

# The Pipeline



Freedom 0 The freedom to run the program, for any purpose.

 $\label{eq:freedom 0} \ \ \text{The freedom to run the program, for any purpose.}$ 

Freedom 1 The freedom to study how the program works, and change it so it does your computing as you wish.

Access to the source code is a precondition for this.

- Freedom 0 The freedom to run the program, for any purpose.
- Freedom 1 The freedom to study how the program works, and change it so it does your computing as you wish.

  Access to the source code is a precondition for this.
- Freedom 2 The freedom to redistribute copies so you can help your neighbor.

- Freedom 0 The freedom to run the program, for any purpose.
- Freedom 1 The freedom to study how the program works, and change it so it does your computing as you wish.

  Access to the source code is a precondition for this.
- **Freedom 2** The freedom to redistribute copies so you can help your neighbor.
- Freedom 3 The freedom to distribute copies of your modified versions to others. By doing this you can give the whole community a chance to benefit from your changes. Access to the source code is a precondition for this

### GNU/Linux

- GNU GNU is Not Unix
- Linux defines the Kernel
  - small but very critical
  - developed with GNU tools
  - GNU Hurd kernel
- Most other things are GNU
  - Development tools
  - Editor (Emacs)
  - GNOME



## Richard Stallman



# Linus Torvalds



### The Pipeline

- Write code
- Assemble code to object file
- Link object files to resolve reference
- Run executable

### **Assembly Code**

#### **Mnemonics**

- mov r0, #42
- eor r1, r1, r1
- add r1, r1, r0
- b \_start

#### Machine Code

- 0xe3a0002a
- 0xe0211001
- 0xe0811000
- Oxeafffffb

### **Assembling Code**

#### Code

```
arm-none-eabi-as -o <object>.o <code>.s
arm-none-eabi-ld -o <executable> <object1>.o
```

Assembler takes the source file and creates

Linker links several objects to a single binary

#### **Directives**

.section tells the assembler that what follows is a .text for code or .data for data. Each section can be placed in different locations in memory.

#### **Directives**

- .section tells the assembler that what follows is a .text for code or .data for data. Each section can be placed in different locations in memory.
  - .align indicates that the following section should be aligned on 2-byte boundaries in memory.

#### **Directives**

- .section tells the assembler that what follows is a .text for code or .data for data. Each section can be placed in different locations in memory.
  - .align indicates that the following section should be aligned on 2-byte boundaries in memory.
  - .global indicates that the label \_start should be visible outside this file. This is a directive that is used when the linker combines several different objective files in order to create a single binary

#### **Directives**

- .section tells the assembler that what follows is a .text for code or .data for data. Each section can be placed in different locations in memory.
  - .align indicates that the following section should be aligned on 2-byte boundaries in memory.
  - .global indicates that the label \_start should be visible outside this file. This is a directive that is used when the linker combines several different objective files in order to create a single binary
    - .asciz decides that the information that follows should be interpreted as a text and converted using the ascii table.

#### **Directives**

- .section tells the assembler that what follows is a .text for code or .data for data. Each section can be placed in different locations in memory.
  - .align indicates that the following section should be aligned on 2-byte boundaries in memory.
  - .global indicates that the label \_start should be visible outside this file. This is a directive that is used when the linker combines several different objective files in order to create a single binary
    - .asciz decides that the information that follows should be interpreted as a text and converted using the ascii table.
      - .word indicates that the data that follows should be interpreted as a sequence of 32bit elements

```
Code
        .section
                          .text
        .global
                                 _start
        .align
_start:
                             r0, #42
        mov
                             r1, r1, r1
        eor
        add
                             r1, r1, r0
        b
                          start
```

# Ox8000: e3a0002a Ox8004: e0211001 Ox8008: e0811000 Ox800c: eafffffb



#### Machine Code

#### mov r0, #42 @ e3a0002a

| 31-28 | 1110 | 20    | 0            |
|-------|------|-------|--------------|
| 27-26 | 00   | 19-16 | 0000         |
| 25    | 1    | 15-12 | 0000         |
| 24-21 | 1101 | 11-0  | 000000101010 |

#### Assembler

- The assembler is just a "stupid" translator, it converts mnemonics to binary
- Resolves addresses
- Re-writes code to be PC-relative
- Organises code into block

# **Executing Code**





```
Breakpoint 1, 0x00008054 in start ()
     : 0x000000000
     : 0x00000000
     : 0x00000000
     : 0x00000000
     : 0x00000000
     : 0x00000000
     : 0x000000000
     : 0x00000000
     : 0x00000000
     : 0x00000000
    : 0x000000000
    : 0x00000000
                0 -> 0x00000000
     : 0x00000000
    : [thumb fast interrupt overflow carry zero negative]
xbefff8501+0x60: 0x00000001 <-ssp
0xbefff854|+0x04: 0xbefff94e -> "/home/pi/lab/gdb-example"
0xbefff858|+0x08: 0x00000000
0xbefff85c|+0x0c: 0xbefff967 -> "TERM=vt100"
0xbefff860|+0x10: 0xbefff972 -> "SHELL=/bin/bash"
xbefff864|+0x14: 0xbefff982 -> 0x5f474458
Ixbefff868 +0x18: 0xbefff9d1 -> "LC ALL=en_US.UTF-8"
Ixbefff86c|+0x1c: 0xbefff9e4 -> "USER=p1"
     0x805c < start+8> sub sp, sp, #16
      0x8060 < start+12>
                            nov r0, #1
      0x8064 < start+16>
                              mov r1, #2
      0x8068 < start+20>
                              bl 0x8074 <max>
[#0] Id 1, Name: "gdb-example", stopped, reason: BREAKPOINT | trace
[#0] 0x8054->Name: start()
```

# **Assembler Programming**

#### **Functions**

```
Code
                         @ call _sub
                 _sub
       bl
                    @ will return here
_sub:
                    sp!, {r2-r3,r7}
       stmdb
                    sp!, {r2-r3,r7}
       ldmia
                  pc, r14
       mov
```

#### Loops

```
Code

mov r7, #42-1

_loop:

sub r7, r7, #1

bne _loop
```

Register to register MOV RO, R1

Register to register MOV RO, R1
Absolute LDR RO, MEM

Register to register MOV RO, R1

Absolute LDR RO, MEM

Literal MOV RO, #15

Register to register MOV RO, R1

Absolute LDR RO, MEM

Literal MOV RO, #15

Indexed, base LDR RO, [R1]

Register to register MOV RO, R1

Absolute LDR RO, MEM

Literal MOV RO, #15

Indexed, base LDR RO, [R1]

Pre-indexed LDR RO, [R1, #4]

Pre-indexed LDR RO, [R1, #4]!

```
Pre-indexed LDR RO, [R1, #4]!

Post-indexing LDR RO, [R1], #4
```

```
Pre-indexed LDR RO, [R1, #4]!

Post-indexing LDR RO, [R1], #4

Double Reg indirect LDR RO, [R1, R2]
```

```
Pre-indexed LDR R0, [R1, #4]!

Post-indexing LDR R0, [R1], #4

Double Reg indirect LDR R0, [R1, R2]

Double Reg indirect LDR R0, [R1, r2, LSL #2]
```

```
Pre-indexed LDR RO, [R1, #4]!

Post-indexing LDR RO, [R1], #4

Double Reg indirect LDR RO, [R1, R2]

Double Reg indirect LDR RO, [R1, r2, LSL #2]

Program counter relative LDR RO, [PC, #offset]
```

#### PC Relative Code

```
Code
        .section
                         .text
        .global
                                _start
        .align
start:
                   r0, #42
        mov
                  r1, r1, r0
        add
_loop
        subs
                    r0, r0, #1
                    [pc, #-4]
        bne
_end:
                  [pc]
        b
```

# **Examples Code**

# Fibonnaci Sequence

$$f(n) = f(n-1) + f(n-2)$$
  
 $f(1) = f(2) = 1$ 

# **Summary**

# Summary

- Code execution
- Code creation 🗸
- Toolchain

# Summary

- Code execution
- Code creation
- Toolchain 🗸
- Practice makes perfect