# **Project 2**

CDA 3101: Fall 2016 Due: Nov 22, 11:59 pm

You are not allowed to take or give help in completing this project. No late submission will be accepted. Please include the following sentence on top of your source file: "On my honor, I have neither given nor received unauthorized aid on this assignment".

In this project, you will implement (using C, C++ or Java) a MIPS simulator to perform the following two tasks:

- Load a specified MIPS text file<sup>1</sup> and generate the assembly code equivalent to the input file (**disassembler**). Please see the sample input file and disassembly output.
- Generate the instruction-by-instruction simulation of the MIPS code (**simulator**). It should also produce/print the contents of *registers* and *data memories* after execution of each instruction. Please see the sample simulation output file.

You do not have to implement any exception or interrupt handling for this project.

## **Instructions**

For reference, please use the MIPS Instruction Set Architecture PDF (available from class project2 webpage) to see the format for each instruction **and pay attention to the following changes.** Your disassembler and simulator need to support the three categories of instructions shown in **Figure 1**.

| Category-1            | Category-2             | Category-3             |  |
|-----------------------|------------------------|------------------------|--|
| NOP, J, BEQ, BNE, BGT | Z, XOR, MUL, ADD, SUB, | ORI, XORI, ADDI, SUBI, |  |
| SW, LW, BREAK         | AND, OR, ADDU, SUBU    | ANDI, SRL, SRA, SLL    |  |

Figure 1: Three categories of instructions

The format of **Category-1** instructions is described in **Figure 2**. If the instruction belongs to **Category-1**, the first three bits (leftmost bits) are always "001" followed by 3 bits Opcode. Please note that instead of using 6 bits opcode in MIPS, we use 3 bits opcode as described in **Figure 3**. The remaining part of the instruction binary is exactly the same as the original MIPS instruction set for that specific instruction.

| 001 | Opcode (3 bits) | Same as MIPS instruction |
|-----|-----------------|--------------------------|
|     | * '             |                          |

**Figure 2: Format of Instructions in Category-1** 

Please pay attention to the exact instruction formats and its interpretation in MIPS instruction set manual. For example, in case of **J** instruction, the format is "J target". Here target is equal to {Most significant four bits of (PC+4), instr\_index<<2}. For **BEQ**, **BNE** and **BGTZ** instructions, format is "BEQ rs, rt, offset", "BNE rs, rt, offset" and "BGTZ rs, offset" respectively. Please note that we do not consider delay slot for this project. In other words, an instruction following the branch instruction should be treated as a regular instruction (see simulation.txt).

| Instruction | Opcode |  |
|-------------|--------|--|
| NOP         | 000    |  |
| J           | 001    |  |
| BEQ         | 010    |  |
| BNE         | 011    |  |
| BGTZ        | 100    |  |
| SW          | 101    |  |
| LW          | 110    |  |
| BREAK       | 111    |  |

Figure 3: Opcode for Category-1 instructions

<sup>&</sup>lt;sup>1</sup> This is a text file consisting of 0/1's (not a binary file). See the sample input file (sample.txt) in the Project2 webpage.

If the instruction belongs to **Category-2** which has the form "dest  $\leftarrow$  src1 op src2", the first three bits (leftmost three bits) are always "010" as shown in **Figure 4**. The next three bits denotes opcode. Then the following 5 bits serve as dest. The next 5 bits for src1, followed by 5 bits for src2. Dest, src1 as well as src2 are registers. The remaining bits are all 0's. The three bit opcodes are listed in **Figure 5**.

| 010 | opcode (3 bits) | dest (5 bits) | src1 (5 bits) | src2 (5 bits) | 00000000000 | 1 |
|-----|-----------------|---------------|---------------|---------------|-------------|---|
|-----|-----------------|---------------|---------------|---------------|-------------|---|

Figure 4: Format of Category-2 instructions where both sources are registers

| Instruction | Opcode |
|-------------|--------|
| XOR         | 000    |
| MUL         | 001    |
| ADD         | 010    |
| SUB         | 011    |
| AND         | 100    |
| OR          | 101    |
| ADDU        | 110    |
| SUBU        | 111    |

Figure 5: Opcode for Category-2 instructions

If the instruction belongs to **Category-3** which has the form "dest ← src1 op immediate\_value", the first three bits (leftmost three bits) are always "100". Then 3 bits for opcode as indicated in **Figure 6**. The subsequent 5 bits serve as dest followed by 5 bits for src1. The second source operand is immediate 16-bit value. The instruction format is shown in **Figure 7**.

| Instruction | Opcode |  |
|-------------|--------|--|
| ORI         | 000    |  |
| XORI        | 001    |  |
| ADDI        | 010    |  |
| SUBI        | 011    |  |
| ANDI        | 100    |  |
| SRL         | 101    |  |
| SRA         | 110    |  |
| SLL         | 111    |  |

Figure 6: Opcode for Category-3 instructions

| 100 | opcode (3 bits) | dest (5 bits) | src1 (5 bits) | immediate_value (16 bits) |
|-----|-----------------|---------------|---------------|---------------------------|
|-----|-----------------|---------------|---------------|---------------------------|

Figure 7: Format of Category-3 instructions with source2 as immediate value

Assume that for **SRL**, **SRA** and **SLL** instructions, shift amount (sa) is the **least significant 5 bits** of the immediate\_value.

## **Sample Input/output Files**

Your program will be given a text input file (see sample.txt). This file will contain a sequence of 32-bit instruction words which begin at address "64". The final instruction in the sequence of instructions is always BREAK, and there will be only one BREAK instruction. Following the BREAK instruction (immediately after BREAK), there is a sequence of 32-bit 2's complement signed integers for the program data up to the end of the file. The newline character can be either "\n" (linux) or "\r\n" (windows). Your code should work for both cases. *Please download the sample input/output files using "Save As" instead of using copy/paste of the content.* 

Your MIPS simulator (with executable name as **MIPSsim**) should accept an input file (**inputfilename.txt**) in the following command format and produce two output files in the same directory: **disassembly.txt** (contains disassembled output) and **simulation.txt** (contains the simulation trace). You can hardcode the names of the output files. *Please do not hardcode the input filename. It will be specified when running your program. For example, it can be "sample.txt"* or "test.txt".

#### MIPSsim inputfilename.txt

Correct handling of the sample input file (with possible different data values) will be used to determine 60% of the credit. The remaining 40% will be determined from other valid test cases that you will not have access prior to grading.

The disassembler output file should contain 3 columns of data with each column separated by one tab character ('\t' or char(9)). See the sample disassembly file in the class Project2 webpage.

- 1. The text (e.g., 0's and 1's) string representing the 32-bit instruction word.
- 2. The address (in decimal) of that instruction
- 3. The disassembled instruction.

Note, if you are displaying an instruction, the third column should contain every part of the instruction, with each argument separated by a comma and then a space (", "). See **disassembly.txt** for examples.

The simulation output file should have the following format:

```
* 20 hyphens and a new line

* Cycle < cycleNumber >:< tab >< instr_Address >< tab >< instr_string >

* < blank_line >

* Registers

* R00: < tab >< int(R0) >< tab >< int(R1) >...< tab >< int(R7) >

* R08: < tab >< int(R8) >< tab >< int(R9) >...< tab >< int(R15) >

* R16: < tab >< int(R16) >< tab >< int(R17) >...< tab >< int(R23) >

* R24: < tab >< int(R24) >< tab >< int(R25) >...< tab >< int(R31) >

* Contact tab >< i
```

- \* Data
- \* < firstDataAddress >: < tab >< display 8 data words as integers with tabs in between >
- \* ..... < continue until the last data word >

The instructions and instruction arguments should be in capital letters. Display all integer values in decimal. Immediate values should be preceded by a "#" symbol. **Note that some instructions take signed immediate values while others take unsigned immediate values**. You will have to make sure you properly display a signed or unsigned value depending on the context.

The course project webpage contains the following sample programs/files to test your disassembler/simulator.

- sample.txt : This is the input to your program.
- <u>sample\_disassembly.txt</u>: This is what your program should produce as disassembled output.
- <u>sample\_simulation.txt</u>: This is what your program should output as simulation trace.

### **Submission Policy:**

Please follow the submission policy outlined below. There can be up to 10% score penalty based on the nature of submission policy violations.

- 1. Please submit only one source file. **Please add ".txt" at the end of your filename**. Your file name must be MIPSsim (e.g., MIPSsim.c.txt or MIPSsim.cpp.txt or MIPSsim.java.txt). On top of the source file, please include the sentence: /\* On my honor, I have neither given nor received unauthorized aid on this assignment \*/.
- 2. Please test your submission. These are the exact steps we will follow too.
  - o Download your submission from eLearning (ensures your upload was successful).
  - o Remove ".txt" extension (e.g., MIPSsim.c.txt should be renamed to MIPSsim.c)
  - Login to thunder.cise.ufl.edu. If you don't have a CISE account, go to https://www.cise.ufl.edu/help/account#apply and apply for one CISE class account. Then you use putty and winscp or other tools to login.
  - Please compile to produce an executable named MIPSsim.
    - gcc MIPSsim.c –o MIPSsim or javac MIPSsim.java or g++ MIPSsim.cpp –o MIPSsim
  - Please do not print anything on screen.
  - o Please do not hardcode input filename, accept it as a command line option.
  - Execute to generate disassembly and simulation files and test with correct/provided ones
    - ./MIPSsim inputfilename.txt or java MIPSsim inputfilename.txt
    - diff –w –B disassembly.txt sample disassembly.txt
    - diff -w -B simulation.txt sample\_simulation.txt
- 3. In previous years, there were many cases where output format was different, filename was different, command line arguments were different, or e-Learning submission was missing, etc. All of these led to un-necessary frustration and waste of time for TA, instructor and students. Please use the exactly same commands as outlined above to avoid 10% score penalty.
- 4. You are not allowed to take or give any help in completing this project. In the previous years, some students violated academic honesty (giving help or taking help in completing this project). We were able to establish violation in several cases those students received "0" in the project and their names were reported to UF Dean of Students office. This year we would also impose one additional letter grade penalty. Someone could potentially lose two letter grade points (e.g., "A-" grade to "B" grade) one for getting 0 score in the project and then another grade penalty on top of it. Moreover, the names of the students will also be reported to UF Dean of Students Office (DSO). If your name is already in DSO for violation in another course, the penalty for second offence is determined by DSO. In the past, two students from my class were suspended for a semester due to repeated academic honesty violation (can lead to deportation for international students).