# LC-3 ISA - II

# **Lecture Topics**

LC-3 data movement instructions

LC-3 control instructions

LC-3 data path review

# **Lecture materials**

Textbook § 5.3 - 5.6

Textbook Appendix A.3

# **Homework**

HW3 due Wednesday February 23 at 5pm in the ECE 190 drop-off box

# **Machine problem**

MP2 due March 2, 2011 at 5pm submitted electronically.

# **Announcements**

V. Kindratenko

1

## LC-3 data movement instructions

## **Overview**

- Load: move data from memory to register
  - o LD, LDI, LDR
  - LEA immediate mode load instruction
- Store:
  - o ST, STR, STI
- Load/store instruction format



- 4 ways to interpret address generation bits (4 addressing modes)
  - o PC-relevant mode (LD and ST instructions)
  - Indirect mode (LDI and STI instructions)
  - Base + offset mode (LDR and STR instructions)
  - o Immediate mode (LEA instruction)

## Load instruction using base + offset addressing mode (LDR)

- Operation: the content of memory at the address computed as the sum of the address stored in the base address register (BaseR) and the sign-extended last 6 bits of the instruction (offset6) is loaded into the destination register (DR)
  - DR ← mem[BaseR+SEXT(offset6)]
  - o setcc
- Encoding:



2

- Datapath relevant to the execution of this instruction:
  - o Example: 0110 001 010 011101; LDR R1, R2, offset



- MAR ← R2 + SEXT(IR[5:0])
- MDR ← mem[MAR]
- R1 ← MDR
- offset6 field is 6-bit wide, thus the offset can be from -32 to +31

# Store instruction using base + offset addressing mode (STR)

- Operation: value stored in the source register (SR) is transferred to the memory at the address computed as the sum of the address stored in the base address register (BaseR) and the signextended last 6 bits of the instruction (offset6)
  - o mem[BaseR+SEXT(offset9)] ← SR
- Encoding:



- Datapath relevant to the execution of this instruction:
  - o Example: 0111 001 010 011101; STR R1, R2, offset



- MAR  $\leftarrow$  R2 + SEXT(IR[5:0])
- MDR ← R1
- mem[MAR] ← MDR

# Load instruction using PC relative addressing mode (LD)

- Operation: the content of memory at the address computed as the sum of the address stored in PC register and the sign-extended last 9 bits of the instruction (PCoffset9) is loaded into the destination register (DR)
  - o DR ← mem[PC+SEXT(PCoffset9)]
  - o setcc
- Encoding:



4

- Datapath relevant to the execution of this instruction:
  - o Example: **0010 000 110101111; LD R0**, offset



- MAR  $\leftarrow$  PC + SEXT(IR[8:0])
- MDR ← mem[MAR]
- R0 ← MDR

## Store instruction using PC relative addressing mode (ST)

- Operation: value stored in the source register (SR) is transferred to the memory at the address computed as the sum of the address stored in PC register and the sign-extended last 9 bits of the instruction (PCoffset9)
  - o mem[PC+SEXT(PCoffset9)] ← SR
- Encoding:



- Datapath relevant to the execution of this instruction:
  - o Example: **0011 000 110101111; ST R0**, offset

5 V. Kindratenko



- MAR  $\leftarrow$  PC + SEXT(IR[8:0])
- MDR ← R0
- mem[MAR] ← MDR
- PCoffset9 field is 9-bit wide, thus the offset can be from -256 to +255

## Load instruction using indirect addressing mode (LDI)

- Operation: the content of memory at the address stored in memory at the address computed as the sum of the address stored in PC register and the sign-extended last 9 bits of the instruction (PCoffset9) is loaded into the destination register (DR)
  - DR ← mem[mem[PC+SEXT(PCoffset9)]]
  - o setcc
- Encoding:



• Datapath relevant to the execution of this instruction:

Example: 1010 011 111001100; LDI R3, offset



- MAR  $\leftarrow$  PC + SEXT(IR[8:0])
- MDR ← mem[MAR]
- MAR ← MDR
- MDR ← mem[MAR]
- R3 ← MDR

# Store instruction using indirect addressing mode (STI)

- Operation: value from the source register (SR) is transferred to the memory at the address stored in memory at the address computed as the sum of the address stored in PC register and the sign-extended last 9 bits of the instruction (PCoffset9)
  - o mem[mem[PC+SEXT(PCoffset9)]] ← SR
- Encoding:



- Datapath relevant to the execution of this instruction:
  - Example: 1011 011 111001100; STI R3, offset



- MAR ← PC + SEXT(IR[8:0])
- MDR ← mem[MAR]
- MAR ← MDR
- MDR ← R3
- mem[MAR]  $\leftarrow$  MDR

# LC-3 control instructions

- Control instructions change the sequence of the instructions that are executed. The achieve this by directly manipulating the value of PC register.
- Control instructions supported by LC-3
  - JMP unconditional jump
  - BR conditional branch
  - TRAP invokes an OS service call
  - JSR/JSRR subroutine call
  - o RET return from subroutine
  - o RTI return from interrupt
- For now we will study only JMP, BR, and TRAP instructions

## **Conditional branches (BR)**

• Operation: if any of the condition codes tested is set, increment the PC with the sign-extended PCoffset9 (bits 0-8 of the instruction). In other words, branch is taken if specified condition is true.

8 V. Kindratenko

- o If (n AND N) OR (z AND Z) OR (p AND P)) then PC ← PC + SEXT(PCoffset9)
- Encoding:



- PCoffset range is from -(2)<sup>8</sup> to 2<sup>8</sup>-1
- Datapath relevant to the execution of this instruction:



- Instruction cycle for BR:
  - o FETCH AND DECODE phases are the same as for any other instruction
    - Note that PC ← PC + 1 during the FETCH phase
  - EVALUATE ADDRESS phase: compute PC + SEXT(PCoffset9)
  - o EXECUTE phase
    - Condition codes N,Z,P for which corresponding bits n,z,p are set in the instruction are examined, .e.g.,
      - If n=1, N condition code ins checked

- If the condition code that was examined is set, the branch is taken, that is PC ← PC + SEXT(PCoffset9)
- Otherwise, no branch is taken, that is, PC ← PC
- If all 3 bits n,z,p of the instruction are set, then all 3 condition codes N,Z,P are examined, and since at least one of them must be set, the condition is always met, and the branch is always taken, essentially unconditionally.

#### Example1:

- o Z=1, N=P=0
- o PC: x4027
- o IR: 0000 010 011011001; BRz, x0D9
- Outcome: PC  $\leftarrow$  x4027 + x1 + x0D9 (PC  $\leftarrow$  x4101)

#### Example2:

- o For any N,Z, P
- o PC: x507B
- o IR: 0000 111 110000101; BRnzp, x185
- Outcome: PC  $\leftarrow$  x507B + x1 + x185 (PC  $\leftarrow$  x5001)

#### Example3:

- N=1, Z=P=0
- o PC: x3000
- o IR: 0000 100 111111111; BRz. #-1
- Outcome:  $PC \leftarrow x3000 + x1 #1 \quad (PC \leftarrow x3000)$

## **Multiplication example**

Write a program that computes a product of two integers:  $a \times b = p$ 

- a and b are 2's complement numbers
- we will impose a restriction that *b* > 0
- algorithm: replace product with the sum: p = a + a + ... + a (b times)
  - we will use R0 to hold value of a
  - o we will use R1 to hold value of b
  - we will use R2 to hold value of p
  - o our program will be located in memory starting at the address x3000
  - before the program starts
    - value of a is located in memory at the address x3010
    - value of b is located in memory at the address x3011
  - o when the program is done, value of p should be located in memory at the address x3012
- First, we represent the algorithm for solving our problem as a flowchart
- Next, we translate the flowchart, step by step, into a program in machine language
  - We save the program (binary instruction column and optionally comments column only!) into a fine with extension .bin, e.g., mult.bin
  - Also need to add a line of code that specifies the starting address of the program
  - Convert it to an LC-3 executable: lc3convert mult.bin

- o Use either command line or graphical LC-3 simulator to run it
  - command line LC-3 simulator: lc3sim mult.obj
  - graphical LC-3 simulator: lc3sim-tk mult.obj



| addr  | binary instruction    | comments                  |
|-------|-----------------------|---------------------------|
| x3000 | 0101 010 010 000000   | R2←0 (AND, R0, R0, #0)    |
| x3001 | 0010 000 000001110    | R0←a (LD, R0, #14)        |
| x3002 | 0010 001 000001110    | R1←b (LD, R1, #14)        |
| x3003 | 0001 010 010 0 00 000 | R2←R2+R0 (ADD R2, R2, R0) |
| x3004 | 0001 001 001 1 11111  | R1←R1-1 (ADD R1, R1, #-1) |
| x3005 | 0000 001 111111101    | PC←x3003 (BRp, #-3)       |
| x3006 | 0011 010 000001011    | <i>p</i> ←R2 (ST R2, #11) |
| x3007 | 1111 0000 00100101    | HALT                      |
| x3008 |                       |                           |
| x3009 |                       |                           |
| x300A |                       |                           |
| x300B |                       |                           |
| x300C |                       |                           |
| x300D |                       |                           |
| x300E |                       |                           |
| x300F |                       |                           |
| x3010 |                       | a is stored here          |
| x3011 |                       | b is stored here          |
| x3012 |                       | p is to be stored here    |
|       |                       |                           |

# **Unconditional jump (JMP)**

- Operation: load the PC with the contents of the register specified by bits 6-8
  - o PC ← BaseR
- Encoding:



- Datapath relevant to the execution of this instruction:
  - o Example: 1100 000 111 000000; JMP R7



• JMP instruction has no limitations on where the next instruction to be executed is located since the full 16-bit memory address can be stored in the register.

### **TRAP**

- Operation: changes PC to a memory address that is a part of the OS. As the result, OS gets control an executes some task on behalf of our program
  - o PC ← mem[trap vector]
- Encoding:



- TRAP instruction invokes an operating system service call identified by bits 7:0 of the instruction
- For now, remember the following 3 trap vectors:
  - o x23 allows to input a character from the keyboard, its value will be placed in R0
  - o x21 allows to output a character to the display (R0[7:0] are written out)
  - o x25 halts the program
- we will look at the implementation details of TRAP instruction later (Ch 9)

## LC-3 data path review

- The LC-3 data path consist of all the components that process the information during an instruction cycle
  - The functional unit that operates on the information
  - The registers that store the information
  - o Buses and wires that carry information from one point to another
- Basic components of the data path:

12 V. Kindratenko

#### The global bus

- LC-3 global bus consists of 16 wires and associated electronics
- It allows one structure to transfer up to 16 bits of information to another structure by making the necessary electronic connections on the bus
- o Exactly one value can be translated on the bus at a time
- Each structure that supplies values to the bus connects to it via a *tri-state device* that allows the computer's control logic to enable exactly one supplier of information to the bus at a time
- The structure wishing to obtain information from the bus can do so by asserting (setting to 1) its LD.x (load enable) signal.

#### Memory

- Memory in LC-3 is accessed by loading the memory address value into MAR
- o The result of memory read is stored in MDR
- The computer's control logic supplies the necessary control signals to enable the read/write of memory

## • The ALU and the register file

- The ALU is the processing element
  - Has two inputs and one output
  - Inputs come directly from the register file
  - One of the inputs can also be supplied directly from the IR, controlled by the SR2MUX
  - Output goes to the bus
    - It then is stores in the register file and
    - Processed by some additional circuitry to generate the condition codes N,Z,P
- o The register file consists of 8 16-bit registers
  - It can supply up to two values via its two output ports
  - It can store one value, coming from the bus
  - Read/write access to the register file is controlled by the 3-bit resister signals, DR, SR1, SR2

## • The PC and PCMUX

- The PC supplies via the global bus to the MAR the address of the instruction to be fetched at the start of the instruction cycle. The PC itself is supplied via the three-toone PCMUX, depending on the instruction being executed
- During the fetch cycle, the PC is incremented by 1 and written to the PC register
- If the executed instruction is a control instruction, then the relevant source of the PCMUX depends on the type of the control instruction and is computed using a special ADD unit

#### • The MARMUX

o Controls which of two sources will supply memory address to MAR

- It is either the value coming form the instruction register needed to implement TRAP instruction, or the value computed based on the PC or a value stored in one of the general-purpose registers
- LC-3 instruction cycle revisited
  - o FETC
    - IR contains the fetched instruction
    - PC is incremented by 1
  - o DECODE
    - Instruction is decoded resulting in control logic providing various control signals to the computer
  - EVALUATE ADDRESS
    - Address of memory to be accessed during the execution of the instruction is computed
    - Memory access instructions require this phase
  - OPERAND FETCH
    - The data from memory is loaded into MDR
  - o **EXECUTE** 
    - ALU is directed to perform the operation
    - Memory access instructions do not have this phase
  - STORE RESULTS
    - Results are stored to memory or registers, depending on the instruction

