

## Carlton Knox Po Hao Chen Basil Ng

https://github.com/carltonknox/TETRIX

#### Goal / Motivation

Tetris the puzzle video game classic that we all know and love. The player stacks a sequence of "tetrominoes" into a 10x20 grid.

**Goal**: We set out to re-implement the game logic on a 32 x 64 matrix with support for multiplayer.

<u>Motivation</u>: this challenge to work with the LED matrix and to do something cool with it.

**Applications**: Our design can be easily adapted to other display, controllable by the user, such as a digital clock, and more.

## **Short Functionality**

- >> Player controls the blocks via keyboard PS2 input (Po Hao & Basil & Carlton)
- >> Input goes into the game logic
- >> Tetris Game Logic (Basil & Po Hao & Carlton)
- >> Falling Block FSMs (Carlton & Basil)
- >> FPGA outputs Tetris graphics (Arduino/Matrix or VGA)
- >> Game Ends When Fall Fails

(Po Hao & Basil)

(Carlton)



## **Short Specification**

- 1. Reduce high clock frequency of falling blocks (11~12 ns delay),
  - Solution: Divide the clock to increase the allowed delay. (20 ns)
- 2. UART controller (Graphix\_printer) (> 20ns)
  - Solution: Divide the clock twice to increase the allowed delay. (40 ns)

## Detailed Functionality: Tetris FSM

```
S_INIT = 0, S_FALL = 1, S_SET = 2, S_BREAK = 3, S_OVER=4;
```

S\_INIT: sets block at top of the screen

S\_FALL: 1. falls block until it reaches the bottom (or a different block)

2. NO\_INPUT = 4'b0000, RIGHT = 4'b0001, LEFT = 4'b1000, INSTA\_FALL = 4'b0100, FAST\_FALL =

4'b0010, ROTATE\_RIGHT = 4'b0011, ROTATE\_LEFT = 4'b1100;

S\_SET: 1. once collision is detected, set the block in place

2. This state also checks if the block hits to top boundary (to S\_OVER)

S\_BREAK: shifts out all filled line, and replace to with zero on top

S\_OVER: ends game

## Top-level Block Diagram



## Tetris Block Diagram



#### **Tetromino**



```
always@(*)
         case (tetronimo_type)
             0: begin//Cyan line
                 case (rot)
                      0: begin
                          block0[8:5] = x;
                                              block0[4:0] = Y-1;
                         block1[8:5] = X+1; block1[4:0] = Y-1;
                         block2[8:5] = X+2; block2[4:0] = Y-1;
                         block3[8:5] = X+3; block3[4:0] = Y-1;
                      end
                     1: begin
                          block0[8:5] = X+2; block0[4:0] = Y;
                         block1[8:5] = X+2; block1[4:0] = Y-1;
                         block2[8:5] = X+2; block2[4:0] = Y-2;
                         block3[8:5] = X+2; block3[4:0] = Y-3;
                     end
                     2: begin
cornerX[8:5]
cornerY[4:0]
              15
₩ X0[8:5]
₩ X1[8:5]
₩ X2[8:5]
```

17 16

16 15

18 17

18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10

19 \ 18 \ 17 \ 16 \ 15 \ 14 \ 13 \ 12 \ 11 \ 10

15 \ 14 \ 13 \ 12 \ 11

14 | 13 | 12 | 11 | 10

₩ X3[8:5]

₩ Y0[4:0]

W Y1[4:0]

₩ Y2[4:0]

₩ Y3[4:0]

20

20

20

#### FPGA->UART->Arduino->RGB Matrix

#### Arduino

- Receive 4 bytes via UART, corresponding to game, x,y, and color.
- Program one pixel at a time
- Graphix\_printer module (FPGA)
  - State machine to print out one pixel at a time over UART
  - Original implementation: Send all 800 pixels each loop
    - too much data flooded serial bus
  - "Optimized" algorithm: only send pixels that need to be updated
    - Greatly reduced frequency of print,
    - However, resulted in some "trailing" and unprinted pixels





```
always @(posedge clock) begin
                                                                                          3: begin //set k state
   if(reset) begin
                                                                                              data<=k_out+48;
       {g,j,k}=0;
       send=0;
                                                                                              nstate<=4;
                                                                                              state<=0;
   end
   else begin
                                                                                         end
       case(state)
          0: begin//print/wait state
                                                                                         4: begin//set color output state
              if(ready & send) begin
                                                                                              nstate<=5:
                  send<=0:
                                                                                              state<=0;
              end
                                                                                              data <= CG[g*1600 + (j+k*10)*8 +:8]+48;
              else send<=1;
                                                                                         end
           end
          1: begin//set g state
                                                                                         5: begin//newline
                                                                                              nstate<=1;
              data<=g_out+48;
                                                                                              state<=0;
              old_G[g*200 + j + k*10]<=G[g*200 + j + k*10];
                                                                                              data<=10;//newline in ascii
              if(G[g*200 + j+ k*10] == old_G[g*200 + j+ k*10]) begin
                   if(j==9) begin
                      if(k==19) begin
                                                                                              if(j==9) begin
                                                                                                   j<=0;
                          g \le g+1;
                      end
                                                                                                   if(k==19) begin
                      else k<=k+1;
                  end
                  else j<=j+1;
                                                                                                       g \le g+1;
                                                                                                   end
              end
                                                                                                   else k<=k+1;
              else begin
                                                                                              end
                                                                                              else j <= j+1;
               end
           end
                                                                                         end
          2: begin//set j state
                                                                                     endcase
              data<=j_out+48;
                                                                                end
                                                                            end
           end
                                                                       endmodule
```

## FPGA->VGA

Much easier



## Success



#### Success

- 1. Functional basic game logic
  - a. Slow fall does not lock block: solved
- 2. Functional controller
  - a. Instant left right error: solved
- 3. Mostly functional VGA Display
  - a. Oscillations (will talk about later)



## Failure (Oscillation)



How it's supposed to be



Oscillation

### On the RGB Matrix



Leftmost panel: artifacts left behind the trail Right panels: supposed to be unplugged -> all should be red but only some pixels are red

# Thank You