KS88C2148/P2148 PRODUCT OVERVIEW

1

# PRODUCT OVERVIEW

#### **KS88-SERIES MICROCONTROLLES**

Samsung's KS88 series of 8-bit single-chip CMOS microcontrollers offers a fast and efficient CPU, a wide range of integrated peripherals, and various mask-programmable ROM sizes. Among the major CPU features are:

- Efficient register-oriented architecture
- Selectable CPU clock sources
- Idle and Stop power-down mode release by interrupt
- Built-in basic timer with watchdog function

A sophisticated interrupt structure recognizes up to eight interrupt levels. Each level can have one or more interrupt sources and vectors. Fast interrupt processing (within a minimum of six CPU clocks) can be assigned to specific interrupt levels.

## KS88C2148/P2148 MICROCONTROLLER

The KS88C2148/P2148 single-chip CMOS microcontroller is fabricated using the highly advanced CMOS process, based on Samsung's newest CPU architecture.

The KS88C2148 is a microcontroller with a 48-Kbyte mask-programmable ROM embedded.

The KS88P2148 is a microcontroller with a 48-Kbyte one-time-programmable ROM embedded.

Using a proven modular design approach, Samsung engineers have successfully developed the KS88C2148/P2148 by integrating the following peripheral modules with the powerful SAM8 core:

Six programmable I/O ports, including five 8-bit

- ports and one 7-bit port, for a total of 47 pins.
- Twelve bit-programmable pins for external interrupts.
- One 8-bit basic timer for oscillation stabilization and watchdog functions (system reset).
- One 8-bit timer/counter and one 16-bit timer/counter with selectable operating modes.
- Watch timer for real time.
- 4-input A/D converter
- Serial I/O interface

The KS88C2148/P2148 is versatile microcontroller for cordless phone, pager, etc. They are currently available in 80-pin TQFP and 80-pin QFP package.

#### **OTP**

The KS88P2148 is an OTP (One Time Programmable) version of the KS88C2148 microcontroller. The KS88P2148 microcontroller has an on-chip 48-Kbyte one-time-programmable EPROM instead of a masked ROM. The KS88P2148 is comparable to the KS88C2148, both in function and in pin configuration.



PRODUCT OVERVIEW KS88C2148/P2148

## **FEATURES**

#### **CPU**

SAM8 CPU core

#### Memory

- Data memory: 1040-byte of internal register file (Excluding LCD RAM)
- Program memory: 48-Kbyte internal program memory (ROM)

#### **External Interface**

64-Kbyte external data memory area

#### **Instruction Execution Time**

- 750 ns at 8 MHz (minimum, Main oscillator)
- 183 μs at 32,768 Hz (minimum, Sub oscillator)

#### Interrupts

- 7 interrupt levels and 19 interrupt sources
- 19 vectors
- Fast interrupt processing feature (for one selected interrupt level)

#### I/O Ports

 Five 8-bit I/O ports (P0-P4) and one 7-bit I/O port (P5) for a total of 47 bit-programmable pins

#### **8-Bit Basic Timer**

 One programmable 8-bit basic timer (BT) for oscillation stabilization control or watchdog timer (software reset) function

# **Watch Timer**

- Time internal generation: 3.91 ms, 0.5 s at 32,768 Hz
- · Four frequency outputs to BUZ pin
- Clock source generation for LCD

#### **Timers and Timer/Counters**

- One 8-bit timer/counter (Timer 0) with three operating modes: Interval, Capture, and PWM
- One 16-bit timer/counter (Timer 1) with two 8-bit timer/counter modes

# **LCD Controller/Driver**

- UP to 32 segment pins
- 3, 4, and 8 common selectable
- Choice of duty cycle
- All dots can be switched on/off
- Internal resistor circuit for LCD bias

#### **Serial Port**

One synchronous SIO

#### A/D Converter

- 8-bit conversion resolution × 4 channel
- 34 μs conversion time(4 MHz CPU clock, fxx/4)

#### **Oscillation Sources**

- Crystal, ceramic, or RC for main system clock
- Crystal or external oscillator for subsystem clock
- Main system clock frequency: 8 MHz
- Subsystem clock frequency: 32.768 kHz

#### **Power-Down Modes**

- Main idle mode (only CPU clock stops)
- Sub idle mode
- Stop mode (main/sub system oscillation stops)

#### **Operating Temperature Range**

•  $-40^{\circ}$ C to  $+85^{\circ}$ C

## **Operating Voltage Range**

- 2.0 V to 5.5 V at 32 kHz (sub clock)-6 MHz (main clock)
- 2.2 V to 5.5 V at 8 MHz

# Package Type

80-pin TQFP, 80-pin QFP



KS88C2148/P2148 PRODUCT OVERVIEW

# **BLOCK DIAGRAM**



Figure 1-1. KS88C2148 Simplified Block Diagram



PRODUCT OVERVIEW KS88C2148/P2148

## PIN ASSIGNMENTS



Figure 1-2. KS88C2148 Pin Assignments (80TQFP)



KS88C2148/P2148 PRODUCT OVERVIEW

# **PIN ASSIGNMENTS (Continued)**



Figure 1-3. KS88C2148 Pin Assignments (80QFP)



PRODUCT OVERVIEW KS88C2148/P2148

# **PIN DESCRIPTIONS**

Table 1-1. KS88C2148 Pin Descriptions

| D:                                                           | D:          | D:                                                                                                                                                                                                                                                                                              | Cinc!t          | <b>D</b> :                                                                         | Chara                                           |
|--------------------------------------------------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------------------------------------------------------------------------------|-------------------------------------------------|
| Pin<br>Names                                                 | Pin<br>Type | Pin<br>Description                                                                                                                                                                                                                                                                              | Circuit<br>Type | Pin<br>Numbers <sup>(note)</sup>                                                   | Share<br>Pins                                   |
| P0.0-P0.7                                                    | I/O         | 4-bit-programmable I/O port. Pull-up resistors and open-drain outputs are software assignable. Pull-up resistors are automatically disabled for output pins. Configurable as LCD segments/ external interface address and data lines                                                            | H-32            | 72-79<br>(74-80, 1)                                                                | SEG16/A8<br>-<br>SEG23/A15                      |
| P1.0-1.7                                                     | I/O         | 4-bit-programmable I/O port. Pull-up resistors and open-drain outputs are software assignable. Pull-up resistors are automatically disabled for output pins. Configurable as LCD segments/ external interface address and data lines                                                            | H-32            | 80, 1-7<br>(2-9)                                                                   | SEG24/AD0<br>-<br>SEG31/AD7                     |
| P2.0<br>P2.1<br>P2.2<br>P2.3<br>P2.4<br>P2.5<br>P2.6<br>P2.7 | I/O         | 1-bit-programmable I/O port. Pull-up resistors are software assignable, and automatically disabled for output pins. P2.0-P2.3 can alternately be used as external interface lines. P2.4-P2.7 are configurable as alternate functions or external interrupts at falling edge with noise filters. | D-4             | 8 (10)<br>9 (11)<br>18 (20)<br>19 (21)<br>20 (22)<br>21 (23)<br>22 (24)<br>23 (25) | AS DR DW DM INT0/T0CK INT1/T1CK INT2/TA INT3/TB |
| P3.0-P3.3<br>P3.4-P3.6                                       | I/O         | 1-bit-programmable I/O port. Pull-up resistors are software assignable, and automatically disabled for output pins. P3.0-P3.3 can alternately be used as ADC. P3.7 is configurable as an                                                                                                        | F-16<br>D-4     | 25-28<br>(27-30)<br>30-32<br>(32-34)                                               | ADC0-ADC3                                       |
| P3.7                                                         |             | alternate function.                                                                                                                                                                                                                                                                             | D-4             | 33 (35)                                                                            | T0/T0PWM/<br>T0CAP                              |
| P4.0-P4.7                                                    | I/O         | 1-bit-programmable I/O port. Pull-up resistors and open-drain outputs are software assignable. Pull-up resistors are automatically disabled for output pins. P4.0-P4.7 are configurable as external interrupts at a selectable edge with noise filters.                                         | E-4             | 34-41<br>(36-43)                                                                   | INT4-INT11                                      |
| P5.0<br>P5.1<br>P5.2<br>P5.3<br>P5.4-P5.6                    | I/O         | 1-bit-programmable I/O port. Pull-up resistors are software assignable, and automatically disabled for output pins. P5.0-P5.3 are configurable as alternate functions. If SCK and SI are used as input, these pins have noise filters.                                                          | D-4             | 42 (44)<br>43 (45)<br>44 (46)<br>45 (47)<br>46-48<br>(48-50)                       | SCK<br>SI<br>SO<br>BUZ                          |

**NOTE:** Parentheses indicate pin number for 80-QFP package.



KS88C2148/P2148 PRODUCT OVERVIEW

Table 1-1. KS88C2148 Pin Descriptions (Continued)

| Pin<br>Names                         | Pin<br>Type | Pin<br>Description                                                            | Circuit<br>Type | Pin<br>Numbers <sup>(note)</sup> | Share<br>Pins |
|--------------------------------------|-------------|-------------------------------------------------------------------------------|-----------------|----------------------------------|---------------|
| V <sub>SS</sub> 1, V <sub>DD</sub> 1 | _           | Power input pins for internal power block                                     | _               | 10, 11 (12, 13)                  | _             |
| X <sub>OUT</sub> , X <sub>IN</sub>   | _           | Main oscillator pins                                                          | _               | 12, 13 (14, 15)                  | _             |
| TEST                                 | _           | Chip test input pin Hold GND when the device is operating                     | _               | 14 (16)                          | _             |
| XT <sub>IN</sub> , XT <sub>OUT</sub> | _           | Sub oscillator pins for sub-system clock                                      | _               | 15,16 (17,18)                    | _             |
| RESET                                | I           | RESET signal input pin. Schmitt trigger input with internal pull-up resistor. | В               | 17 (19)                          | _             |
| INT0-INT3                            | I/O         | External interrupts input with noise filter.                                  | D-4             | 20-23 (22-25)                    | P2.4–<br>P2.7 |
| T0CK                                 | I/O         | 8Bit Timer 0 external clock input.                                            | D-4             | 20 (22)                          | P2.4          |
| T1CK                                 | I/O         | Timer 1/A external clock input.                                               | D-4             | 21 (23)                          | P2.5          |
| TA                                   | I/O         | Timer 1/A clock output                                                        | D-4             | 22 (24)                          | P2.6          |
| ТВ                                   | I/O         | Timer B clock output                                                          | D-4             | 23 (25)                          | P2.7          |
| T0                                   | I/O         | Timer 0 clock output                                                          | D-4             | 33 (35)                          | P3.7          |
| TOPWM                                | I/O         | Timer 0 PWM output                                                            | D-4             | 33 (35)                          | P3.7          |
| T0CAP                                | I/O         | Timer 0 capture input                                                         | D-4             | 33 (35)                          | P3.7          |
| ADC0-ADC3                            | I/O         | Analog input pins for A/D converts module                                     | F-16            | 25-28 (27-30)                    | P3.0–<br>P3.3 |
| AV <sub>REF</sub> , AV <sub>SS</sub> | _           | A/D converter reference voltage and ground                                    | _               | 24, 29 (26, 31)                  | _             |
| INT4-INT11                           | I/O         | External interrupts input with noise filter.                                  | E-4             | 34-41 (36-43)                    | P4.0–<br>P4.7 |
| BUZ                                  | I/O         | Buzzer signal output                                                          | D-4             | 45 (47)                          | P5.3          |
| SCK, SI, SO                          | I/O         | Serial clock, serial data input, serial data output                           | D-4             | 42-44 (44-46)                    | P5.0–<br>P5.2 |
| V <sub>LC</sub> 1                    | _           | LCD bias voltage input pins                                                   | _               | 49 (51)                          | _             |
| V <sub>SS</sub> 2, V <sub>DD</sub> 2 | _           | Power input pins for external power block                                     | _               | 50, 51 (52, 53)                  | _             |
| COM0-COM3                            | 0           | LCD Common signal output                                                      | H-30            | 52-55 (54-57)                    | _             |
| SEG0-SEG3<br>(COM4-COM7)             | 0           | LCD Common or Segment signal output                                           | H-31            | 56-59 (58-61)                    | -             |
| SEG4-SEG15                           | 0           | LCD segment signal output                                                     | H-29            | 60-71 (62-73)                    |               |

**NOTE:** Parentheses indicate pin number for 80-QFP package.



PRODUCT OVERVIEW KS88C2148/P2148

Table 1-1. KS88C2148 Pin Descriptions (Concluded)

| Pin<br>Names | Pin<br>Type | Pin<br>Description                    | Circuit<br>Type | Pin<br>Numbers   | Share<br>Pins |
|--------------|-------------|---------------------------------------|-----------------|------------------|---------------|
| SEG16-SEG23  | I/O         | LCD segment signal output             | H-32            | 72-79 (74-80, 1) | P0.0-P0.7     |
| SEG24-SEG31  | I/O         | LCD segment signal output             | H-32            | 80, 1-7(2-9)     | P1.0-P1.7     |
| A8-A15       | I/O         | External interface address lines      | H-32            | 72-79(74-80, 1)  | P0.0-P0.7     |
| AD0-AD7      | I/O         | External interface address/data lines | H-32            | 80, 1-7(2-9)     | P1.0-P1.7     |
| AS           | I/O         | Address strobe                        | D-4             | 8 (10)           | P2.0          |
| DR           | I/O         | Data read                             | D-4             | 9 (11)           | P2.1          |
| DW           | I/O         | Data write                            | D-4             | 18 (20)          | P2.2          |
| DM           | I/O         | Data memory select                    | D-4             | 19 (21)          | P2.3          |

**NOTE:** Parentheses indicate pin number for 80-QFP package.



KS88C2148/P2148 PRODUCT OVERVIEW

# **PIN CIRCUITS**



Figure 1-4. Pin Circuit Type A



Figure 1-6. Pin Circuit Type C



Figure 1-5. Pin Circuit Type B



Figure 1-7. Pin Circuit Type D-4

PRODUCT OVERVIEW KS88C2148/P2148



Figure 1-8. Pin Circuit Type E-4



Figure 1-9. Pin Circuit Type F-16



KS88C2148/P2148 PRODUCT OVERVIEW



Figure 1-10. Pin Circuit Type H-29



Figure 1-12. Pin Circuit Type H-31



Figure 1-11. Pin Circuit Type H-30

PRODUCT OVERVIEW KS88C2148/P2148



Figure 1-13. Pin Circuit Type H-32

KS88C2148/P2148 ELECTRICAL DATA

# 17 ELECTRICAL DATA

# **OVERVIEW**

In this section, KS88C2148 electrical characteristics are presented in tables and graphs. The information is arranged in the following order:

- Absolute maximum ratings
- D.C. electrical characteristics
- Data retention supply voltage in Stop mode
- Stop mode release timing when initiated by an external interrupt
- Stop mode release timing when initiated by a Reset
- I/O capacitance
- A.C. electrical characteristics
- A/D converter electrical characteristics
- Input timing for external interrupts (P4, P2.4-P2.7)
- Input timing for RESET
- ó Serial data transfer timing
- Oscillation characteristics
- Oscillation stabilization time
- Operating voltage range

ELECTRICAL DATA KS88C2148/P2148

**Table 17-1. Absolute Maximum Ratings** 

 $(T_A = 25^{\circ}C)$ 

| Parameter             | Symbol                                                  | Conditions           | Rating                   | Unit |
|-----------------------|---------------------------------------------------------|----------------------|--------------------------|------|
| Supply voltage        | V <sub>DD</sub>                                         | _                    | -0.3 to +6.5             | V    |
| Input voltage         | V <sub>IN</sub>                                         | All I/O ports        | $-0.3$ to $V_{DD} + 0.3$ | V    |
| Output voltage        | Vo                                                      | -                    | $-0.3$ to $V_{DD} + 0.3$ | V    |
| Output current High   | I <sub>OH</sub>                                         | One I/O port active  | - 18                     | mA   |
|                       |                                                         | All I/O ports active | - 60                     |      |
| Output current Low    | rent Low I <sub>OL</sub> One I/O port active + 30 (peak |                      | + 30 (peak value)        | mA   |
|                       |                                                         |                      | + 15 <sup>(note)</sup>   |      |
|                       |                                                         | Ports 0, 1, 2, and 3 | + 100 (peak value)       |      |
|                       |                                                         |                      | + 60 (note)              |      |
|                       |                                                         | Ports 4 and 5        | + 100 (peak value)       |      |
|                       |                                                         |                      | + 60 <sup>(note)</sup>   |      |
| Operating temperature | T <sub>A</sub>                                          | -                    | -40 to +85               | °C   |
| Storage temperature   | T <sub>STG</sub>                                        | -                    | -65 to +150              | °C   |

**NOTE:** The values for Output Current Low (I<sub>OL</sub>) are calculated as Peak Value  $\times \sqrt{\text{Duty}}$  .



KS88C2148/P2148 ELECTRICAL DATA

**Table 17-2. D.C. Electrical Characteristics** 

 $(T_A = -40^{\circ}C \text{ to } +85^{\circ}C, V_{DD} = 2.0 \text{ V to } 5.5 \text{ V})$ 

| Parameter                                           | Symbol            | Conditions                                                                                              | Min                   | Тур | Max                 | Unit |
|-----------------------------------------------------|-------------------|---------------------------------------------------------------------------------------------------------|-----------------------|-----|---------------------|------|
| Operating Voltage                                   | V <sub>DD</sub>   | f <sub>OSC</sub> = 8 MHz<br>(Instruction clock = 1.33 MHz)                                              | 2.2                   | _   | 5.5                 | V    |
|                                                     |                   | f <sub>OSC</sub> = 6 MHz<br>(Instruction clock = 1 MHz)                                                 | 2.0                   |     |                     |      |
| Input High<br>voltage                               | V <sub>IH1</sub>  | P0 and P1                                                                                               | 0.7 V <sub>DD</sub>   | -   | V <sub>DD</sub>     | V    |
|                                                     | V <sub>IH2</sub>  | RESET, P2, P3, P4, and P5                                                                               | 0.8 V <sub>DD</sub>   |     | V <sub>DD</sub>     |      |
|                                                     | V <sub>IH3</sub>  | X <sub>IN</sub> , XT <sub>IN</sub>                                                                      | V <sub>DD</sub> – 0.1 |     | $V_{DD}$            |      |
| Input Low voltage                                   | V <sub>IL1</sub>  | P0 and P1                                                                                               | 0                     | _   | 0.3 V <sub>DD</sub> |      |
|                                                     | V <sub>IL2</sub>  | RESET, P2, P3, P4, and P5                                                                               |                       |     | 0.2 V <sub>DD</sub> |      |
|                                                     | V <sub>IL3</sub>  | X <sub>IN</sub> , XT <sub>IN</sub>                                                                      |                       |     | 0.1                 |      |
| Output High voltage                                 | V <sub>OH</sub>   | $V_{DD}$ = 3 V; $I_{OH}$ = -200 μA<br>All output pins                                                   | V <sub>DD</sub> – 1.0 | -   | _                   |      |
| Output Low voltage                                  | V <sub>OL</sub>   | V <sub>DD</sub> = 3 V; I <sub>OL</sub> = 1 mA<br>All output pins                                        | -                     | 0.4 | 1.0                 |      |
| Input High leakage current                          | I <sub>LIH1</sub> | $V_{IN} = V_{DD}$<br>All input pins except those specified below for $I_{LIH2}$                         | _                     | _   | 1                   | μΑ   |
|                                                     | I <sub>LIH2</sub> | $V_{IN} = V_{DD}$<br>$X_{IN}$ , $X_{OUT}$ , $XT_{IN}$ , and $XT_{OUT}$                                  |                       |     | 20                  |      |
| Input Low<br>leakage current                        | I <sub>LIL1</sub> | V <sub>IN</sub> = 0 V<br>All input pins except those specified<br>below for I <sub>LIL2</sub> and RESET | -                     | -   | <b>– 1</b>          |      |
|                                                     | I <sub>LIL2</sub> | $V_{IN} = 0 V$<br>$X_{IN}, X_{OUT}, XT_{IN}, and XT_{OUT}$                                              |                       |     | - 20                |      |
| Output High leakage current                         | I <sub>LOH</sub>  | $V_{OUT} = V_{DD}$<br>All output pins                                                                   | _                     | -   | 1                   |      |
| Output Low leakage current                          | I <sub>LOL</sub>  | V <sub>OUT</sub> = 0 V<br>All output pins                                                               | _                     | -   | - 1                 |      |
| V <sub>DD</sub> -COMi <br>voltage drop<br>(i = 0-7) | V <sub>DC</sub>   | $V_{DD}$ = 2.7 V to 5.5 V<br>- 15 μA per common pin                                                     | _                     | _   | 120                 | mV   |
| $ V_{DD}$ -SEGx <br>voltage drop<br>(x = 0-31)      | V <sub>DS</sub>   | $V_{LCD}$ = 2.7 V to 5.5 V<br>– 15 μA per segment pin                                                   | -                     | -   | 120                 |      |



ELECTRICAL DATA KS88C2148/P2148

Table 17-2. D.C. Electrical Characteristics (Continued)

 $(T_A = -40^{\circ}C \text{ to } + 85^{\circ}C, V_{DD} = 2.0 \text{ V to } 5.5 \text{ V})$ 

| Parameter                       | Symbol           | Conditions                                                            |          | Min                           | Тур                 | Max                           | Unit |
|---------------------------------|------------------|-----------------------------------------------------------------------|----------|-------------------------------|---------------------|-------------------------------|------|
| V <sub>LC2</sub> output         | V <sub>LC2</sub> | $V_{DD} = 2.7 \text{ V}$ to 5.5 V                                     |          | 0.8 V <sub>DD</sub>           | 0.8 V <sub>DD</sub> | 0.8 V <sub>DD</sub>           | V    |
| voltage                         |                  | LCD clock = 0 Hz                                                      |          | - 0.15                        |                     | + 0.15                        |      |
| V <sub>LC3</sub> output         | $V_{LC3}$        | $V_{LC1} = V_{DD}$                                                    |          | 0.6 V <sub>DD</sub>           | 0.6 V <sub>DD</sub> | 0.6 V <sub>DD</sub>           |      |
| voltage                         |                  | -                                                                     |          | - 0.15                        |                     | + 0.15                        |      |
| V <sub>LC4</sub> output voltage | $V_{LC4}$        |                                                                       |          | 0.4 V <sub>DD</sub><br>- 0.15 | 0.4 V <sub>DD</sub> | 0.4 V <sub>DD</sub><br>+ 0.15 |      |
| V <sub>LC5</sub> output         | V <sub>LC5</sub> |                                                                       |          | 0.2 V <sub>DD</sub>           | 0.2 V <sub>DD</sub> | 0.2 V <sub>DD</sub>           |      |
| voltage                         | 105              |                                                                       |          | - 0.15                        |                     | + 0.15                        |      |
| Pull-up resistors               | R <sub>L1</sub>  | $V_{IN} = 0 \text{ V}; T_A = 25^{\circ}\text{C}$                      |          | 30                            | 80                  | 200                           | kΩ   |
| •                               | L,               | $V_{DD} = 3.0 \pm 10\%$ ; Ports 0–5                                   |          |                               |                     |                               |      |
|                                 | R <sub>L2</sub>  | $V_{IN} = 0 \text{ V}; T_A = 25^{\circ}\text{C}$                      |          | 200                           | 450                 | 800                           |      |
|                                 |                  | $V_{DD} = 3.0 \pm 10\%$                                               |          |                               |                     |                               |      |
|                                 |                  | RESET only                                                            |          |                               |                     |                               |      |
| LCD voltage                     | R <sub>LCD</sub> | $V_{LCD} = 2.7 \text{ V} \text{ to } 5.5 \text{ V}$                   |          | 45                            | 65                  | 80                            | kΩ   |
| dividing resistor               |                  | T <sub>A</sub> = 25 °C                                                |          |                               |                     |                               |      |
| Supply current                  | I <sub>DD1</sub> | Run mode; V <sub>DD</sub> =5.0V±10%                                   | 6.0 MHz  | _                             | 6.0                 | 12                            | mA   |
| (note)                          |                  | Crystal oscillator<br>C1 = C2 = 22 pF                                 | 4.19 MHz |                               | 4.5                 | 9.0                           |      |
|                                 |                  | V <sub>DD</sub> = 3.0 V ± 10%                                         | 6.0 MHz  | 1                             | 2.9                 | 5.8                           |      |
|                                 |                  |                                                                       | 4.19 MHz | -                             | 2.0                 | 4.0                           |      |
|                                 | I <sub>DD2</sub> | Idle mode; V <sub>DD</sub> =5.0V± 0%                                  | 6.0 MHz  | -                             | 1.3                 | 2.6                           |      |
|                                 |                  | Crystal oscillator<br>C1 = C2 = 22 pF                                 | 4.19 MHz |                               | 1.2                 | 2.4                           |      |
|                                 |                  | $V_{DD} = 3.0 \text{ V } \pm 10\%$                                    | 6.0 MHz  |                               | 0.6                 | 1.2                           |      |
|                                 |                  |                                                                       | 4.19 MHz | 1                             | 0.4                 | 0.8                           |      |
|                                 | I <sub>DD3</sub> | Run mode; $V_{DD} = 3.0 \text{ V} \pm 1$<br>32 kHz crystal oscillator | 0%       |                               | 20                  | 40                            | μΑ   |
|                                 | I <sub>DD4</sub> | Idle mode; V <sub>DD</sub> = 3.0 V ± 10<br>32 kHz crystal oscillator  |          | 7                             | 14                  |                               |      |
|                                 | I <sub>DD5</sub> | Stop mode; $V_{DD} = 5.0 \text{ V} \pm 10\%$                          |          | 1                             | 0.5                 | 3                             |      |
|                                 |                  | Stop mode; $V_{DD} = 3.0 \text{ V} \pm 1$                             | 10%      | 1                             | 0.3                 | 2                             |      |

## NOTES:

- 1. Supply current does not include current drawn through internal pull-up resistors, LCD voltage dividing resistors, and ADC.
- 2.  $\rm\,I_{DD1}$  and  $\rm\,I_{DD2}$  include power consumption for subsystem clock oscillation.
- 3.  $I_{DD3}$  and  $I_{DD4}$  are current when main system clock oscillation stops and the subsystem clock is used.
- 4. I<sub>DD5</sub> is current when main system clock and subsystem clock oscillation stops.



KS88C2148/P2148 ELECTRICAL DATA

Table 17-3. Data Retention Supply Voltage in Stop Mode

$$(T_A = -40 \,^{\circ}\text{C to} + 85 \,^{\circ}\text{C})$$

| Parameter                     | Symbol            | Conditions                             | Min | Тур                                | Max | Unit |
|-------------------------------|-------------------|----------------------------------------|-----|------------------------------------|-----|------|
| Data retention supply voltage | $V_{DDDR}$        | _                                      | 2.2 | _                                  | 3.4 | V    |
| Data retention supply current | I <sub>DDDR</sub> | V <sub>DDDR</sub> = 1.0 V<br>Stop mode | _   | _                                  | 1   | μΑ   |
| Oscillator stabilization      | t <sub>WAIT</sub> | Released by RESET                      | _   | 2 <sup>16</sup> /fx <sup>(1)</sup> | _   | ms   |
| wait time                     |                   | Released by interrupt                  | _   | (2)                                | _   |      |

## **NOTES:**

- 1. fx is the main oscillator frequency.
- 2. The duration of the oscillation stabilization time (t<sub>WAIT</sub>) when it is released by an interrupt is determined by the setting in the basic timer control register, BTCON.



Figure 17-1. Stop Mode Release Timing When Initiated by an External Interrupt

ELECTRICAL DATA KS88C2148/P2148



Figure 17-2. Stop Mode Release Timing When Initiated by a RESET

KS88C2148/P2148 ELECTRICAL DATA

# Table 17-4. Input/Output Capacitance

$$(T_A = -25^{\circ}C, V_{DD} = 0 V)$$

| Parameter          | Symbol           | Conditions                                             | Min | Тур | Max | Unit |
|--------------------|------------------|--------------------------------------------------------|-----|-----|-----|------|
| Input capacitance  | C <sub>IN</sub>  | $f = 1$ MHz; unmeasured pins are connected to $V_{SS}$ | _   | _   | 10  | pF   |
| Output capacitance | C <sub>OUT</sub> |                                                        |     |     |     |      |
| I/O capacitance    | C <sub>IO</sub>  | _                                                      |     |     |     |      |

# **Table 17-5. A.C. Electrical Characteristics**

$$(T_A = -40^{\circ}C \text{ to } +85^{\circ}C, V_{DD} = 2.0 \text{ V to } 5.5 \text{ V})$$

| Parameter                           | Symbol                                | Conditions                             | Min                    | Тур | Max | Unit |
|-------------------------------------|---------------------------------------|----------------------------------------|------------------------|-----|-----|------|
| SCK cycle time                      | t <sub>KCY</sub>                      | External SCK source                    | 1,000                  | _   | _   | ns   |
|                                     |                                       | Internal SCK source                    | 1,000                  |     |     |      |
| SCK high, low                       | $t_{KH}$ , $t_{KL}$                   | External SCK source                    | 500                    |     |     |      |
| width                               |                                       | Internal SCK source                    | t <sub>KCY</sub> /2-50 |     |     |      |
| SI setup time to                    | t <sub>SIK</sub>                      | External SCK source                    | 250                    |     |     |      |
| SCK high                            |                                       | Internal SCK source                    | 250                    |     |     |      |
| SI hold time to                     | t <sub>KSI</sub>                      | External SCK source                    | 400                    |     |     |      |
| SCK high                            |                                       | Internal SCK source                    | 400                    |     |     |      |
| Output delay for                    | t <sub>KSO</sub>                      | External SCK source                    | _                      | _   | 300 | ns   |
| SCK to SO                           |                                       | Internal SCK source                    |                        |     | 250 |      |
| Interrupt input,<br>high, low width | t <sub>INTH</sub> , t <sub>INTL</sub> | All interrupt<br>V <sub>DD</sub> = 3 V | 500                    | 700 | _   | ns   |
| RESET input low width               | t <sub>RSL</sub>                      | Input<br>V <sub>DD</sub> = 3 V         | 2,000                  | -   | _   |      |

ELECTRICAL DATA KS88C2148/P2148

# **Table 17-6. A/D Converter Electrical Characteristics**

$$(T_A = -40^{\circ}C \text{ to } + 85^{\circ}C, \ V_{DD} = 2.7 \text{ V to } 5.5 \text{ V}, \ V_{SS} = 0 \text{ V})$$

| Parameter                | Symbol            | Conditions                                                 | Min              | Тур   | Max                   | Unit |
|--------------------------|-------------------|------------------------------------------------------------|------------------|-------|-----------------------|------|
| Resolution               |                   |                                                            | _                | 8     | _                     | bit  |
| Total accuracy           |                   | V <sub>DD</sub> = 5.12 V                                   | _                | _     | ± 2                   | LSB  |
|                          |                   | AV <sub>REF</sub> = 5.12 V                                 |                  |       |                       |      |
|                          |                   | AV <sub>SS</sub> = 0 V                                     |                  |       |                       |      |
| Conversion time (1)      | t <sub>CON</sub>  | 8 bit conversion<br>34 x n/fxx <sup>(2)</sup> , n=1,4,8,16 | 17               | _     | 170                   | μs   |
| Analog input voltage     | V <sub>IAN</sub>  | _                                                          | AV <sub>SS</sub> | _     | AV <sub>REF</sub>     | V    |
| Analog input impedance   | R <sub>AN</sub>   | _                                                          | 2                | 1,000 | _                     | MΩ   |
| Analog reference voltage | AV <sub>REF</sub> | _                                                          | 2.5              | -     | V <sub>DD</sub>       | V    |
| Analog ground            | AV <sub>SS</sub>  | _                                                          | V <sub>SS</sub>  | -     | V <sub>SS</sub> + 0.3 | V    |
| Analog input current     | I <sub>ADIN</sub> | $AV_{REF} = V_{DD} = 5V$                                   | -                | _     | 10                    | μΑ   |

#### NOTES:



<sup>1. &</sup>quot;Conversion time" is the time required from the moment a conversion operation starts until it ends.

<sup>2.</sup> fxx is a selected system clock for peripheral hardware.

KS88C2148/P2148 ELECTRICAL DATA



Figure 17-3. Input Timing for External Interrupts



Figure 17-4. Input Timing for RESET



Figure 17-5. Serial Data Transfer Timing



ELECTRICAL DATA KS88C2148/P2148

**Table 17-7. Main System Oscillation Characteristics** 

$$(T_A = -40^{\circ}C + 85^{\circ}C)$$

| Oscillator     | Clock Circuit                       | Parameter                       | Condition (V <sub>DD</sub> ) | Min | Тур | Max | Unit |
|----------------|-------------------------------------|---------------------------------|------------------------------|-----|-----|-----|------|
| Crystal        | C1 X <sub>N</sub> X <sub>OUT</sub>  | Main oscillation frequency      | 2.2 V-5.5 V                  | 0.4 | _   | 8   | MHz  |
|                |                                     |                                 | 2.0 V-5.5 V                  | 0.4 | _   | 6   |      |
| Ceramic        | C1 X <sub>IN</sub> X <sub>OUT</sub> | Main oscillation frequency      | 2.2 V-5.5 V                  | 0.4 | _   | 8   |      |
|                |                                     |                                 | 2.0 V-5.5 V                  | 0.4 | _   | 6   |      |
| External clock | X <sub>IN</sub> X <sub>OUT</sub>    | X <sub>IN</sub> input frequency | 2.2 V-5.5 V                  | 0.4 | _   | 8   |      |
|                |                                     |                                 | 2.0 V-5.5 V                  | 0.4 | _   | 6   |      |
| RC             | R XIN XOUT                          | Frequency                       | 3.0 V                        | 0.4 | _   | 2   |      |

**Table 17-8. Subsystem Oscillation Characteristics** 

$$(T_A = -40^{\circ}C + 85^{\circ}C)$$

| Oscillator     | Clock Circuit                         | Parameter                           | Condition (V <sub>DD</sub> ) | Min | Тур    | Max | Unit |
|----------------|---------------------------------------|-------------------------------------|------------------------------|-----|--------|-----|------|
| Crystal        | C1 XT <sub>IN</sub> XT <sub>OUT</sub> | Sub oscillation frequency           | 2.0 V-5.5 V                  | 32  | 32.768 | 35  | kHz  |
| External clock | XT <sub>IN</sub> XT <sub>OUT</sub>    | XT <sub>IN</sub> input<br>frequency | 2.0 V-5.5 V                  | 32  | -      | 500 | kHz  |



KS88C2148/P2148 ELECTRICAL DATA

**Table 17-9. Main Oscillation Stabilization Time** 

$$(T_A = -40^{\circ}C + 85^{\circ}C, V_{DD} = 2.0 \text{ V to } 5.5 \text{ V})$$

| Oscillator     | Test Condition                                                             | Min | Тур | Max | Unit |
|----------------|----------------------------------------------------------------------------|-----|-----|-----|------|
| Crystal        | fx > 400 kHz                                                               | _   | _   | 20  | ms   |
| Ceramic        | Oscillation stabilization occurs when $V_{\mbox{\scriptsize DD}}$ is equal |     | _   | 10  | ms   |
|                | to the minimum oscillator voltage range.                                   |     |     |     |      |
| External clock | $X_{IN}$ input High and Low width $(t_{XH}, t_{XL})$                       | 25  | _   | 500 | ns   |



Figure 17-6. Clock Timing Measurement at X<sub>IN</sub>

# Table 17-10. Sub Oscillation Stabilization Time

$$(T_A = -40^{\circ}C + 85^{\circ}C, V_{DD} = 2.0 \text{ V to } 5.5 \text{ V})$$

| . 7            | ,                                                                              | T   | I   | 1   |      |
|----------------|--------------------------------------------------------------------------------|-----|-----|-----|------|
| Oscillator     | Test Condition                                                                 | Min | Тур | Max | Unit |
| Crystal        | _                                                                              | _   | _   | 10  | S    |
| External clock | XT <sub>IN</sub> input High and Low width (t <sub>XH</sub> , t <sub>XL</sub> ) | 1   | _   | 18  | μs   |



Figure 17-7. Clock Timing Measurement at XT<sub>IN</sub>



17-11

ELECTRICAL DATA KS88C2148/P2148



Figure 17-8. Operating Voltage Range



KS88C2148/P2148 MECHANICAL DATA

# 18

# **MECHANICAL DATA**

# **OVERVIEW**

The KS88C2148 microcontroller is currently available in 80-pin QFP and TQFP package.



Figure 18-1. 80-Pin QFP Package Demensions

MECHANICAL DATA KS88C2148/P2148



Figure 18-2. 80-Pin TQFP Package Demensions

KS88C2148/P2148 KS88P2148 OTP

**20** 

# KS88P2148 OTP

# **OVERVIEW**

The KS88P2148 single-chip CMOS microcontroller is the OTP (One Time Programmable) version of the KS88C2148 microcontroller. It has an on-chip OTP ROM instead of a masked ROM. The EPROM is accessed by serial data format.

The KS88P2148 is fully compatible with the KS88C2148, both in function and in pin configuration. Because of its simple programming requirements, the KS88P2148 is ideal as an evaluation chip for the KS88C2148.



KS88P2148 OTP KS88C2148/P2148



Figure 20-1. KS88P2148 Pin Assignments (80-TQFP Package)



KS88C2148/P2148 KS88P2148 OTP



Figure 20-2. KS88P2148 Pin Assignments (80-QFP Package)



KS88P2148 OTP KS88C2148/P2148

Table 20-1. Descriptions of Pins Used to Read/Write the EPROM

| Main Chip                          | During Programming                 |                 |     |                                                                                                                                                                                                     |  |  |
|------------------------------------|------------------------------------|-----------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Pin Name                           | Pin Name                           | Pin No.         | I/O | Function                                                                                                                                                                                            |  |  |
| P2.0                               | SDAT                               | 8 (10)          | I/O | Serial data pin. Output port when reading and input port when writing. Can be assigned as a Input/push-pull output port.                                                                            |  |  |
| P2.1                               | SCLK                               | 9 (11)          | I/O | Serial clock pin. Input only pin.                                                                                                                                                                   |  |  |
| $V_{PP}$                           | TEST                               | 14 (16)         | I   | Power supply pin for EPROM cell writing (indicates that OTP enters into the writing mode). When 12.5 V is applied, OTP is in writing mode and when 5 V is applied, OTP is in reading mode. (Option) |  |  |
| RESET                              | RESET                              | 17 (19)         | I   | Chip Initialization                                                                                                                                                                                 |  |  |
| V <sub>DD1</sub> /V <sub>SS1</sub> | V <sub>DD1</sub> /V <sub>SS1</sub> | 10 (12)/11 (13) | _   | Logic power supply pin. V <sub>DD</sub> should be tied to +5 V during programming.                                                                                                                  |  |  |

NOTE: () means 80 QFP package.

Table 20-2. Comparison of KS88P2148 and KS88C2148 Features

| Characteristic                       | KS88P2148                                              | KS88C2148                 |  |
|--------------------------------------|--------------------------------------------------------|---------------------------|--|
| Program Memory                       | 48-Kbyte EPROM                                         | 48-Kbyte mask ROM         |  |
| Operating Voltage (V <sub>DD</sub> ) | 2.0 V to 5.5 V                                         | 2.0 V to 5.5 V            |  |
| OTP Programming Mode                 | V <sub>DD</sub> = 5 V, V <sub>PP</sub> (TEST) = 12.5 V |                           |  |
| Pin Configuration                    | 80 QFP/80 TQFP                                         | 80 QFP/80 TQFP            |  |
| EPROM Programmability                | User Program 1 time                                    | Programmed at the factory |  |

# **OPERATING MODE CHARACTERISTICS**

When 12.5 V is supplied to the  $V_{PP}$  (TEST) pin of the KS88P2148, the EPROM programming mode is entered. The operating mode (read, write, or read protection) is selected according to the input signals to the pins listed in Table 20-3 below.

**Table 20-3. Operating Mode Selection Criteria** 

| <b>V</b> <sub>DD</sub> | V <sub>PP</sub> (TEST) | REG/<br>MEM | ADDRESS<br>(A15-A0) | R/W | MODE                  |
|------------------------|------------------------|-------------|---------------------|-----|-----------------------|
| 5 V                    | 5 V                    | 0           | 0000H               | 1   | EPROM read            |
|                        | 12.5 V                 | 0           | 0000H               | 0   | EPROM program         |
|                        | 12.5 V                 | 0           | 0000H               | 1   | EPROM verify          |
|                        | 12.5 V                 | 1           | 0E3FH               | 0   | EPROM read protection |

NOTE: "0" means Low level; "1" means High level.



KS88C2148/P2148 KS88P2148 OTP

Table 20-4. D.C. Electrical Characteristics

 $(T_A = -40^{\circ}C \text{ to } +85^{\circ}C, V_{DD} = 2.0 \text{ V to } 5.5 \text{ V})$ 

| Parameter                                           | Symbol            | Conditions                                                                                              | Min                   | Тур | Max                 | Unit |
|-----------------------------------------------------|-------------------|---------------------------------------------------------------------------------------------------------|-----------------------|-----|---------------------|------|
| Operating Voltage                                   | V <sub>DD</sub>   | f <sub>OSC</sub> = 8 MHz<br>(Instruction clock = 1.33 MHz)                                              | 2.2                   | -   | 5.5                 | V    |
|                                                     |                   | f <sub>OSC</sub> = 6 MHz<br>(Instruction clock = 1 MHz)                                                 | 2.0                   |     |                     |      |
| Input High voltage                                  | V <sub>IH1</sub>  | P0 and P1                                                                                               | 0.7 V <sub>DD</sub>   | -   | V <sub>DD</sub>     | V    |
|                                                     | V <sub>IH2</sub>  | RESET, P2, P3, P4, and P5                                                                               | 0.8 V <sub>DD</sub>   |     | V <sub>DD</sub>     |      |
|                                                     | V <sub>IH3</sub>  | X <sub>IN</sub> , XT <sub>IN</sub>                                                                      | V <sub>DD</sub> – 0.1 |     | $V_{DD}$            |      |
| Input Low voltage                                   | V <sub>IL1</sub>  | P0 and P1                                                                                               | 0                     | _   | 0.3 V <sub>DD</sub> |      |
|                                                     | V <sub>IL2</sub>  | RESET, P2, P3, P4, and P5                                                                               |                       |     | 0.2 V <sub>DD</sub> |      |
|                                                     | V <sub>IL3</sub>  | X <sub>IN</sub> , XT <sub>IN</sub>                                                                      |                       |     | 0.1                 |      |
| Output High voltage                                 | V <sub>OH</sub>   | $V_{DD}$ = 3 V; $I_{OH}$ = -200 μA<br>All output pins                                                   | V <sub>DD</sub> – 1.0 | _   | _                   |      |
| Output Low voltage                                  | V <sub>OL</sub>   | V <sub>DD</sub> = 3 V; I <sub>OL</sub> = 1 mA<br>All output pins                                        | _                     | 0.4 | 1.0                 |      |
| Input High leakage current                          | I <sub>LIH1</sub> | $V_{IN} = V_{DD}$<br>All input pins except those specified<br>below for $I_{LIH2}$                      | _                     | _   | 1                   | μA   |
|                                                     | I <sub>LIH2</sub> | $V_{IN} = V_{DD}$<br>$X_{IN}$ , $X_{OUT}$ , $XT_{IN}$ , and $XT_{OUT}$                                  |                       |     | 20                  |      |
| Input Low<br>leakage current                        | I <sub>LIL1</sub> | V <sub>IN</sub> = 0 V<br>All input pins except those specified<br>below for I <sub>LIL2</sub> and RESET | _                     | _   | - 1                 |      |
|                                                     | I <sub>LIL2</sub> | $V_{IN} = 0 V$<br>$X_{IN}, X_{OUT}, XT_{IN}, and XT_{OUT}$                                              |                       |     | - 20                |      |
| Output High<br>leakage current                      | I <sub>LOH</sub>  | $V_{OUT} = V_{DD}$<br>All output pins                                                                   | _                     | -   | 1                   |      |
| Output Low leakage current                          | I <sub>LOL</sub>  | V <sub>OUT</sub> = 0 V<br>All output pins                                                               | -                     | -   | -1                  |      |
| V <sub>DD</sub> -COMi <br>voltage drop<br>(i = 0-7) | V <sub>DC</sub>   | $V_{DD}$ = 2.7 V to 5.5 V<br>– 15 μA per common pin                                                     | _                     | _   | 120                 | mV   |
| $ V_{DD}^{-}SEGx} $<br>voltage drop<br>(x = 0-31)   | V <sub>DS</sub>   | V <sub>LCD</sub> = 2.7 V to 5.5 V<br>– 15 μA per segment pin                                            | _                     | -   | 120                 |      |

KS88P2148 OTP KS88C2148/P2148

Table 20-4. D.C. Electrical Characteristics (Continued)

 $(T_A = -40^{\circ}C \text{ to } + 85^{\circ}C, V_{DD} = 2.0 \text{ V to } 5.5 \text{ V})$ 

| Parameter                       | Symbol           | Conditions                                                                                                                                                                                                 |          | Min                           | Тур                 | Max                           | Unit |
|---------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------------------------|---------------------|-------------------------------|------|
| V <sub>LC2</sub> output voltage | V <sub>LC2</sub> | V <sub>DD</sub> = 2.7 V to 5.5 V<br>LCD clock = 0 Hz                                                                                                                                                       |          | 0.8 V <sub>DD</sub><br>- 0.15 | 0.8 V <sub>DD</sub> | 0.8 V <sub>DD</sub><br>+ 0.15 | V    |
| V <sub>LC3</sub> output voltage | V <sub>LC3</sub> | $V_{LC1} = V_{DD}$                                                                                                                                                                                         |          | 0.6 V <sub>DD</sub><br>- 0.15 | 0.6 V <sub>DD</sub> | 0.6 V <sub>DD</sub><br>+ 0.15 |      |
| V <sub>LC4</sub> output voltage | V <sub>LC4</sub> |                                                                                                                                                                                                            |          | 0.4 V <sub>DD</sub><br>- 0.15 | 0.4 V <sub>DD</sub> | 0.4 V <sub>DD</sub><br>+ 0.15 |      |
| V <sub>LC5</sub> output voltage | V <sub>LC5</sub> |                                                                                                                                                                                                            |          | 0.2 V <sub>DD</sub><br>- 0.15 | 0.2 V <sub>DD</sub> | 0.2 V <sub>DD</sub><br>+ 0.15 |      |
| Pull-up resistors               | R <sub>L1</sub>  | $V_{IN} = 0 \text{ V; } T_A = 25^{\circ}\text{C}$<br>$V_{DD} = 3.0 \pm 10\%; \text{ Ports } 05$                                                                                                            |          | 30                            | 80                  | 200                           | kΩ   |
|                                 | R <sub>L2</sub>  | $V_{IN} = 0 \text{ V}; T_A = 25^{\circ}\text{C}$<br>$V_{DD} = 3.0 \pm 10\%$<br>RESET only                                                                                                                  |          | 300                           | 500                 | 800                           |      |
| LCD voltage dividing resistor   | R <sub>LCD</sub> | $V_{LCD} = 2.7 \text{ V to } 5.5 \text{ V}$<br>$T_A = 25 \text{ °C}$                                                                                                                                       |          | 45                            | 65                  | 80                            | kΩ   |
| Supply current                  | I <sub>DD1</sub> | Run mode; V <sub>DD</sub> =5.0V±10%                                                                                                                                                                        | 6.0 MHz  | _                             | 6.0                 | 12                            | mΑ   |
| (note)                          |                  | Crystal oscillator<br>C1 = C2 = 22 pF                                                                                                                                                                      | 4.19 MHz |                               | 4.5                 | 9.0                           |      |
|                                 |                  | $V_{DD} = 3.0 \text{ V } \pm 10\%$                                                                                                                                                                         | 6.0 MHz  |                               | 2.9                 | 5.8                           |      |
|                                 |                  |                                                                                                                                                                                                            | 4.19 MHz |                               | 2.0                 | 4.0                           |      |
|                                 | I <sub>DD2</sub> | Idle mode; V <sub>DD</sub> =5.0V± 0%                                                                                                                                                                       | 6.0 MHz  |                               | 1.3                 | 2.6                           |      |
|                                 |                  | Crystal oscillator<br>C1 = C2 = 22 pF                                                                                                                                                                      | 4.19 MHz |                               | 1.2                 | 2.4                           |      |
|                                 |                  | $V_{DD} = 3.0 \text{ V } \pm 10\%$                                                                                                                                                                         | 6.0 MHz  |                               | 0.6                 | 1.2                           |      |
|                                 |                  |                                                                                                                                                                                                            | 4.19 MHz |                               | 0.4                 | 0.8                           |      |
|                                 | I <sub>DD3</sub> | Run mode; $V_{DD}$ = 3.0 V $\pm$ 10% 32 kHz crystal oscillator Idle mode; $V_{DD}$ = 3.0 V $\pm$ 10% 32 kHz crystal oscillator Stop mode; $V_{DD}$ = 5.0 V $\pm$ 10% Stop mode; $V_{DD}$ = 3.0 V $\pm$ 10% |          |                               | 20                  | 40                            | μΑ   |
|                                 | I <sub>DD4</sub> |                                                                                                                                                                                                            |          |                               | 7                   | 14                            |      |
| İ                               | I <sub>DD5</sub> |                                                                                                                                                                                                            |          |                               | 0.5                 | 3                             |      |
|                                 |                  |                                                                                                                                                                                                            |          |                               | 0.3                 | 2                             |      |

# NOTES:

- Supply current does not include current drawn through internal pull-up resistors, LCD voltage dividing resistors, and ADC.
- 2.  $\rm\,\,I_{DD1}$  and  $\rm\,I_{DD2}$  include power consumption for subsystem clock oscillation.
- 3.  $I_{DD3}$  and  $I_{DD4}$  are current when main system clock oscillation stops and the subsystem clock is used.
- 4.  $I_{DD5}$  is current when main system clock and subsystem clock oscillation stops.



KS88C2148/P2148 KS88P2148 OTP



Figure 20-3. Operating Voltage Range

KS88P2148 OTP KS88C2148/P2148

# **NOTES**

