# SISTEME DE CALCUL DEDICATE

Curs 6



### **Outline**



- SystemC
  - Specialized ports, sc\_export
- Bibliography



- SystemC provides a variety of standard interfaces that go hand in hand with the builtin channels
  - basis for creating custom channels





- SystemC FIFO Interfaces for the sc\_fifo<T>channel
  - sc\_fifo\_in\_if<T>
  - sc\_fifo\_out\_if<T>
    - provide all of the methods implemented by sc\_fifo<T>
- the interfaces were defined prior to the creation of the channel
- the channel simply becomes the place to implement the interfaces and holds the data implied by the functionality of a FIFO







- SystemC Signal Interfaces for the sc\_signal<T>channel
  - Sc\_signal\_in\_if<T>
  - Sc\_signal\_inout\_if<T>
    - Provide all of the methods provided by sc\_signal<T>



```
// Definition of sc_signal<T> input/output interface
template < class T>
class sc_signal_inout_if: public sc_signal_in_if < T>
{
  public:
    virtual void write ( const T& ) = 0;
};
```





sc\_mutex and sc\_semaphore interfaces

```
// Definition of sc_mutex_if interface
class sc_mutex_if: virtual public sc_interface {
public:
   virtual int lock() - 0;
   virtual int trylock() - 0;
   virtual int unlock() - 0;
};
```

```
// Definition of sc_semaphore_if interface
class sc_semaphore_if: virtual public sc_interface
{
public:
    virtual int wait() = 0;
    virtual int trywait() = 0;
    virtual int post() = 0;
    virtual int get_value() const = 0;
};
```





- ports are defined on interfaces to channels
  - allow sensitivity to events defined on those channels
    - Example: process statically sensitive to the data\_written\_event()
    - Example: monitor an sc\_signal<T> for any change in the data using the value\_changed\_event()
- Problem: Ports are pointers that become initialized during elaboration, and they are undefined at the time when the sensitive method needs to know about them



- solution: a special class sc\_event\_finder
  - defers the determination of the actual event until after elaboration
  - an sc\_event\_finder must be defined for each event defined by the interface

```
SC_MODULE(my_module) {
    eslx_port my_p;
...
SC_CTOR(...) {
    SC_METHOD(my_method);
    sensitive<< my_p.ef_posedge_event();
}
void my_method();
...
};</pre>
```







 SystemC provides a set of template specializations that provide port definitions on the standard interfaces and include the appropriate event finders

```
// sc port<sc fifo in if<T>>
sc fifo in<T>name fifo ip;
sensitive<<name fifo ip.data written();</pre>
value = name fifo ip.read();
                                                Don't use
name fifo ip.read(value);
                                                dot (.) Use
if (name fifo ip.nb read(value))...
                                                arrow (->)
if (name fifo ip.num available())...
wait(name fifo ip.data written event());
                                                syntax.
// sc port<sc fifo out if<T>>
sc fifo out<T>name fifo op;
sensitive<<name fifo op.data read();</pre>
name fifo op.write(value);
if (name fifo op.nb write(value))...
if (name fifo op.num free())...
wait(name fifo op.data read event());
```

GUIDELINE: Use dot (.) in the elaboration section of the code, but use arrow (->) in processes.



```
// sc port<sc signal in if<T>>
sc in<T> name sig ip;
sensitive << name sig ip.value changed();</pre>
// Additional sc in specializations...
sc in<bool> name bool_sig_ip;
sc in<sc logic > name log sig ip;
sensitive << name sig ip pos();
sensitive << name sig ip neq();</pre>
// sc port<sc signal out if<T>>
sc inout<T> name sig op;
sensitive << name sig op.value changed();</pre>
sc inout resolved<N> name rsiq op;
sc inout rv<N> name rsig op;
sc inout<T> name rsig op;
sc inout resolved<T> name rsiq op;
sc inout rv<T> name rsig op;
// everything under sc in<T> plus the following...
name sig op.initialize(value);
name sig op - value; // <-- DON'T USE!!!
```



- the sc\_port<T> provides additional template parameters:
  - the array size parameter
    - multi-port or port array
  - the port policy parameter

```
sc_port<interface[,N[,POL]]> portname;
// N-0..MAX Default N-1
// POL is of type sc_port_policy
// POL defaults to SC_ONE_OR_MORE_BOUND
```





### Multiports











```
//FILE: Board.h
                              From preceding
#include "Switch.h"
SC MODULE (Board) {
                              example.
  Switch switch i:
sc fifo<int> t1A, t1B, t1C, t1D;
sc signal bool> request[9];
  SC CTOR(Board): switch i("switch i")
    // Connect 4 Tl channels to the switch
    switch i.Tl ip(t1A);
    switch i.Tl ip(t1B);
    switch i.Tl ip(t1C);
    switch i.Tl ip(t1D);
    // Connect 9 request channels to the
    // switch request output ports
    for (unsigned i-0;i!-9;i++) {
      switch i.request op(request[i]);
    1//endfor
  }//end constructor
```



```
//FILE: Switch.cop
void Switch::switch thread() {
  // Initialize requests
  for (unsigned i=0;i!=request op.size();i++) {
    request op[i]->write(true);
  1//endfor
  // Startup after first port is activated
 wait(T1 ip[0]->data written event()
      |T1 ip[1]->data written event()
      |T1 ip[2]->data written event()
      |T1 ip[3]->data written event()
  ) ;
 while(true) {
    for (unsigned i-0;i!-T1 ip.size();i++) {
      // Process each port...
      int value = T1 ip[i]->read();
    }//endfor
  }//endwhile
}//end Switch::switch thread
```



- there is a second type of port called the sc\_export<T>
  - differs in connectivity
  - the idea of an sc\_export<T> is to move the channel inside the defining module
    - hide some of the connectivity details
    - use the port externally as though it were a channel









- why use sc\_export?
  - for an IP provider, it may be desirable to export only specific channels and keep everything else private
    - sc\_export<T> allows control over the interface
  - provide multiple interfaces at the top level
  - communications efficiency down the SystemC hierarchy
    - allows direct access to information (data) without intermediate channels





```
sc_export<interface> portname;
```

```
SC_MODULE(modulename) {
    sc_export<interface> portname;
    channel cinstance;
    SC_CTOR(modulename) {
       portname(cinstance);
    }
};
```



```
SC MODULE (clock gen)
  sc export<sc signal<bool>> clock xp;
  sc signal<bool> oscillator;
 SC CTOR (clock gen)
    SC METHOD(clock method);
    clock xp(oscillator); // connect sc signal
                           // channel
                           // to export clock_xp
    oscillator.write(false);
 void clock method()
    oscillator.write(!oscillator.read());
   next trigger(10,SC NS);
```





```
#include "clock_gen.h"
...
clock_gen clock_gen_i("clock_gen_i");
collision_detector cd_i("cd_i");
// Connect clock
cd_i.clock(clock_gen_i.clock_xp);
...
```





 sc\_export<T> lets interfaces be passed up the design hierarchy







```
SC_MODULE(modulename) {
    sc_export<interface> xportname;
    module minstance;
    SC_CTOR(modulename)
    , minstance("minstance")
    {
        xportname(minstance.subxport);
    }
};
```



- sc\_export<T> caveats:
  - it is not possible to use sc\_export<T> in a static sensitivity list
  - it is not possible to have an array of sc\_export<T>
  - it is possible to access the interface via the pointer operator (->)



### Port Connections







### Hidden Channels



### **Bibliography**





- David C. Black, Jack Donovan, Bill Bunton, Anna Keist,
   SystemC:From the Ground Up,
   Springer Science+Business
   Media, LLC 2010
  - "The authors designed this book primarily for the student or engineer new to SystemC. This book's structure is best appreciated by reading sequentially from beginning to end."