# 浙江大学实验报告

专业: 计算机科学与技术 姓名: 仇国智 学号: 3220102181 日期: 2024/4/10

课程名称: 计算机组成与设计 实验名称:实现单周期 CPU-指令拓展 指导老师: 刘海风 成绩:

# 操作方法与实验步骤

## 绘制Datapath图



# 源文件编写

将原来lab2的工程复制一份,删除 SCPU 模块,依据原理图,自行设计 SCPU 模块(下辖 ALU , Controler , Datapath , extend , ImmGEN , Regs 模块, ALU , Regs 已经在前面实验实现,可直接复制)

### SCPU 模块

SCPU 模块主要连接 Controler 和 Datapath 模块,并且包含了 Inst 指令的寄存器(实际上应该把 Regs 和 PC 的寄存器都拉到 Datapath ,这样结构会更加清晰),还计算了 MemRW (实际上这个变量没有必要存在),,同时对 Data\_out 和 wea 进行了左位移偏移处理(因为 RAM 的地址是四字节对齐的,所以会对 Addr\_out 造成截断, Data\_out 和 wea 需要与截断后的 Addr\_out 对齐,即代码 30 和 31 行).

```
1
      `timescale 1ns / 1ps
     `include "Lab4.vh"
2
3
     module SCPU (
        `RegFile_Regs_Outputs
4
5
       input clk,
6
       input rst,
7
       input MIO_ready,
8
       input [31:0] inst_in,
9
       input [31:0] Data_in,
```

```
10
        output CPU_MIO,
11
         output MemRW,
12
         output wire [31:0] PC_out,
13
        output [31:0] Data_out,
14
        output [31:0] Addr_out,
15
        output wire [3:0] wea
16
      );
17
        wire [`IMM_SEL_WIDTH-1:0] ImmSell;
18
        wire ALUSrc_B;
19
        wire [`MEM2REG_WIDTH-1:0] MemtoReg;
20
        wire Jump;
21
        wire Branch;
22
        wire RegWrite;
23
        wire sign;
24
        wire jump_choose;
25
        // 0 1byte,1 2byte,2 4byte
26
        wire [1:0] byte_n;
27
        assign MemRW = |wea;
28
        wire [ 3:0] wea_temp;
29
        wire [31:0] Data_out_temp;
30
        assign wea = wea_temp << (Addr_out % 4);</pre>
31
        assign Data_out = MemRW ? (Data_out_temp << ((Addr_out % 4) << 3)) :</pre>
    Data_out_temp;
32
        wire [`ALU_OP_WIDTH-1:0] ALU_Control;
33
         reg [31:0] inst;
         always @(posedge clk or posedge rst) begin
34
          if (rst) begin
35
36
             inst <= 32'h0;
          end else begin
37
             inst <= inst_in;</pre>
38
          end
39
40
        end
41
         Controler v1 (
             .OPcode(inst[6:2]),
42
43
             .MIO_ready(MIO_ready),
             .Fun7(inst[31:25]),
44
45
             .Fun3(inst[14:12]),
46
47
             .wea(wea_temp),
48
             .CPU_MIO(CPU_MIO),
49
             .ImmSell(ImmSell),
50
             .ALUSrc_B(ALUSrc_B),
51
             .MemtoReg(MemtoReg),
52
             .Jump(Jump),
53
             .Branch(Branch),
54
             .RegWrite(RegWrite),
55
             .ALU_Control(ALU_Control),
56
             .sign(sign),
57
             .byte_n(byte_n),
58
             .jump_choose(jump_choose)
59
        );
        DataPath v2 (
60
61
              RegFile_Regs_Arguments
62
             .clk(clk),
63
             .rst(rst),
64
             .inst_field(inst),
```

```
65
             .Data_in(Data_in),
66
             .ImmSell(ImmSell),
67
             .ALUSrc_B(ALUSrc_B),
68
             .MemtoReg(MemtoReg),
69
             .Jump(Jump),
70
             .Branch(Branch),
71
             .RegWrite(RegWrite),
72
             .ALU_Control(ALU_Control),
73
             .sign(sign),
74
             .byte_n(byte_n),
75
             .jump_choose(jump_choose),
76
             .PC_out (PC_out),
77
78
             .Data_out(Data_out_temp),
79
             .Addr_out(Addr_out)
80
        );
81
      endmodule
```

### Controler 模块

Controler:根据指令不同要求解码即可,下面是各个输出属性的解释.代码很繁杂,或许可以通过将指令的不同输入组合然后存入一个 ROM 中,然后通过 OPcode 和 Fun7 和 Fun3 确定指令索引以读入 ROM 中的数据.但这样会降低代码可读性.

• wea:写入地址选择

• Immsell: 立即数模式选择

● MemtoReg:写入寄存器数据来源选择

■ ALU\_Control: ALU控制信号

• ALUSrc\_B: ALU第二个操作数来源选择

• Jump: 是否跳转

Branch: 是否分支

• Regwrite:是否写入寄存器

• sign:字节/半字读入时是否进行有符号扩展

byte\_n: 读入字节数

• jump\_choose:跳转地址选择(PC+立即数/ALU输出)

```
1
         `include "Lab4.vh"
 2
        module Controler (
 3
            input wire [4:0] OPcode,
 4
            input wire MIO_ready,
 5
            input wire [6:0] Fun7,
 6
            input wire [2:0] Fun3,
            output reg CPU_MIO,
 7
 8
            output reg [3:0] wea,
 9
            output reg [`IMM_SEL_WIDTH-1:0] ImmSell,
10
            output reg [`MEM2REG_WIDTH-1:0] MemtoReg,
            output reg [`ALU_OP_WIDTH-1:0] ALU_Control,
11
12
            output reg ALUSrc_B,
13
            output reg Jump,
14
            output reg Branch,
```

```
15
             output reg RegWrite,
16
             output reg sign,
17
             output reg [1:0] byte_n,
             output reg jump_choose
18
19
         );
20
           always @(*) begin
             case (OPcode)
21
22
                `OPCODE_ALU: begin
23
                  CPU_MIO <= 1'b0;
24
                  wea <= `WEA_READ;</pre>
25
                  ImmSell <= 3'b0;</pre>
26
                  MemtoReg <= `MEM2REG_ALU;</pre>
27
                  case (Fun3)
28
                    `FUNC_ADD: ALU_Control <= Fun7[5] ? `ALU_OP_SUB :
     ALU_OP_ADD;
29
                    `FUNC_SL: ALU_Control <= `ALU_OP_SLL;
30
                    `FUNC_SLT: ALU_Control <= `ALU_OP_SLT;
31
                    `FUNC_SLTU: ALU_Control <= `ALU_OP_SLTU;
                    `FUNC_XOR: ALU_Control <= `ALU_OP_XOR;
32
                    `FUNC_OR: ALU_Control <= `ALU_OP_OR;
33
34
                    `FUNC_AND: ALU_Control <= `ALU_OP_AND;
35
                    `FUNC_SR: ALU_Control <= Fun7[5] ? `ALU_OP_SRA : `ALU_OP_SRL;
                    default: ALU_Control <= 4'b0;</pre>
36
37
                  endcase
38
                  ALUSrc_B <= 1'b0;
39
                  Jump <= 1'b0;
40
                  Branch <= 1'b0;
41
                  RegWrite <= 1'b1;</pre>
42
                  sign <= 1'b0;
43
                  byte_n <= `WORD;</pre>
44
                  jump_choose <= `JUMP_PC_IMM;</pre>
45
46
                `OPCODE_ALU_IMM: begin
47
                  CPU_MIO <= 1'b0;
48
                  wea <= `WEA_READ;</pre>
49
                  ImmSell <= `IMM_SEL_I;</pre>
50
                  MemtoReg <= `MEM2REG_ALU;</pre>
51
                  case (Fun3)
                    `FUNC_ADD: ALU_Control <= `ALU_OP_ADD;</pre>
52
53
                    `FUNC_SL: ALU_Control <= `ALU_OP_SLL;
54
                    `FUNC_SLT: ALU_Control <= `ALU_OP_SLT;
55
                    `FUNC_SLTU: ALU_Control <= `ALU_OP_SLTU;
                    `FUNC_XOR: ALU_Control <= `ALU_OP_XOR;
56
57
                    `FUNC_OR: ALU_Control <= `ALU_OP_OR;
58
                    `FUNC_AND: ALU_Control <= `ALU_OP_AND;</pre>
59
                    `FUNC_SR: ALU_Control <= Fun7[5] ? `ALU_OP_SRA : `ALU_OP_SRL;
                    default: ALU_Control <= 4'b0;</pre>
60
61
                  endcase
62
                  ALUSrc_B <= 1'b1;
                  Jump \ll 1'b0;
63
64
                  Branch <= 1'b0;
                  RegWrite <= 1'b1:
65
66
                  sign <= 1'b1;
                  byte_n <= `WORD;</pre>
67
68
                  jump_choose <= `JUMP_PC_IMM;</pre>
69
                end
```

```
70
                 `OPCODE_LOAD: begin
 71
                   CPU_MIO <= 1'b1;</pre>
                   wea <= `WEA_READ;</pre>
 72
 73
                   ImmSell <= `IMM_SEL_I;</pre>
 74
                   MemtoReg <= `MEM2REG_MEM;</pre>
 75
                   ALU_Control <= 4'b0;
                   ALUSrc_B <= 1'b1;
 76
 77
                   Jump <= 1'b0;
 78
                   Branch <= 1'b0;
 79
                   RegWrite <= 1'b1;</pre>
                   sign <= ~(Fun3 == `FUNC_BYTE_UNSIGNED || Fun3 ==</pre>
 80
      `FUNC_HALF_UNSIGNED);
 81
                   case (Fun3)
 82
                      `FUNC_BYTE, `FUNC_BYTE_UNSIGNED: byte_n <= `BYTE;
                      `FUNC_HALF, `FUNC_HALF_UNSIGNED: byte_n <= `HALF;
 83
 84
                      `FUNC_WORD: byte_n <= `WORD;
 85
                     default: byte_n <= `WORD;</pre>
 86
                   endcase
                   jump_choose <= `JUMP_PC_IMM;</pre>
 87
 88
                 end
 89
                 `OPCODE_STORE: begin
 90
                   CPU_MIO <= 1'b1;
 91
                   case (Fun3)
 92
                     `FUNC_BYTE: wea <= `WEA_BYTE;
 93
                      `FUNC_HALF: wea <= `WEA_HALF;
 94
                      `FUNC_WORD: wea <= `WEA_WORD;
 95
                     default: wea <= `WEA_READ;</pre>
 96
                   endcase
 97
                   ImmSell <= `IMM_SEL_S;</pre>
 98
                   MemtoReg <= `MEM2REG_MEM;</pre>
 99
                   ALU_Control <= 4'b0;
100
                   ALUSrc_B <= 1'b1;
101
                   Jump <= 1'b0;
                   Branch <= 1'b0;
102
103
                   RegWrite <= 1'b0;</pre>
104
                   sign <= 1'b1;
105
                   byte_n <= `WORD;</pre>
106
                   jump_choose <= `JUMP_PC_IMM;</pre>
107
                 end
                 `OPCODE_BRANCH: begin
108
109
                   CPU_MIO <= 1'b0;
110
                   wea <= `WEA_READ;</pre>
                   ImmSell <= `IMM_SEL_B;</pre>
111
                   MemtoReg <= `MEM2REG_ALU;</pre>
112
113
                   case (Fun3)
114
                      `FUNC_EQ: ALU_Control <= `ALU_OP_SUB;
115
                      `FUNC_NE: ALU_Control <= `ALU_OP_EQ;
                      `FUNC_LT: ALU_Control <= `ALU_OP_SGE;
116
117
                      `FUNC_GE: ALU_Control <= `ALU_OP_SLT;</pre>
                      `FUNC_LTU: ALU_Control <= `ALU_OP_SGEU;
118
119
                      `FUNC_GEU: ALU_Control <= `ALU_OP_SLTU;</pre>
120
                     default: ALU_Control <= 4'b0;</pre>
121
                   endcase
122
                   ALUSrc_B <= 1'b0;
123
                   Jump \ll 1'b0;
124
                   Branch <= 1'b1;
```

```
125
                    RegWrite <= 1'b0;</pre>
126
                    sign <= 1'b1;
127
                    byte_n <= `WORD;</pre>
128
                  end
129
                  `OPCODE_JAL: begin
130
                    CPU\_MIO \leftarrow 1'b0;
                    wea <= `WEA_READ;</pre>
131
                    ImmSell <= `IMM_SEL_J;</pre>
132
                    jump_choose <= `JUMP_PC_IMM;</pre>
133
134
                    MemtoReg <= `MEM2REG_PC_PLUS;</pre>
135
                    ALU_Control <= `ALU_OP_ADD;
136
                    ALUSrc_B <= 1'b1;
137
                    Jump <= 1'b1;
138
                    Branch <= 1'b0;
139
                    RegWrite <= 1'b1;</pre>
140
                    sign <= 1'b1;
141
                    byte_n <= `WORD;</pre>
142
                  end
143
                  `OPCODE_JALR: begin
                    CPU_MIO <= 1'b0;
144
145
                    wea <= `WEA_READ;</pre>
146
                    ImmSell <= `IMM_SEL_I;</pre>
147
                    MemtoReg <= `MEM2REG_PC_PLUS;</pre>
                    ALU_Control <= `ALU_OP_ADD;
148
149
                    ALUSrc_B <= 1'b1;
150
                    Jump <= 1'b1;
                    Branch <= 1'b0;
151
152
                    RegWrite <= 1'b1;</pre>
153
                    sign <= 1'b1;
154
                    byte_n <= `WORD;</pre>
155
                    jump_choose <= `JUMP_ALU;</pre>
156
                  end
157
                  `OPCODE_LUI: begin
158
                    CPU_MIO <= 1'b0;
                    wea <= `WEA_READ;</pre>
159
160
                    ImmSell <= `IMM_SEL_U;</pre>
161
                    MemtoReg <= `MEM2REG_ALU;</pre>
                    ALU_Control <= `ALU_OP_R2;
162
163
                    ALUSrc_B <= 1'b1;
164
                    Jump <= 1'b0;
165
                    Branch <= 1'b0;
166
                    RegWrite <= 1'b1;</pre>
167
                    sign <= 1'b1;
                    byte_n <= `WORD;</pre>
168
169
                    jump_choose <= `JUMP_PC_IMM;</pre>
170
                   OPCODE_AUIPC: begin
171
                    CPU_MIO <= 1'b0;
172
173
                    wea <= `WEA_READ;</pre>
174
                    ImmSell <= `IMM_SEL_U;</pre>
175
                    MemtoReg <= `MEM2REG_IMM_PC;</pre>
176
                    ALU_Control <= `ALU_OP_ADD;</pre>
177
                    ALUSrc_B <= 1'b1;
178
                    Jump <= 1'b0;
179
                    Branch <= 1'b0;
                    RegWrite <= 1'b1;</pre>
180
```

```
181
                     sign <= 1'b1;
182
                     byte_n <= `WORD;</pre>
                     jump_choose <= `JUMP_PC_IMM;</pre>
183
184
                  end
185
                   OPCODE_PASS: begin
186
                    CPU\_MIO \leftarrow 1'b0;
                    wea <= `WEA_READ;</pre>
187
                    ImmSell <= `IMM_SEL_I;</pre>
188
189
                    MemtoReg <= `MEM2REG_ALU;</pre>
190
                    ALU_Control <= 4'b0;
191
                    ALUSrc_B <= 1'b0;
192
                    Jump <= 1'b0;
193
                     Branch <= 1'b0;
194
                     RegWrite <= 1'b0;</pre>
195
                    sign <= 1'b1;
196
                    byte_n <= `WORD;</pre>
197
                     jump_choose <= `JUMP_PC_IMM;</pre>
198
                  end
199
                endcase
200
             end
201
           endmodule
```

### extend 模块

extend:根据是否有符号 sign 和读取字节数 byte\_n 来生成读取数据的32位扩展形式

```
`include "Lab4.vh"
 2
    module extend (
 3
        input wire [1:0] byte_n,
 4
        input wire [31:0] in,
 5
        input wire sign,
 6
        output [31:0] mem_data
 7
    );
 8
      assign mem_data=byte_n==`WORD?in:
 9
                     byte_n== `HALF?(sign?{{16{in[15]}},in[15:0]}:
    {16'b0, in[15:0]}):
                     byte_n==`BYTE?(sign?{{24{in[7]}},in[7:0]}:{24'b0,in[7:0]})
10
11
                     :32'b0;
12
    endmodule
```

1. ImmGEN:根据指令类型 ImmSell 进行立即数扩展.

```
1
    `include "Lab4.vh"
2
    module ImmGen (
 3
        input wire [`IMM_SEL_WIDTH-1:0] ImmSell,
4
        input wire [31:0] inst_field,
 5
        input wire sign,
        output wire [31:0] Imm
6
7
    );
8
      wire [31:0] I_Imm, S_Imm, B_Imm, J_Imm, U_Imm;
      assign I_Imm = sign ? {{20{inst_field[31]}}}, inst_field[31:20]} : {20'b0,
    inst_field[31:20]};
10
      assign S_Imm = sign?{{20{inst_field[31]}}}, inst_field[31:25],
    inst_field[11:7]}:{20'b0, inst_field[31:25], inst_field[11:7]};
```

```
assign B_Imm = sign?{{19{inst_field[31]}}, inst_field[31], inst_field[7],
    inst_field[30:25], inst_field[11:8], 1'b0}:{19'b0, inst_field[31],
    inst_field[7], inst_field[30:25], inst_field[11:8], 1'b0};
12
13
      assign J_Imm = sign?{{11{inst_field[31]}}, inst_field[19:12],
    inst_field[20], inst_field[30:21], 1'b0}:
    {10'b0,inst_field[31],inst_field[19:12], inst_field[20], inst_field[30:21],
    1'b0}:
14
      assign U_Imm = {inst_field[31:12], 12'b0};
      assign Imm = (ImmSell == `IMM_SEL_I) ? I_Imm :
15
16
                    (ImmSell == `IMM_SEL_S) ? S_Imm :
17
                    (ImmSell == `IMM_SEL_B) ? B_Imm :
18
                    (ImmSell == `IMM_SEL_J) ? J_Imm :
19
                    (ImmSell == Imm_Sel_U) ? U_Imm : 32'b0;
20
    endmodule
```

#### ALU 模块

ALU:修改原 ALU 模块增添了若干运算.

```
1
    `timescale 1ns / 1ps
 2
    module ALU (
 3
        input [31:0] A,
 4
        input [31:0] B,
 5
        input [ 3:0] ALU_operation,
 6
        output [31:0] res,
 7
        output
                      zero
 8
 9
      wire signed [31:0] A_s = \$signed(A);
10
      wire signed [31:0] B_s = signed(B);
11
      wire [31:0] A_u = \supd(A);
12
      wire [31:0] B_u = \supd(B);
13
      wire [31:0] result0 = A_s + B_s;
14
      wire [31:0] result1 = A_s - B_s;
15
      wire [31:0] result2 = A << B[4:0];
16
      wire [31:0] result3 = (A_s < B_s) ? 32'b1 : 32'b0;
      wire [31:0] result4 = (A_u < B_u) ? 32'b1 : 32'b0;
17
18
      wire [31:0] result5 = A \land B;
19
      wire [31:0] result6 = A >> B[4:0];
      wire [31:0] result7 = A_s >>> B_s[4:0];
20
      wire [31:0] result8 = A | B;
21
22
      wire [31:0] result9 = A & B;
23
      wire [31:0] result10 = ~|result1;
      wire [31:0] result11 = ~|result3;
24
      wire [31:0] result12 = ~|result4;
25
26
      wire [31:0] result13 = B;
      assign res = (ALU_operation==4'b0000)?result0:
27
28
                     (ALU_operation==4'b0001)?result1:
29
                     (ALU_operation==4'b0010)?result2:
30
                     (ALU_operation==4'b0011)?result3:
                     (ALU_operation==4'b0100)?result4:
31
                     (ALU_operation==4'b0101)?result5:
32
33
                     (ALU_operation==4'b0110)?result6:
34
                     (ALU_operation==4'b0111)?result7:
                     (ALU_operation==4'b1000)?result8:
35
```

```
(ALU_operation==4'b1001)?result9:
36
37
                     (ALU_operation==4'b1010)?result10:
38
                     (ALU_operation==4'b1011)?result11:
                     (ALU_operation==4'b1100)?result12:
39
40
                     (ALU_operation==4'b1101)?result13:
41
                     32'b0;
      assign zero = \sim(|res) ? 1'b1 : 1'b0;
42
43
    endmodule
```

### Datapath 模块

Datapath:将各个部件连接起来,实际上CPU的核心部件,决定了CPU运作的逻辑,代码 1 到 68 行主要是部件之间的简单连接,下面分析一下复杂逻辑部分(其中要注意 extend 模块的 in 即内存读入需要进行便宜操作以便和地址对齐,原因同上).

• 通过 ALUSrc\_B 选择 ALU 的第二个操作数

```
1 assign adder_2=ALUSrc_B?imm:Rs2_data;
```

- 进行下一条指令地址 PC\_out 的选择
  - o PC\_temp:用于存储临时的程序计数器值.
  - PC\_add\_4:等于 PC\_temp 加 4,即不进行跳转,正常下一条指令
  - o PC\_imm:通过 PC 相对偏移量进行跳转
  - o Branch\_final:等于 Branch 信号和 ALU 模块计算为零 zero 信号的逻辑与,这用于判断是 否需要进行条件分支跳转.
  - PC\_branch:根据 Branch\_final 的值选择 PC\_imm 或 PC\_add\_4
  - o PC\_jump:根据 Jump 信号的值选择 PC\_branch 或者根据 jump\_choose 的值选择 ALU\_out 或 PC\_imm.这用于处理无条件跳转的情况.

```
wire[31:0] PC_temp;
wire[31:0] PC_add_4=PC_temp+4;
wire[31:0] PC_imm=imm+PC_temp;
wire Branch_final=Branch&zero;
wire[31:0] PC_branch=Branch_final?PC_imm:PC_add_4;
wire[31:0] PC_jump=Jump?((jump_choose==`JUMP_ALU)?
ALU_out:PC_imm):PC_branch;
```

• 根据 MemtoReg 选择写入寄存器的源数据

#### 下面是完整代码

```
input wire rst,
 6
        input wire [31:0] inst_field,
 7
        input wire [31:0] Data_in,
        input wire [`IMM_SEL_WIDTH-1:0] ImmSell,
 8
 9
        input wire ALUSrc_B,
10
        input wire [`MEM2REG_WIDTH-1:0] MemtoReg,
11
        input wire Jump,
12
        input wire Branch,
13
        input wire RegWrite,
14
        input wire [`ALU_OP_WIDTH-1:0] ALU_Control,
15
        input wire sign,
16
        input wire[1:0] byte_n,
17
        input wire jump_choose,
18
        output wire [31:0] PC_out,
19
        output wire [31:0] Data_out,
20
        output wire [31:0] Addr_out
21
    );
    reg[31:0] PC=32'h4;
22
23
    wire[31:0] imm;
24
    ImmGen U1 (
25
        .ImmSell(ImmSell),
        .inst_field(inst_field),
26
27
        .sign(1'b1),
28
        .Imm(imm)
29
    );
    wire [31:0] Rs1_data, Rs2_data;
30
    wire [4:0] Rs1_addr, Rs2_addr, W_addr;
31
32
    wire[31:0]W_data;
33
    assign Rs1_addr = inst_field[19:15];
    assign Rs2_addr = inst_field[24:20];
34
    assign W_addr = inst_field[11:7];
35
36
    Regs U2 (
37
        `RegFile_Regs_Arguments
38
        .clk(clk),
39
        .rst(rst),
40
        .Rs1_addr(Rs1_addr),
41
        .Rs2_addr(Rs2_addr),
42
        .Wt_addr(W_addr),
43
        .Wt_data(W_data),
44
        .RegWrite(RegWrite),
45
        .Rs1_data(Rs1_data),
46
        .Rs2_data(Rs2_data)
47
    );
    wire[31:0] adder_2;
48
49
    wire [31:0] ALU_out;
50
    wire zero;
51
    ALU U3 (
52
        .A(Rs1_data),
53
        .B(adder_2),
54
        .ALU_operation(ALU_Control),
55
        .res(ALU_out),
56
        .zero(zero)
57
    );
   assign Addr_out=ALU_out;
58
59
    assign Data_out=Rs2_data;
60 | wire [31:0] mem_out;
```

```
61
62
    extend U4(
63
        .byte_n(byte_n),
        .in(Data_in>>((Addr_out%4)<<3)),
64
65
        .sign(sign),
66
        .mem_data(mem_out)
67
    );
68
69
    assign adder_2=ALUSrc_B?imm:Rs2_data;
70
71
    wire[31:0] PC_temp;
72
    wire[31:0] PC_add_4=PC_temp+4;
73
    wire[31:0] PC_imm=imm+PC_temp;
    wire Branch_final=Branch&zero;
74
75
    wire[31:0] PC_branch=Branch_final?PC_imm:PC_add_4;
    wire[31:0] PC_jump=Jump?((jump_choose==`JUMP_ALU)?ALU_out:PC_imm):PC_branch;
76
77
    always@(posedge clk or posedge rst)
78
    begin
79
        if(rst)
80
        begin
81
            PC<=32'hFFFFFFC;</pre>
82
        end
        else
83
84
        begin
85
            PC<=PC_jump;</pre>
86
        end
87
    end
88
    assign PC_temp=PC;
89
    assign PC_out=PC_jump;
    assign W_data=MemtoReg==`MEM2REG_MEM?mem_out:
90
91
                 MemtoReg== MEM2REG_ALU?ALU_out:
92
                 MemtoReg==`MEM2REG_PC_PLUS?PC_add_4:
93
                 MemtoReg==`MEM2REG_IMM_PC?PC_imm:32'b0;
94
95
    endmodule
```

### 头文件宏定义

下面是一些我修改过的头文件宏定义

```
1 /* WHAT'S THIS HEADERFILE FOR? */
 2
   /*
 3
     * Reffered to code written by PanZiyue, TA of 2020_CO
     * Macro for opcode/func3 for RV32I
     * declaration, inputs/outputs, assignment for debug signals(RegFile)
 5
    */
 6
    /* wea */
 7
    `define WEA_READ 4'b0000
9
    `define WEA_BYTE 4'b0001
   `define WEA_HALF 4'b0011
10
   `define WEA_WORD 4'b1111
11
12
   /*JUMP CHOOSE*/
13
    `define JUMP_PC_IMM 1'b0
   `define JUMP_ALU 1'b1
14
   /* Byte/Half/Word */
15
```

```
16 define BYTE 2'b00
17
    `define HALF 2'b01
18
    `define WORD 2'b10
   /* ALU Operation(Using in Lab1) */
19
20
    `define ALU_OP_WIDTH 4
21
    `define ALU_OP_ADD
22
                         `ALU_OP_WIDTH'd0
   `define ALU_OP_SUB
23
                          `ALU_OP_WIDTH'd1
24
    `define ALU_OP_SLL
                          `ALU_OP_WIDTH'd2
25
    `define ALU_OP_SLT
                          `ALU_OP_WIDTH'd3
    `define ALU_OP_SLTU
26
                          `ALU_OP_WIDTH'd4
27
   `define ALU_OP_XOR
                          `ALU_OP_WIDTH'd5
28
    `define ALU_OP_SRL
                          `ALU_OP_WIDTH'd6
29
   `define ALU_OP_SRA
                          `ALU_OP_WIDTH'd7
    `define ALU_OP_OR
30
                          `ALU_OP_WIDTH'd8
31
   `define ALU_OP_AND
                          `ALU_OP_WIDTH'd9
    `define ALU_OP_EQ
32
                          `ALU_OP_WIDTH'd10
   `define ALU_OP_SGE
33
                          `ALU_OP_WIDTH'd11
34
    `define ALU_OP_SGEU
                          `ALU_OP_WIDTH'd12
35
   `define ALU_OP_R2
                         `ALU_OP_WIDTH'd13
36
37
   /*----*/
38
   /* Inst decoding(Using in Lab4/5) */
39
   /* Opcode(5-bits) */
41
   // R-Type
    `define OPCODE_ALU 5'b01100
42
43
   // I-Type
    `define OPCODE_ALU_IMM 5'b00100
45
   `define OPCODE_LOAD 5'b00000
    `define OPCODE_JALR 5'b11001
46
47
   `define OPCODE_ENV
                         5'b11100
   `define OPCODE_JALR
                         5'b11001
49
   // S-Type
    `define OPCODE_STORE 5'b01000
50
51
   // B-Type
52
    `define OPCODE_BRANCH 5'b11000
53
   // J-Type
    `define OPCODE_JAL
                         5'b11011
55
   // U-Type
56
    `define OPCODE_LUI 5'b01101
   `define OPCODE_AUIPC 5'b00101
57
59 // not use
60
   define OPCODE PASS 5'b00000
61
   /* Func3(3-bits) */
62
63
   // R-Type & I-Type(ALU)
64
   // For R-Type, SUB if inst[30] else ADD
   `define FUNC_ADD
65
   // Shift Left (Logical)
67
   `define FUNC SL
                        3'd1
    `define FUNC_SLT
                         3'd2
   `define FUNC_SLTU
                         3'd3
69
    `define FUNC_XOR 3'd4
70
71 // Shift Right Arith if inst[30] else Logical
```

```
72 define FUNC_SR 3'd5
  73
     `define FUNC_OR
                        3'd6
  74
      `define FUNC_AND
                        3'd7
  75
  76
     // I-Type(Load) & S-Type
  77
     `define FUNC_BYTE 3'd0
     `define FUNC_HALF
  78
                         3'd1
  79
     `define FUNC_WORD
                        3'd2
  80
      `define FUNC_BYTE_UNSIGNED 3'd4
  81
     `define FUNC_HALF_UNSIGNED 3'd5
  82
  83 // B-Type
     `define FUNC_EQ 3'd0
  84
  85
     `define FUNC_NE
                        3'd1
     `define FUNC_LT
                        3'd4
  86
  87 define FUNC_GE
                        3'd5
                        3'd6
  88
      `define FUNC_LTU
     `define FUNC_GEU 3'd7
  89
     /*----*/
  91
     // JAR
  93
     `define FUNC_JALR
                        3'd0
     /* ImmSel signals */
     // NOTE: You may add terms in Lab4-3 to implement more inst.
      `define IMM_SEL_WIDTH 3
  97
     `define IMM_SEL_I `IMM_SEL_WIDTH'd0
  98
  99
     `define IMM_SEL_S `IMM_SEL_WIDTH'd1
     `define IMM_SEL_B `IMM_SEL_WIDTH'd2
 100
     `define IMM_SEL_J `IMM_SEL_WIDTH'd3
 101
      `define IMM_SEL_U \ IMM_SEL_WIDTH'd4
 102
 103
    /*----*/
 104
     /* Mem2Reg signals */
 105
 106
     // NOTE: You may add terms in Lab4-3 to implement more inst.
 107
     `define MEM2REG_WIDTH 2
 108
     define MEM2REG_ALU
 109
                            `MEM2REG_WIDTH'd0
     `define MEM2REG_MEM
                            `MEM2REG_WIDTH'd1
 110
 111 define MEM2REG_PC_PLUS
                            `MEM2REG_WIDTH'd2
 `define YOUR_REGS MY_REGS
```

### 仿真

### SCPU 模块仿真

仿真激励代码 SCPU\_tb 如下:

```
1 module SCPU_tb ();
2    reg clk;
3    reg rst;
4    reg [31:0] inst_in;
5    reg [31:0] Data_in;
```

```
6
      wire MemRW;
 7
      wire [31:0] PC_out; // Next PC
 8
      wire [31:0] Data_out; //Rs2 or Imm
 9
      wire [31:0] Addr_out; //ALU_out
10
      wire [3:0] wea;
11
      SCPU SCPU (
          .clk(clk),
12
13
          .rst(rst),
          .inst_in(inst_in),
14
15
          .Data_in(Data_in),
16
          .MemRW(MemRW),
17
          .PC_out(PC_out),
          .Data_out(Data_out),
18
19
          .Addr_out(Addr_out),
20
          .wea(wea)
21
     );
22
      always begin
23
      #5 clk = \simclk;
24
      end
            # U型指令
25
      //
26
      //
            lui x1, 0x625
                                 # 加载上位立即数到0x00625000
27
            auipc x2, 0xA38
                                # 加载到程序计数器上位立即数到0x00A38000
      //
28
            # 基础算术逻辑指令
29
      //
30
      //
            add x3, x1, x2
                                \# x3 = x1 + x2
      //
            sub x4, x3, x1
                                # x4 = x3 - x1
31
                                \# x5 = x4 \land x3
            xor x5, x4, x3
32
      //
33
     //
            or x6, x5, x4
                                # x6 = x5 | x4
34
      //
            and x7, x6, x5
                                # x7 = x6 & x5
      //
            sll x8, x7, x1
                                \# x8 = x7 << x1
35
                                \# x9 = x8 >> x2
            srl x9, x8, x2
36
      //
37
     //
            sra x10, x9, x1
                               \# x10 = x9 \gg x1  (arithmetic)
38
      //
            slt x11,x10,x9
            sltu x12,x11,x10
39
     //
40
41
      //
             # 立即操作指令
42
      //
             addi x11, x10, 0x10 \# x11 = x10 + 0x10
            xori x12, x11, 0xFF # x12 = x11 \land 0xFF
43
      //
44
             ori x13, x12, 0x1F # x13 = x12 | 0x1F
      //
             andi x14, x13, 0x3F # x14 = x13 & 0x3F
45
      //
46
      //
             slli x15, x14, 0x2 # x15 = x14 << 0x2
47
      //
            srli x16, x15, 0x2 # x16 = x15 >> 0x2
48
             x_{17}, x_{16}, 0x_{2} \# x_{17} = x_{16} >> 0x_{2} \text{ (arithmetic)}
      //
            slti x18,x17,-1
49
     //
50
            sltiu x18,x17,-1
      //
51
52
      //
            # 分支跳转与链接指令
             jal x18, 76 # 跳转到标签end,并将返回地址保存到x18
53
     //
54
            jalr x19, x18, 2 # 通过x18跳到返回地址,保存下一条指令地址到x19
     //
55
56
      //
            # 内存加载与存储指令
            1b \times 20,5(x1)
                                 # 从x1 + arr加载一个字节到x20
57
      //
58
      //
            1h \times 21, 5(x1)
                                   # 加载半字
59
      //
            1w x22, 4(x1)
                                   # 加载字
             1bu x23, 5(x1)
                                   # 无符号加载字节
60
      //
                               # 无符号加载半字
61
      //
             1hu x24, 5(x1)
```

```
//
              sb x20, 5(x1)
                                      # 将x20的最低字节存回内存
 62
 63
       //
              sh x21, 5(x1)
                                      # 存储半字
 64
       //
              sw x22, 4(x1)
                                      # 存储字
 65
       //
              # 分支指令
 66
 67
       //
              beq x21, x22, 28
 68
       //
              bne x21, x22, 28
 69
       //
              blt x21, x22, 24
              bge x21, x22, 16
 70
       //
 71
       //
              bltu x21, x22, 16
       //
              bgeu x21, x22, 8
 72
 73
       // 006250B7
       // 00A38117
 74
 75
       // 002081B3
       // 40118233
 76
 77
       // 003242B3
       // 0042E333
 78
 79
       // 005373B3
       // 00139433
 80
       // 002454B3
 81
 82
       // 4014D533
 83
       // 009525B3
       // 00A5B633
 84
       // 01050593
 85
 86
       // 0FF5C613
 87
       // 01F66693
       // 03F6F713
 88
 89
       // 00271793
 90
       // 0027D813
 91
       // 40285893
       // FFF8A913
 92
 93
       // FFF8B913
 94
       // 04C0096F
 95
       // 002909E7
       // 00508A03
 96
 97
       // 00509A83
       // 0040AB03
 98
       // 0050CB83
 99
       // 0050DC03
100
       // 014082A3
101
       // 015092A3
102
103
       // 0160A223
       // 016A8E63
104
       // 016A9E63
105
       // 016ACC63
106
107
       // 016AD863
       // 016AE863
108
109
       // 016AF463
110
       initial begin
111
         c1k = 0;
112
         rst = 0;
113
         inst_in = 0;
114
         Data_in = 0;
115
         #10 rst = 1;
116
         #10 rst = 0;
         // # U型指令
117
```

```
118
119
         inst_in = 32'h006250B7;
120
         // MemRW = 0;
121
        // PC_out = h00000004;
122
         // Data_out = h00000000;
123
         // Addr_out = h00625000;
         // wea = 4'b0000;
124
125
         // auipc x2, 0xA38
                           # 加载到程序计数器上位立即数到0x00A38000
126
127
         #10 inst_in = 32'h00A38117;
         // MemRW = 0;
128
129
        // PC_out = h00000008;
130
         // Data_out = h00000000;
        // Addr_out = h00A38000;
131
         // wea = 4'b0000;
132
133
         // # 基础算术逻辑指令
134
135
         // add x3, x1, x2
                           \# x3 = x1 + x2
         #10 inst_in = 32'h002081B3;
136
137
        // MemRW = 0;
138
         // PC_out = h0000000C;
        // Data_out = h00a38004;
139
140
         // Addr_out = h0105d004;
141
        // wea = 4'b0000;
142
143
        // sub x4, x3, x1 # x4 = x3 - x1
         #10 inst_in = 32'h40118233;
144
145
        // MemRW = 0;
146
         // PC_out = h00000010;
         // Data_out = h00625000;
147
148
         // Addr_out = h00a38004;
149
        // wea = 4'b0000;
150
151
         // xor x5, x4, x3 # x5 = x4 \land x3
152
         #10 inst_in = 32'h003242B3;
153
        // MemRW = 0;
154
         // PC_out = h00000014;
155
         // Data_out = h0105d004;
         // Addr_out = h01a65000;
156
         // wea = 4'b0000;
157
158
159
         // or x6, x5, x4  # x6 = x5 | x4
         #10 inst_in = 32'h0042E333;
160
161
        // MemRW = 0;
162
         // PC_out = h00000018;
         // Data_out = h00a38004;
163
         // Addr_out = h01a7d004;
164
         // wea = 4'b0000;
165
166
         // and x7, x6, x5 # x7 = x6 & x5
167
168
         #10 inst_in = 32'h005373B3;
169
         // MemRW = 0:
170
         // PC_out = h0000001C;
         // Data_out = h01a65000;
171
172
         // Addr_out = h01a65000;
173
         // wea = 4'b0000;
```

```
174
175
         // sll x8, x7, x1
                                # x8 = x7 << x1
         #10 inst_in = 32'h00139433;
176
177
         // MemRW = 0;
178
         // PC_out = h00000020;
179
         // Data_out = h00625000;
         // Addr_out = h01a65000;
180
         // wea = 4'b0000;
181
182
183
         // srl x9, x8, x2
                               \# x9 = x8 >> x2
         #10 inst_in = 32'h002454B3;
184
185
         // MemRW = 0;
186
         // PC_out = h00000024;
         // Data_out = h00a38004;
187
188
         // Addr_out = h001a6500;
         // wea = 4'b0000;
189
190
                                \# x10 = x9 \gg x1 (arithmetic)
191
         // sra x10, x9, x1
         #10 inst_in = 32'h4014D533;
192
193
         // MemRW = 0;
194
         // PC_out = h00000028;
         // Data_out = h00625000;
195
196
         // Addr_out = h001a6500;
197
         // wea = 4'b0000;
198
                               \# x11 = x10 < x9
199
         // slt x11,x10,x9
200
         #10 inst_in = 32'h009525B3;
201
         // MemRW = 0;
202
         // PC_out = h0000002C;
203
         // Data_out = h001a6500;
204
         // Addr_out = h00000000;
205
         // wea = 4'b0000;
206
                              \# x12 = x11 < x10
207
         // sltu x12,x11,x10
208
         #10 inst_in = 32'h00A5B633;
209
         // MemRW = 0;
210
         // PC_out = h00000030;
211
         // Data_out = h001a6500;
         // Addr_out = h00000001;
212
         // wea = 4'b0000;
213
214
215
         // # 立即操作指令
         // addi x11, x10, 0x10 # x11 = x10 + 0x10
216
         #10 inst_in = 32'h01050593;
217
218
         // MemRW = 0;
219
         // PC_out = h00000034;
220
         // Data_out = h00000000;
221
         // Addr_out = h001a6510;
222
         // wea = 4'b0000;
223
         // xori x12, x11, 0xff # x12 = x11 \land 0xff
224
         #10 inst_in = 32'h0FF5C613;
225
226
         // MemRW = 0;
         // PC_out = h00000038;
227
228
         // Data_out = h00000000;
229
         // Addr_out = h001a65ef;
```

```
230
         // wea = 4'b0000;
231
232
         // ori x13, x12, 0x1F # x13 = x12 | 0x1F
         #10 inst_in = 32'h01F66693;
233
234
         // MemRW = 0;
235
         // PC_out = h0000003C;
236
         // Data_out = h00000000;
237
         // Addr_out = h001a65ff;
238
         // wea = 4'b0000;
239
         // andi x14, x13, 0x3F # x14 = x13 & 0x3F
240
         #10 inst_in = 32'h03F6F713;
241
242
         // MemRW = 0;
243
         // PC_out = h00000040;
244
         // Data_out = h00000000;
245
         // Addr_out = h0000003f;
246
         // wea = 4'b0000;
247
         // slli x15, x14, 0x2 # x15 = x14 << 0x2
248
         #10 inst_in = 32'h00271793;
249
250
         // MemRW = 0;
         // PC_out = h00000044;
251
252
         // Data_out = h00a38004;
253
         // Addr_out = h000000fc;
254
         // wea = 4'b0000;
255
256
         // srli x16, x15, 0x2 # x16 = x15 >> 0x2
257
         #10 inst_in = 32'h0027D813;
258
         // MemRW = 0;
         // PC_out = h00000048;
259
260
         // Data_out = h00a38004;
261
         // Addr_out = h0000003f;
262
         // wea = 4'b0000;
263
264
         // srai x17, x16, 0x2 # x17 = x16 >> 0x2 (arithmetic)
265
         #10 inst_in = 32'h40285893;
266
         // MemRW = 0;
267
         // PC_out = h0000004C;
268
         // Data_out = h00a38004;
269
         // Addr_out = h0000000f;
270
         // wea = 4'b0000;
271
         // slti x18,x17,-1
272
                                \# x18 = x17 < -1
         #10 inst_in = 32'hfff8A913;
273
274
         // MemRW = 0;
275
         // PC_out = h00000050;
276
         // Data_out = h00000000;
277
         // Addr_out = h00000000;
278
         // wea = 4'b0000;
279
280
         // sltiu x18,x17,-1
                                # x18 = x17 < -1
281
         #10 inst_in = 32'hFFF8B913;
282
         // MemRW = 0;
         // PC_out = h00000054;
283
284
         // Data_out = h00000000;
285
         // Addr_out = h00000001;
```

```
286 // wea = 4'b0000;
287
288
        // # 分支跳转与链接指令
        289
        #10 inst_in = 32'h04C0096F;
290
291
        // MemRW = 0;
        // PC_out = h000000a0;
292
293
        // Data_out = h001a6500;
294
        // Addr_out = h0000004c;
295
        // wea = 4'b0000;
296
297
        // jalr x19, x18, 2 # 通过x18跳到返回地址,保存下一条指令地址到x19
298
        #10 inst_in = 32'h002909E7;
299
        // MemRW = 0;
        // PC_out = h0000005a;
300
301
        // Data_out = h00a38004;
302
        // Addr_out = h0000005a;
        // wea = 4'b0000;
303
304
        // # 内存加载与存储指令
305
306
        // 1b x20,5(x1)
                               # 从x1 + arr加载一个字节到x20
        #10 inst_in = 32'h00508A03;
307
308
        Data_in = 32'h0000FF01;
309
        // MemRW = 1;
310
        // PC_out = h0000005e;
        // Data_out = h01a65000;
311
        // Addr_out = h00625005;
312
313
        // wea = 4'b0000;
314
        // 1h x21, 5(x1)
315
                               # 加载半字
316
        #10 inst_in = 32'h00509A83;
317
        // MemRW = 1;
318
        // PC_out = h00000062;
319
        // Data_out = h01a65000;
320
        // Addr_out = h00625005;
321
        // wea = 4'b0000;
322
323
        // 1w x22, 4(x1)
                               # 加载字
324
        #10 inst_in = 32'h0040AB03;
325
        // MemRW = 1;
326
        // PC_out = h00000066;
327
        // Data_out = h00a38004;
        // Addr_out = h00625004;
328
        // wea = 4'b0000;
329
330
331
        // lbu x23, 5(x1)
                          # 无符号加载字节
        #10 inst_in = 32'h0050CB83;
332
333
        // MemRW = 1;
334
        // PC_out = h0000006a;
        // Data_out = h01a65000;
335
336
        // Addr_out = h00625005;
        // wea = 4'b0000:
337
338
339
        // 1hu x24, 5(x1)
                          # 无符号加载半字
340
        #10 inst_in = 32'h0050DC03;
341
        // MemRW = 1;
```

```
342
         // PC_out = h0000006e;
343
         // Data_out = h01a65000;
344
         // Addr_out = h00625005;
         // wea = 4'b0000;
345
346
347
         // sb x20, 5(x1)
                             # 将x20的最低字节存回内存
         #10 inst_in = 32'h014082A3;
348
349
         // MemRW = 1;
350
         // PC_out = h00000072;
351
         // Data_out = hffffff00;
         // Addr_out = h00625005;
352
         // wea = 4'b0010;
353
354
355
         // sh x21, 5(x1)
                                  # 存储半字
         #10 inst_in = 32'h015092A3;
356
357
         // MemRW = 1;
358
         // PC_out = h00000076;
359
         // Data_out = 0000ff00;
360
         // Addr_out = h00625005;
         // wea = 4'b0110;
361
362
         // sw x22, 4(x1)
363
                                   # 存储字
364
         #10 inst_in = 32'h0160A223;
365
         // MemRW = 1;
366
         // PC_out = h0000007a;
         // Data_out = h0000ff01;
367
         // Addr_out = h00625004;
368
369
         // wea = 4'b1111;
370
         // # 分支指令
371
372
         // beq x21, x22, 28
373
         #10 inst_in = 32'h016A8E63;
374
         // MemRW = 0;
375
         // PC_out = h0000007e;
376
         // Data_out = h0000ff01;
377
         // Addr_out = hffff01fe;
378
         // wea = 4'b0000;
379
380
         // bne x21, x22, 28
         #10 inst_in = 32'h016A9E63;
381
382
         // MemRW = 0;
383
         // PC_out = h0000009a;
         // Data_out = h0000ff01;
384
         // Addr_out = h00000000;
385
386
         // wea = 4'b0000;
387
         // blt x21, x22, 24
388
         #10 inst_in = 32'h016ACC63;
389
390
         // MemRW = 0;
         // PC_out = h000000b2;
391
392
         // Data_out = h0000ff01;
         // Addr_out = h00000000:
393
         // wea = 4'b0000;
394
395
396
         // bge x21, x22, 16
         #10 inst_in = 32'h016AD863;
397
```

```
398
         // MemRW = 0;
399
         // PC_out = h000000b6;
400
         // Data_out = h0000ff01;
         // Addr_out = h00000001;
401
         // wea = 4'b0000;
402
403
404
         // bltu x21, x22, 16
         #10 inst_in = 32'h016AE863;
405
         // MemRW = 0;
406
407
         // PC_out = h000000c6;
408
         // Data_out = h0000ff01;
         // Addr_out = h00000000;
409
         // wea = 4'b0000;
410
411
412
         // bgeu x21, x22, 8
         #10 inst_in = 32'h016AF463;
413
414
         // MemRW = 0;
415
         // PC_out = h000000ca;
         // Data_out = h0000ff01;
416
         // Addr_out = h00000001;
417
418
         #10;
419
         $finish();
420
421
       end
     endmodule
```

#### 仿真结果如下





仿真结果符合根据指令集编写的正确输出表

| 相对时间 | 指令<br>(inst_in) | MemRW | mRW PC_out Data_out |           | Addr_out  | wea  |  |
|------|-----------------|-------|---------------------|-----------|-----------|------|--|
| 0    | 32'h006250B7    | 0     | h00000004           | h00000000 | h00625000 | 0000 |  |
| 10   | 32'h00A38117    | 0     | h00000008           | h00000000 | h00A38000 | 0000 |  |
| 20   | 32'h002081B3    | 0     | h0000000C           | h00a38004 | h0105d004 | 0000 |  |
| 30   | 32'h40118233    | 0     | h00000010           | h00625000 | h00a38004 | 0000 |  |
| 40   | 32'h003242B3    | 0     | h00000014           | h0105d004 | h01a65000 | 0000 |  |
| 50   | 32'h0042E333    | 0     | h00000018           | h00a38004 | h01a7d004 | 0000 |  |
| 60   | 32'h005373B3    | 0     | h0000001C           | h01a65000 | h01a65000 | 0000 |  |
| 70   | 32'h00139433    | 0     | h00000020           | h00625000 | h01a65000 | 0000 |  |
| 80   | 32'h002454B3    | 0     | h00000024           | h00a38004 | h001a6500 | 0000 |  |
| 90   | 32'h4014D533    | 0     | h00000028           | h00625000 | h001a6500 | 0000 |  |
| 100  | 32'h009525B3    | 0     | h0000002C           | h001a6500 | h00000000 | 0000 |  |
| 110  | 32'h00A5B633    | 0     | h00000030           | h001a6500 | h00000001 | 0000 |  |
| 120  | 32'h01050593    | 0     | h00000034           | h00000000 | h001a6510 | 0000 |  |
| 130  | 32'h0FF5C613    | 0     | h00000038           | h00000000 | h001a65ef | 0000 |  |
| 140  | 32'h01F66693    | 0     | h0000003C           | h00000000 | h001a65ff | 0000 |  |
| 150  | 32'h03F6F713    | 0     | h00000040           | h00000000 | h0000003f | 0000 |  |
| 160  | 32'h00271793    | 0     | h00000044           | h00a38004 | h000000fc | 0000 |  |
| 170  | 32'h0027D813    | 0     | h00000048           | h00a38004 | h0000003f | 0000 |  |
| 180  | 32'h40285893    | 0     | h0000004C           | h00a38004 | h0000000f | 0000 |  |
| 190  | 32'hFFF8A913    | 0     | h00000050           | h00000000 | h00000000 | 0000 |  |
| 200  | 32'hFFF8B913    | 0     | h00000054           | h00000000 | h00000001 | 0000 |  |
| 210  | 32'h04C0096F    | 0     | h000000a0           | h001a6500 | h0000004c | 0000 |  |
| 220  | 32'h002909E7    | 0     | h0000005a           | h00a38004 | h0000005a | 0000 |  |
| 230  | 32'h00508A03    | 1     | h0000005e           | h01a65000 | h00625005 | 0000 |  |

| 相对时间 | 指令<br>(inst_in) | MemRW | PC_out    | Data_out  | Addr_out  | wea  |
|------|-----------------|-------|-----------|-----------|-----------|------|
| 240  | 32'h00509A83    | 1     | h00000062 | h01a65000 | h00625005 | 0000 |
| 250  | 32'h0040AB03    | 1     | h00000066 | h00a38004 | h00625004 | 0000 |
| 260  | 32'h0050CB83    | 1     | h0000006a | h01a65000 | h00625005 | 0000 |
| ~~~  | 32'h0050DC03    | 1     | h0000006e | h01a65000 | h00625005 | 0000 |
| 280  | 32'h014082A3    | 1     | h00000072 | hffffff00 | h00625005 | 0010 |
| 290  | 32'h015092A3    | 1     | h00000076 | 0000ff00  | h00625005 | 0110 |
| 300  | 32'h0160A223    | 1     | h0000007a | h0000ff01 | h00625004 | 1111 |
| 310  | 32'h016A8E63    | 0     | h0000007e | h0000ff01 | hffff01fe | 0000 |
| 320  | 32'h016A9E63    | 0     | h0000009a | h0000ff01 | h00000000 | 0000 |
| 330  | 32'h016ACC63    | 0     | h000000b2 | h0000ff01 | h00000000 | 0000 |
| 340  | 32'h016AD863    | 0     | h000000b6 | h0000ff01 | h00000001 | 0000 |
| 350  | 32'h016AE863    | 0     | h000000c6 | h0000ff01 | h00000000 | 0000 |
| 360  | 32'h016AF463    | 0     | h000000ca | h0000ff01 | h00000001 | 0000 |

### datapath 模块仿真

如下是仿真代码

```
1 // Testbench for DataPath module
    `timescale 1ns / 1ps
    include "../sources_1/new/Lab4.vh"
 3
    module DataPath_tb;
 5
 6
      // Inputs
 7
      reg clk = 1'b0;
 8
      reg rst;
 9
      reg [31:0] inst_field;
10
      reg [31:0] Data_in;
11
      reg [`IMM_SEL_WIDTH-1:0] ImmSell;
12
      reg ALUSrc_B;
13
      reg [`MEM2REG_WIDTH-1:0] MemtoReg;
14
      reg Jump;
15
      reg Branch;
16
      reg RegWrite;
17
      reg [`ALU_OP_WIDTH-1:0] ALU_Control;
18
      reg sign;
19
      reg [1:0] byte_n;
20
      reg jump_choose;
21
      // Outputs
22
23
      wire [31:0] PC_out;
24
      wire [31:0] Data_out;
25
      wire [31:0] Addr_out;
```

```
26
27
       // Instantiate the Unit Under Test (UUT)
28
       DataPath uut (
29
           .clk(clk),
           .rst(rst),
30
31
           .inst_field(inst_field),
32
           .Data_in(Data_in),
33
           .ImmSell(ImmSell),
34
           .ALUSrc_B(ALUSrc_B),
35
           .MemtoReg(MemtoReg),
36
           .Jump(Jump),
37
           .Branch(Branch),
38
           .RegWrite(RegWrite),
39
           .ALU_Control(ALU_Control),
40
           .sign(sign),
41
           .byte_n(byte_n),
42
           .jump_choose(jump_choose),
43
           .PC_out(PC_out),
44
           .Data_out(Data_out),
45
           .Addr_out(Addr_out)
46
      );
47
48
      // Initialize all inputs
49
      initial begin
50
         rst = 0;
51
         #10 rst = 1;
52
         #10 rst = 0;
53
         // lui x1 1573
54
         inst_field <= 32'h006250B7;</pre>
55
         Data_in <= 32'h00000000;
         ImmSell <= `IMM_SEL_U;</pre>
56
57
         MemtoReg <= `MEM2REG_ALU;</pre>
58
         ALU_Control <= `ALU_OP_R2;
59
         ALUSrc_B <= 1'b1;
60
         Jump <= 1'b0;
61
         Branch <= 1'b0;
62
         RegWrite <= 1'b1;</pre>
63
         sign <= 1'b1;
64
         byte_n <= `WORD;</pre>
65
         jump_choose <= `JUMP_PC_IMM;</pre>
66
         #15:
67
         // auipc x2, 0xA38
68
         inst_field <= 32'h00A38117;</pre>
69
         Data_in <= 32'h00000000;</pre>
70
         ImmSell <= `IMM_SEL_U;</pre>
71
         MemtoReg <= `MEM2REG_IMM_PC;</pre>
72
         ALU_Control <= `ALU_OP_ADD;
73
         ALUSrc_B <= 1'b1;
74
         Jump <= 1'b0;
75
         Branch <= 1'b0;
76
         RegWrite <= 1'b1;</pre>
77
         sign <= 1'b1;
78
         byte_n <= `WORD;</pre>
79
         jump_choose <= `JUMP_PC_IMM;</pre>
80
         #10;
81
```

```
82
          // add x3, x1, x2
 83
          inst_field <= 32'h002081B3;</pre>
 84
          Data_in <= 32'h00000000;
 85
          ImmSell <= 3'b0;</pre>
          MemtoReg <= `MEM2REG_ALU;</pre>
 86
 87
          ALUSrc_B <= 1'b0;
 88
          Jump <= 1'b0;
 89
          Branch <= 1'b0;
          RegWrite <= 1'b1;</pre>
 90
 91
          sign <= 1'b0;
 92
          byte_n <= `WORD;</pre>
 93
          jump_choose <= `JUMP_PC_IMM;</pre>
          ALU_Control <= `ALU_OP_ADD;</pre>
 94
 95
          #10;
 96
 97
          $finish;
 98
 99
        end
100
        // Clock generation
        always #5 clk = \sim clk; // Generate a clock with a period of 10ns
101
102
103
     endmodule
```

#### 以下为仿真图像:



该输入为 SCPU 仿真的前三条代码,仿真图像符合前表

### controler 模块仿真

#### 以下为仿真代码

```
1
    `timescale 1ns / 1ps
 2
    module Controler_tb ();
 3
      wire [4:0] OPcode;
 4
      reg MIO_ready;
 5
      wire [7:0] Fun7;
 6
      wire [2:0] Fun3;
 7
      reg [31:0] inst_field;
 8
      wire CPU_MIO;
9
      wire [3:0] wea;
10
      wire [2:0] ImmSell;
11
      wire [1:0] MemtoReg;
      wire [3:0] ALU_Control;
12
13
      wire ALUSrc_B;
14
      wire Jump;
15
      wire Branch;
```

```
16
      wire RegWrite;
17
      wire sign;
18
      wire [1:0] byte_n;
19
      wire jump_choose;
       Controler uut (
20
21
           .OPcode(OPcode),
22
           .MIO_ready(MIO_ready),
23
           .Fun7(Fun7),
24
           .Fun3(Fun3),
25
           . \  \, \mathsf{CPU\_MIO}(\mathsf{CPU\_MIO}) \,,
26
           .wea(wea),
27
           .ImmSell(ImmSell),
28
           .MemtoReg(MemtoReg),
29
           .ALU_Control(ALU_Control),
30
           .ALUSrc_B(ALUSrc_B),
31
           .Jump(Jump),
32
           .Branch(Branch),
33
           .RegWrite(RegWrite),
34
           .sign(sign),
35
           .byte_n(byte_n),
36
           .jump_choose(jump_choose)
37
      );
38
       assign OPcode = inst_field[6:2];
39
       assign Fun7 = inst_field[31:25];
40
       assign Fun3 = inst_field[14:12];
41
       initial begin
42
         // lui x1 1573
43
         MIO_ready = 1'b1;
44
         inst_field = 32'h006250B7;
45
         #10;
         // add x3, x1, x2
46
47
         inst_field = 32'h002081B3;
48
         #10;
49
         // addi x11, x10, 0x10
50
         inst_field = 32'h01050593;
51
         #10;
52
         // jal x18, 76
53
         inst_field = 32'h04C0096F;
54
         #10;
55
         // 1b x20,5(x1)
56
         inst_field = 32'h00508A03;
57
         #10;
58
         $finish;
59
       end
60
    endmodule
```

#### 以下为仿真图像:

| Name               | Value    | 0.000 ns | 5.000 ns | 10.000 ns | 15.000 ns | 20.000 ns | 25.000 ns | 30.000 ns | 35.000 ns | 40.000 ns | 45.000 ns |
|--------------------|----------|----------|----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|
| Orcode[4:0]        | 00       | C        | d        | (         | le        | 0         | 4         | X         | lb        | , , , , , | 10        |
| ↓ MIO_ready        | 1        |          |          |           |           |           |           |           |           |           |           |
| Fun7[7:0]          | 00       |          | 00       |           |           |           | ,         | 02        | (         | 10        |           |
| Fun3[2:0]          | 0        |          | 5        |           |           |           |           |           |           |           |           |
| inst_field[31:0]   | 00508a03 | 0062     | 50ъ7     | 00 20     | 8163      | 0105      | 0593      | 04c0      | 096f      | 0050      | Sa03      |
| 16 CPU_MIO         | 1        |          |          |           |           |           |           |           |           |           |           |
| ₩ wea[3:0]         | 0        |          | 0        |           |           |           |           |           |           |           |           |
| ImmSell[2:0]       | 0        |          | ı        | *         |           |           |           | X         | 3         | *         | 0         |
| ₩ MemtoReg[1:0]    | 1        |          |          |           | 0         |           |           | X         | 2         | X         | i         |
| ■ ALU_Control[3:0] | 0        |          | 1        | *         |           |           |           | 0         |           |           |           |
| 18 ALUSrc_B        | 1        |          |          |           |           |           |           |           |           |           |           |
| 18 Jump            | 0        |          |          |           |           |           |           |           |           |           |           |
| 18 Branch          | 0        |          |          |           |           |           |           |           |           |           |           |
| 1⊌ RegWrite        | 1        |          |          |           |           |           |           |           |           |           |           |
| 18 sign            | 1        |          |          |           |           |           |           |           |           |           |           |
| byte_n[1:0]        | 0        |          |          |           |           | 2         |           |           |           | *         | 0         |
| 16 jump_choose     | 0        |          |          |           |           |           |           |           |           |           |           |
|                    |          |          |          |           |           |           |           |           |           |           |           |

仿真第一条指令为 lui,可以看到输出 wea 为0不写入, ImmSell 为4是U型指令, Regwrite 为 1, MemtoReg 为0将 ALU 结果写入寄存器, ALUSrc\_B 为1选取立即数作为第二个操作数, ALU\_Control 为d表示 ALU 的操作为保留第二操作数输出, Jump 和 Branch 均为0表示不会跳转,剩余信号不重要;仿真第二条指令为 add,可以看到输出 wea 为0不写入, Regwrite 为1, MemtoReg 为0将 ALU 结果写入寄存器, ALUSrc\_B 为0选取寄存器作为第二个操作数, ALU\_Control 为0表示 ALU 的操作为将第一第二操作数相加输出, Jump 和 Branch 均为0表示不会跳转,剩余信号不重要;仿真第三条指令为 add,可以看到输出 wea 为0不写入, ImmSell 为1是回指令, Regwrite 为1, MemtoReg 为0将 ALU 结果写入寄存器, ALUSrc\_B 为1选取立即数作为第二个操作数, ALU\_Control 为0表示 ALU 的操作为将第一第二操作数相加输出, Jump 和 Branch 均为0表示不会跳转,剩余信号不重要;其余指令照前分析均符合预期.

# 实验结果与分析

可以看到x31为666说明通过验收代码.