# **4008B**4-BIT BINARY FULL ADDER

**DESCRIPTION** — The 4008B is a 4-Bit Binary Full Adder with two 4-bit Data Inputs ( $A_0-A_3$ ,  $B_0-B_3$ ); a Carry Input ( $C_0$ ), four Sum Outputs ( $S_0-S_3$ ) and a Carry Output ( $C_4$ ).

The 4008B uses full lookahead across 4-bits to generate the Carry Output  $(C_4)$ . This minimizes the necessity for extensive "lookahead" and carry-cascading circuits.

#### CARRY LOOKAHEAD BUFFERED OUTPUT

### EASILY CASCADED

#### PIN NAMES

 $S_0-S_3$ 

C<sub>4</sub>

 $A_0$ - $A_3$ ,  $B_0$ - $B_3$  $C_0$  Data Inputs

Carry Input Sum Outputs

Carry Output





DC CHARACTERISTICS: V<sub>DD</sub> as shown, V<sub>SS</sub> = 0 V (See Note 1)

|                 | LIMITS             |    |                       |     |           |                        |     |           |                        |     |           |       |                   |                        |
|-----------------|--------------------|----|-----------------------|-----|-----------|------------------------|-----|-----------|------------------------|-----|-----------|-------|-------------------|------------------------|
| SYMBOL          | PARAMETER          |    | V <sub>DD</sub> = 5 V |     |           | V <sub>DD</sub> ≈ 10 V |     |           | V <sub>DD</sub> = 15 V |     |           | UNITS | TEMP              | TEST CONDITIONS        |
|                 |                    |    | MIN                   | TYP | MAX       | MIN                    | TYP | MAX       | MIN                    | TYP | MAX       | UNITS | , LIVIT           | TEST CONDITIONS        |
| 1 <sub>DD</sub> | Quiescent<br>Power | хс |                       |     | 20<br>100 |                        |     | 300       |                        |     | 80<br>600 | μΑ    | MIN, 25° C<br>MAX | All inputs at          |
|                 | Supply<br>Current  | хм |                       |     | 5<br>150  |                        |     | 10<br>300 |                        |     | 20<br>600 | μΑ    | MIN, 25°C<br>MAX  | 0 V or V <sub>DD</sub> |

## AC CHARACTERISTICS AND SET-UP REQUIREMENTS: $V_{DD}$ as shown, $V_{SS} = 0$ V, $T_{A} = 25^{\circ}$ C (see Note 2)

|                  |                                                                      | LIMITS                |     |     |                        |     |     |                        |     |     |          |                          |
|------------------|----------------------------------------------------------------------|-----------------------|-----|-----|------------------------|-----|-----|------------------------|-----|-----|----------|--------------------------|
| SYMBOL           | PARAMETER                                                            | V <sub>DD</sub> = 5 V |     |     | V <sub>DD</sub> = 10 V |     |     | V <sub>DD</sub> = 15 V |     |     | UNITS    | TEST CONDITIONS          |
|                  |                                                                      | MIN                   | TYP | MAX | MIN                    | TYP | MAX | MIN                    | TYP | MAX | <u>]</u> |                          |
| <sup>t</sup> PLH | Propagation Delay, A <sub>n</sub> , B <sub>n</sub> to S <sub>n</sub> |                       | 150 | 300 |                        | 60  | 140 |                        | 50  | 110 | ns       |                          |
| <sup>t</sup> PHL |                                                                      |                       | 150 | 300 |                        | 60  | 140 |                        | 50  | 110 | ns       |                          |
| <sup>t</sup> PLH | Propagation Delay, Ap, Bp to C4                                      |                       | 138 | 275 |                        | 63  | 130 |                        | 50  | 100 | ns       |                          |
| <sup>t</sup> PHL | 1 Topagation Delay, An, Bn to C4                                     |                       | 138 | 275 |                        | 63  | 130 |                        | 50  | 100 | ns       |                          |
| <sup>t</sup> PLH | Propagation Delay, Co to Sp                                          |                       | 115 | 250 |                        | 69  | 115 |                        | 52  | 90  | ns       | C <sub>L</sub> = 50 pF,  |
| <sup>t</sup> PHL | Fropagation Delay, Co to Sn                                          |                       | 123 | 250 |                        | 69  | 115 | ł                      | 52  | 90  | ns       | R <sub>L</sub> ≈ 200 kΩ, |
| <sup>t</sup> PLH | Proposition Daloy C. to C.                                           |                       | 72  | 200 |                        | 28  | 95  |                        | 23  | 75  | ns       | Input Transition         |
| <sup>t</sup> PHL | Propagation Delay, Co to C4                                          |                       | 95  | 200 |                        | 28  | 95  |                        | 23  | 75  | ns       | Times ≤ 20 ns            |
| <sup>t</sup> TLH | Output Transition Time                                               |                       | 60  | 135 |                        | 30  | 75  |                        | 20  | 45  | ns       |                          |
| <sup>t</sup> THL | Output Transition Time                                               |                       | 60  | 135 |                        | 30  | 75  |                        | 20  | 45  | ns       |                          |

#### NOTES:

- 1. Additional DC Characteristics are listed in this section under 4000B Series CMOS Family Characteristics.
- 2. Propagation Delays and Output Transition Times are graphically described in this section under 4000B Series CMOS Family Characteristics.

## APPLICATION

## A 2-DIGIT BCD TO 7-BIT BINARY DECODER USING THE 4008B



## This datasheet has been downloaded from:

www. Data sheet Catalog.com

Datasheets for electronic components.