# afero

# AFERO-BL24-01 Data Sheet BLE Module



# Revision History

| Revision | Date       | Author | Change Description                                                                                            |
|----------|------------|--------|---------------------------------------------------------------------------------------------------------------|
| 1.0      | 12/15/2015 | RF PD  | Formal release.                                                                                               |
| 1.1      | 12/22/2015 | СМ     | Part number reference to Murata removed, restyling.                                                           |
| 1.2      | 1/18/2016  | СМ     | Added reflow process reference.                                                                               |
| 1.3      | 2/11/2016  | CDV    | Unit abbreviation corrections.                                                                                |
| 1.4      | 3/8/2016   | DI     | Corrected pinout diagram; modified PCB landing pattern diagram; added recommended stencil dimensions diagram. |
| 1.5      | 10/5/2016  | CDV    | Clarification of comparator input.                                                                            |

# **CONTENTS**

| 1  | INTE | RODUCTION                       | 4  |
|----|------|---------------------------------|----|
|    | 1.1  | About Afero                     |    |
|    | 1.2  | Features                        |    |
|    | 1.3  | Applications                    |    |
|    | 1.4  | Block Diagram                   |    |
|    | 1.5  | Acronyms                        |    |
| 2  | MEC  | CHANICAL SPECIFICATION          |    |
|    | 2.1  | Module Dimensions               |    |
|    | 2.2  | Top and Side View               |    |
|    | 2.3  | PCB Footprint Top View          |    |
|    | 2.4  | Pin Configuration               |    |
|    | 2.5  | Recommended PCB Landing Pattern |    |
|    | 2.0  | Recommended Stencil Dimension   | 2  |
| 3  | DC   | ELECTRICAL SPECIFICATION        |    |
|    | 3.1  | Typical Power Consumption       |    |
|    | 3.2  |                                 |    |
|    | 3.3  |                                 |    |
|    |      | UART Interface                  |    |
|    | 3.5  | ADC/Comparator Interface        | b  |
| 4  | RF S | SPECIFICATION                   | 16 |
| 5  | EΝV  | TRONMENTAL SPECIFICATION        | 17 |
|    |      | Absolute Maximum Rating         |    |
|    |      | Recommended Operating Condition |    |
| 6  | APP  | LICATION REFERENCE1             | 18 |
| 7  | ASS  | EMBLY INFORMATION2              | O: |
| 8  | PAC  | CKAGING AND MARKING INFORMATION | 21 |
|    | 8.1  | Carrier Dimensions              |    |
|    | 8.2  | Moisture Sensitivity Level      | 23 |
|    |      | HS INFORMATION2                 |    |
|    |      | DERING INFORMATION2             |    |
| ΙU | ORI  |                                 |    |
| 11 | TEC  | HNICAL SUDDODT CONTACT          | 2  |

## **FIGURES**

| Figure 1.1 Block Diagram                                               | 6 |
|------------------------------------------------------------------------|---|
| Figure 2.1 Module Top and Side View (Unit: mm)                         |   |
| Figure 2.2 Module Footprint Top View (Unit: mm)                        |   |
| Figure 2.3 Pinout Diagram Top View                                     |   |
| Figure 2.4 Recommended PCB Landing Pattern                             |   |
| Figure 2.5 Recommended Stencil Dimension                               |   |
| Figure 3.1 SPI Slave timing diagram, one byte transmission, SPI Mode 0 |   |
| Figure 6.1 Reference Design                                            |   |
| Figure 7.1 Reflow soldering standard conditions (Example)              |   |
| Figure 8.1 Carrier Tape Dimensions (Unit: mm)                          |   |
| Figure 8.2 Packaging Reel Dimensions (Unit: mm)                        |   |
|                                                                        |   |

# **TABLES**

| Table 2.1: Module Dimensions              | 7  |
|-------------------------------------------|----|
| Table 2.2 Pinouts                         | 10 |
| Table 3.1 Typical Power Consumption       | 13 |
| Table 3.2 Digital I/O Characteristics     |    |
| Table 3.3 SPI Slave Characteristics       |    |
| Table 3.4 SPI Slave Timing Parameters     | 14 |
| Table 3.5 UART Interface Parameters       |    |
| Table 3.6 Auxiliary ADC Characteristics   | 15 |
| Table 4.1 RF Characteristics              |    |
| Table 5.1 Absolute Maximum Rating         | 17 |
| Table 5.2 Recommended Operating Condition |    |
|                                           |    |

#### 1 Introduction

AFERO-BL24-01 is a Bluetooth<sup>®</sup> Smart module. It enables ultra-low power connectivity for data communication. The product integrates a Bluetooth Low Energy IC, security IC, RF front end, and crystal into a very small package. This is an ideal solution for Internet of Things (IoT) application.

#### 1.1 About Afero

Afero builds integrated hardware, software, and cloud services for IoT connectivity and data analytics. The Afero turnkey platform incorporates a secure Bluetooth® Smart module, scalable cloud services, and a range of development tools that enable companies and developers to quickly prototype and build connected devices.

The Afero platform is vertically integrated, giving developers a solution that combines security and connectivity at the three key touch points for all connected devices:

- Product (embedded secure radio module)
- Mobile (app-level monitoring and control)
- Cloud (web APIs)

This vertical integration accelerates the creation of connected devices by minimizing the investment normally required for software development and testing -- while ensuring a secure and scalable solution.

The Afero Secure Radio module (ASR-1, P/N AFERO-BL24-01) comes programmed with authentication, encryption, and connection management software, ensuring a reliable connection to the Afero Cloud. The Afero mobile application, available for both Android and iOS phones, allows users to manage their smart devices and services from their phone. Afero Dynamic Hub Technology further extends users' control over their devices by providing a secure network that connects wirelessly to the Afero Cloud using LTE.

Developers wanting to build or prototype connected products Powered by Afero can choose from the following options:

- An Afero Modulo development board (P/N: AFERO-DB-01), to be used standalone or in conjunction with an external board equipped with its own microcontroller.
- An Afero Plinto shield (P/N: AFERO-DB-02), to be used in conjunction with an Arduino<sup>®</sup> board.
- A standalone ASR-1 (P/N: AFERO-BL24-01), to be directly integrated into a product and used either standalone (multiple I/O ports provided) or used in conjunction with a host microcontroller.

Afero development boards and tools are available at developer.afero.io. Your ASR-1 must be activated before it will function. For more information about ASR-1 activation, go to afero.io/activate.

#### 1.2 Features

- Bluetooth 4.1
- Dimensions: 7.5 x 8.0 x 1.8 mm
- Package: LGA
- Antenna Configuration: RF pin
- Maximum transmit power: +3.5dBm (at antenna port)
- Receive sensitivity: -92dBm
- Power consumption: TX/RX peak current 15.5mA/14.5mA
- Host interface: SPI
- Other interfaces: 4xGPIO, 1xComparator with optional external voltage reference, Debug UART
- Operating temperature range: -20° C to 75° C
- Bluetooth, RoHS compliant
- MSL Level 3, in accordance with JEDEC J-STD-020

#### 1.3 Applications

• Home Automation

## 1.4 Block Diagram



Figure 1.1 Block Diagram

#### 1.5 Acronyms

| AIO   | Analog Input / Output                              |
|-------|----------------------------------------------------|
| BTLE  | Bluetooth Low Energy or Bluetooth Smart technology |
| GAP   | Generic Access Profile                             |
| GATT  | Generic ATTribute protocol                         |
| HID   | Human Interface Device                             |
| I2C   | Inter-Integrated Circuit communications protocol   |
| L2CAP | Logical Link Control and Adaptation Protocol       |
| MCU   | MicroController Unit                               |
| PIO   | Programmable Input / Output                        |
| PWM   | Pulse Width Modulation                             |
| SPI   | Serial Peripheral Interface                        |
| UART  | Universal Asynchronous Receiver Transmitter        |

# 2 Mechanical Specification

#### 2.1 Module Dimensions

Table 2.1: Module Dimensions

| Parameter             | Typical         | Unit |
|-----------------------|-----------------|------|
| Dimension (L x W x H) | 7.5 x 8.0 x 1.8 | mm   |
| Dimension tolerances  | ±0.2            | mm   |

#### 2.2 Top and Side View





Figure 2.1 Module Top and Side View (Unit: mm)

## 2.3 PCB Footprint Top View



Figure 2.2 Module Footprint Top View (Unit: mm)

## 2.4 Pin Configuration



Figure 2.3 Pinout Diagram Top View

Table 2.2 Pinouts

| Pin# | Pin Name    | I/O              | Description                         |
|------|-------------|------------------|-------------------------------------|
| 1    | HOST_INT_B  | O,<br>open-drain | GPIO; host interrupt                |
| 2    | IO0/A0      | 1/0              | GPIO; ADC input 0                   |
| 3    | IO1/A1      | 1/0              | GPIO; ADC input 1                   |
| 4    | IO2/A2      | 1/0              | GPIO; ADC input 2                   |
| 5    | IO3/AREF    | 1/0              | GPIO; ADC reference voltage         |
| 6    | Vcc         | I                | Module power input                  |
| 7    | SPI_MISO    | 0                | GPIO; SPI master input/slave output |
| 8    | SPI_SCS     | I                | GPIO; SPI slave select              |
| 9    | SPI_SCLK    | I                | GPIO; SPI clock                     |
| 10   | SPI_MOSI    | I                | GPIO; SPI master output/slave input |
| 11   | GND         |                  | Ground                              |
| 12   | RES1        | 1/0              | Reserved for factory use            |
| 13   | RES2        | 1/0              | Reserved for factory use            |
| 14   | DBG_UART_RX | I                | Debugging/factory UART RX           |
| 15   | DBG_UART_TX | 0                | Debugging/factory UART TX           |
| 16   | GND         |                  | Ground                              |
| 17   | RF_ANT_OUT  | 1/0              | RF Signal Out                       |
| 18   | GND         |                  | Ground                              |
| 19   | RSTB        | I                | System reset (active low)           |
| 20   | RES3        | I                | Reserved for future use             |
| 21   | GND         |                  | Ground                              |
| 22   | GND         |                  | Ground                              |
| 23   | GND         |                  | Ground                              |
| 24   | GND         |                  | Ground                              |

## 2.5 Recommended PCB Landing Pattern



Figure 2.4 Recommended PCB Landing Pattern

## 2.6 Recommended Stencil Dimension



Figure 2.5 Recommended Stencil Dimension

# 3 DC Electrical Specification

#### 3.1 Typical Power Consumption

Table 3.1 Typical Power Consumption

|                          | Current | Unit |
|--------------------------|---------|------|
| TX Active (peak current) | 15.5    | mΑ   |
| RX Active (peak current) | 14.5    | mA   |

#### 3.2 GPIO Specification

A Total of 4 lines of programmable bidirectional I/O are provided. 3 of the GPIO lines can be configured to analog ADC/comparator inputs and one (IO3/AREF) can be configured as an external analog reference.

Table 3.2 Digital I/O Characteristics

| Input Voltage Levels                                         | Min.                     | Тур. | Max.                     | Unit |
|--------------------------------------------------------------|--------------------------|------|--------------------------|------|
| V <sub>H</sub> input logic level high                        | 0.7 x V <sub>CC</sub> ** | -    | V <sub>CC</sub> **       | V    |
| V <sub>IL</sub> input logic level low                        | V <sub>SS</sub>          | -    | 0.3 x V <sub>CC</sub> ** | V    |
| V <sub>OH</sub> output logic level high (std. drive, 0.5 mA) | V <sub>CC</sub> **-0.3   | -    | V <sub>CC</sub> **       | V    |
| V <sub>OH</sub> output logic level high (high drive, 5 mA)*  | V <sub>CC</sub> **-0.3   | -    | V <sub>CC</sub> **       | V    |
| V <sub>OL</sub> output logic level low (std. drive, 0.5 mA)  | V <sub>SS</sub> **       | -    | 0.3                      | V    |
| V <sub>OL</sub> output logic level low (high drive, 5 mA)    | V <sub>SS</sub> **       | -    | 0.3                      | V    |
| R <sub>PU</sub> Pull-up resistance                           | 11                       | 13   | 16                       | kΩ   |
| R <sub>PD</sub> Pull-down resistance                         | 11                       | 13   | 16                       | kΩ   |

<sup>\*</sup> Maximum number of pins with 5mA high driver is 3.

#### 3.3 SPI Interface

The SPI interface operates in slave mode, at up to 1MHz.

#### 3.3.1 SPI Slave Specification

Table 3.3 SPI Slave Characteristics

| Parameters            | Description                            | Min.  | Тур. | Max. | Unit |
|-----------------------|----------------------------------------|-------|------|------|------|
| I <sub>SPIS125K</sub> | Run current for SPI slave at 125 kbps* |       | 180  |      | μΑ   |
| I <sub>SPIS2M</sub>   | Run current for SPI slave at 2Mbps*    |       | 183  |      | μΑ   |
| f <sub>SPIS</sub>     | Bit rates for SPIS                     | 0.125 |      | 1    | Mbps |

<sup>\*</sup> CSN asserted.

<sup>\*\*</sup> V<sub>CC</sub> is 3.3V; V<sub>SS</sub> is 0V



Figure 3.1 SPI Slave timing diagram, one byte transmission, SPI Mode 0

Table 3.4 SPI Slave Timing Parameters

| Parameters                     | Description        | Note                     | Min.  | Typ. | Max. | Unit |
|--------------------------------|--------------------|--------------------------|-------|------|------|------|
| t <sub>DC</sub>                | Data to SCK setup  |                          | 10    |      |      | ns   |
| t <sub>DH</sub>                | SCK to Data hold   |                          | 10    |      |      | ns   |
| +                              | CSN to Data valid  | Low power mode*          |       |      | 7100 | ns   |
| t <sub>CSD</sub>               | CSN to Data valid  | Constant latency mode*   |       |      | 2100 | ns   |
| t <sub>CD</sub>                | SCK to Data valid  | C <sub>LOAD</sub> = 10pF |       |      | 97** | ns   |
| t <sub>CL</sub>                | SCK Low time       |                          | 40    |      |      | ns   |
| t <sub>CH</sub>                | SCK High time      |                          | 40    |      |      | ns   |
| 1                              | CCN to CCK coture  | Low power mode*          | 7000  |      |      | ns   |
| tcc                            | CSN to SCK setup   | Constant latency mode*   | 2000  |      |      | ns   |
| +                              | Last SCK edge to   |                          | 2000  |      |      | ns   |
| t <sub>CCH</sub>               | CSN Hold           |                          |       |      |      |      |
| t <sub>CWH</sub>               | CSN Inactive time  |                          | 300   |      |      | ns   |
| +                              | CSN to Output High |                          |       |      | 40   | ns   |
| t <sub>CDZ</sub>               | Z                  |                          |       |      |      |      |
| f <sub>SCK</sub>               | SCK frequency      |                          | 0.125 |      | 1    | MHz  |
| +_ +_                          | SCK Rise and Fall  |                          |       |      | 100  | ns   |
| t <sub>R</sub> ,t <sub>F</sub> | time               |                          |       |      |      |      |

<sup>\*\*</sup> Increases/decreases with 1.2 ns/pF load.

#### 3.4 UART Interface

The UART interface offers fast, full-duplex, asynchronous serial communication support in hardware up to 115.2 kbps. Parity checking is supported.

Table 3.5 UART Interface Parameters

| Parameters            | Description               | Min. | Тур. | Max. | Unit |
|-----------------------|---------------------------|------|------|------|------|
| I <sub>UART115k</sub> | Run current at 115200 bps | -    | 220  | -    | μΑ   |
| I <sub>UART1k2</sub>  | Run current at 1200 bps   | -    | 210  | -    | μΑ   |
| f <sub>UART</sub>     | Baud rate for UART        | 1.2  | -    | 1000 | kbps |

## 3.5 ADC/Comparator Interface

The module supports one comparator input on pins IO 0-2. The comparator has an optional external reference voltage on IO3/AVREF or it can use an internal voltage reference of 1-8 8ths of  $V_{\rm CC}$ .

Table 3.6 Auxiliary ADC Characteristics

| Parameters                 | Description                                                                                 | Min. | Typ. | Max. | Unit   |
|----------------------------|---------------------------------------------------------------------------------------------|------|------|------|--------|
| DNL <sub>10b</sub>         | Differential non-linearity (10-bit mode)                                                    |      | < 1  |      | LSB    |
| INL <sub>10b</sub>         | Integral non-linearity (10-bit mode)                                                        |      | 2    |      | LSB    |
| V <sub>os</sub>            | Offset error.                                                                               | -2   |      | +2   | %      |
| e <sub>G*</sub>            | Gain error.                                                                                 | -2   |      | +2   | %      |
| V <sub>REF_VBG</sub>       | Internal Band Gap reference voltage (VBG).                                                  |      | 1.2  |      | V      |
| V <sub>REF_VBG_ERR</sub>   | Internal Band Gap reference voltage error.                                                  | -1.5 |      | +1.5 | %      |
| V <sub>REF_VBG_DRIFT</sub> | Internal Band Gap reference voltage drift.                                                  | -200 |      | +200 | ppm/°C |
| V <sub>REF_EXT</sub>       | External reference voltage (AREFO/1).                                                       | 0.83 | 1.2  | 1.3  | V      |
|                            | Limited supply voltage range for ADC using $V_{\text{CC}}$ with prescaler as the reference. | 1.7  |      | 2.6  | V      |
| V <sub>REF_VDD_LIM</sub>   | CONFIG.REFSEL = SupplyOneHalfPrescaling                                                     |      |      |      |        |
|                            | CONFIG.REFSEL = SupplyOneThirdPrescaling                                                    | 2.5  |      | 3.6  | V      |
| t <sub>ADC10b</sub>        | Time required to convert a single sample in 10-bit mode.                                    |      | 68   |      | μs     |
| t <sub>ADC9b</sub>         | Time required to convert a single sample in 9-bit mode.                                     |      | 36   |      | μs     |
| t <sub>ADC8b</sub>         | Time required to convert a single sample in 8-bit mode.                                     |      | 20   |      | μs     |
| I <sub>ADC</sub>           | Current drawn by ADC during conversion.                                                     |      | 260  |      | μΔ     |
| ADC_ERR_1V8                | Absolute error when used for battery measurement at                                         |      | 3    |      | LSB    |
| ADC_ERR_2V2                | 1.8 V, 2.2 V, 2.6 V, 3.0 V, and 3.4 V.                                                      |      | 2    |      | LSB    |
| ADC_ERR_2V6                |                                                                                             |      | 1    |      | LSB    |
| ADC_ERR_3V0                |                                                                                             |      | 1    |      | LSB    |
| ADC_ERR_3V4                |                                                                                             |      | 1    |      | LSB    |

 $<sup>^{\</sup>star}$  Source impedance less than 5 k $\Omega$ .

<sup>\*\*</sup> Internal reference, input from  $V_{CC}/3$ , 10-bit mode.  $V_{CC}$  is 3.3V.

# 4 RF Specification

Conditions: 25°C,  $V_{CC}$ =3.3V, Parameters measured at RF connector.

Table 4.1 RF Characteristics

| RF Characteristics                                      | Specification |      |      | Unit  |
|---------------------------------------------------------|---------------|------|------|-------|
| NI Olidiacteristics                                     | Min.          | Тур. | Max. | Offic |
| Center frequency                                        | 2402          | -    | 2480 | MHz   |
| Channel Spacing                                         | -             | 2    | -    | MHz   |
| Number of RF Channels                                   | -             | 40   | -    | -     |
| Output power                                            | -             | 3.5  | -    | dBm   |
| Modulation Characteristics                              |               |      |      |       |
| 1) Δf1 <sub>avg</sub>                                   | 225           | -    | 275  | kHz   |
| 2) Δf2 <sub>max</sub> (at 99.9%)                        | 185           | -    | -    | kHz   |
| 3) Δf2 <sub>avg</sub> / Δf1 <sub>avg</sub>              | 0.8           | -    | -    | -     |
| Carrier frequency offset and drift                      |               |      |      |       |
| 1) Frequency offset:   f <sub>n</sub> - f <sub>TX</sub> | -             | -    | 150  | kHz   |
| 2) Frequency drift:   f <sub>0</sub> - f <sub>n</sub>   | -             | -    | 50   | kHz   |
| 3) Drift rate #0:   f <sub>1</sub> - f <sub>0</sub>     | -             | -    | 20   | kHz   |
| 4) Drift rate #n:   f <sub>n</sub> - f <sub>n-5</sub>   | -             | -    | 20   | kHz   |
| Receiver sensitivity (PER < 30.8%)                      | -             | -92  | -70  | dBm   |
| Maximum input signal level (PER < 30.8%)                | -10           | -    | -    | dBm   |

# 5 Environmental Specification

## 5.1 Absolute Maximum Rating

Table 5.1 Absolute Maximum Rating

| Description           | Min  | Max                  | Unit |
|-----------------------|------|----------------------|------|
| Storage temperature   | -40  | 85                   | °C   |
| Operating temperature | -20  | 75                   | °C   |
| V <sub>CC</sub>       | -0.3 | +3.9                 | V    |
| VIO                   | -0.3 | V <sub>CC</sub> +0.3 | V    |

### 5.2 Recommended Operating Condition

Table 5.2 Recommended Operating Condition

| Parameter                   | Min | Мах | Unit |
|-----------------------------|-----|-----|------|
| Operating Temperature Range | -20 | 75  | °C   |
| Vcc                         | 2.1 | 3.6 | V    |

# 6 Application Reference



18



Figure 6.1 Reference Design

# 7 Assembly Information

When attaching the ASR-1 module to its host PCB, use the recommended lead-free soldering reflow profile shown in the graph below.

The metal shield is nickel silver plated and the reflow condition may change color to brown. Use of N2 reflow is recommended to prevent any color change.

When products are immersed in solvent after mounting, pay special attention to maintain the temperature difference within 100°C. Set up the highest temperature of reflow within 260°C.



Figure 7.1 Reflow soldering standard conditions (Example)

The module is designed to withstand two reflows.

Use rosin type flux or weakly active flux with a chlorine content of 0.2 wt % or less.

Since this Product is Moisture Sensitive, no cleaning is permitted.

# 8 Packaging and Marking Information

#### 8.1 Carrier Dimensions



| Symbol     | AO               | В0      | W                 | F                 | E1                | P1               |
|------------|------------------|---------|-------------------|-------------------|-------------------|------------------|
| Value (mm) | 7.9±0.1          | 8.4±0.1 | 16.0± <b>0</b> .2 | 7.5 <b>±0</b> .1  | 1.75 <b>±0</b> .1 | 12.0±0.1         |
| Symbol     | P2               | P0      | D0                | K0                | D1                | T                |
| Value (mm) | 2.0 <b>±0</b> .1 | 4.0±0.1 | 1.5 +0.1/-0       | 2.02 <b>±0</b> .1 | 1.5±0.1           | <b>0.3</b> ±0.05 |
| Symbol     | R1               | R2      | R3                | θ                 |                   |                  |
| Value (mm) | 0.3 MAX          | 0.3 MAX | 0.3 MAX           | 3° MAX            |                   |                  |

Figure 8.1 Carrier Tape Dimensions (Unit: mm)



Figure 8.2 Packaging Reel Dimensions (Unit: mm)

#### 8.2 Moisture Sensitivity Level

The AFERO-BL24-01 is qualified to moisture sensitivity level 3 in accordance with JEDEC J-STD-020.

## 9 RoHS Information

The AFERO-BL24-01 module conforms to RoHS requirement.

# 10 Ordering Information

| Product          | Part Number   | Standard Order Increment |
|------------------|---------------|--------------------------|
| ASR-1 BLE Module | AFERO-BL24-01 | 1000 pc                  |

# 11 Technical Support Contact

Afero, Inc. 4970 El Camino Real Suite 100 Los Altos, CA 94022 USA