

# RX230 Group, RX231 Group Renesas MCUs

R01DS0261EJ0110 Rev.1.10 Oct 30, 2015

54-MHz 32-bit RX MCUs, built-in FPU, 88.56 DMIPS, up to 512-KB flash memory, various communication functions including USB 2.0 full-speed host/function/OTG, CAN, SD host interface, serial sound interface, capacitive touch sensing unit, 12-bit A/D, 12-bit D/A, RTC, AES, MPU security functions

### **Features**

#### ■ 32-bit RXv2 CPU core

- Max. operating frequency: 54 MHz
   Capable of 88.56 DMIPS in operation at 54 MHz
- Enhanced DSP: 32-bit multiply-accumulate and 16-bit
- multiply-subtract instructions supported

   Built-in FPU: 32-bit single-precision floating point (compliant to IEEE754)
- Divider (fastest instruction execution takes two CPU clock cycles)
- · Fast interrupt
- CISC Harvard architecture with 5-stage pipeline
- Variable-length instructions, ultra-compact code
- On-chip debugging circuit
- · Memory protection unit (MPU) supported

#### ■ Low power design and architecture

- Operation from a single 1.8-V to 5.5-V supply
- RTC capable of operating on the battery backup power supply
- Three low power consumption modes
- Low power timer (LPT) that operates during the software standby state

#### ■ On-chip flash memory for code

- 128- to 512-Kbyte capacities
- On-board or off-board user programming
- Programmable at 1.8 V
- For instructions and operands

#### ■ On-chip data flash memory

- 8 Kbytes (1,000,000 program/erase cycles (typ.))
- BGO (Background Operation)

#### ■ On-chip SRAM, no wait states

• 32- to 64-Kbyte size capacities

#### ■ Data transfer functions

- DMAC: Incorporates four channels
- DTC: Four transfer modes

#### **■ ELC**

- · Module operation can be initiated by event signals without using
- Linked operation between modules is possible while the CPU is sleeping.

#### ■ Reset and supply management

- Eight types of reset, including the power-on reset (POR)
  Low voltage detection (LVD) with voltage settings

#### ■ Clock functions

- Main clock oscillator frequency: 1 to 20 MHz

- External clock input frequency: Up to 20 MHz
   Sub-clock oscillator frequency: 32.768 kHz
   PLL circuit input: 4 MHz to 12.5 MHz
   On-chip low- and high-speed oscillators, dedicated on-chip low-speed oscillator for the IWDT
- USB-dedicated PLL circuit: 4, 6, 8, or 12 MHz
- 54 MHz can be set for the system clock and 48 MHz for the USB clock
- Generation of a dedicated 32.768-kHz clock for the RTC
- Clock frequency accuracy measurement circuit (CAC)

### ■ Realtime clock

- Adjustment functions (30 seconds, leap year, and error)
- Calendar count mode or binary count mode selectable
- · Time capture function
- · Time capture on event-signal input through external pins

#### ■ Independent watchdog timer

 15-kHz on-chip oscillator produces a dedicated clock signal to drive IWDT operation.

### ■ Useful functions for IEC60730 compliance

· Self-diagnostic and disconnection-detection assistance functions for the A/D converter, clock frequency accuracy measurement circuit, independent watchdog timer, RAM test assistance functions using the DOC, etc.

#### ■ External address space

- Four CS areas (4 × 16 Mbytes)
- 8- or 16-bit bus space is selectable per area

Input/output functions selectable from multiple pins



 $\begin{array}{ll} PLQP0100KB-B & 14\times14~mm,\,0.5~mm~pitch\\ PLQP0064KB-C & 10\times10~mm,\,0.5~mm~pitch\\ PLQP0048KB-B & 7\times7~mm,\,0.5~mm~pitch \end{array}$ 



PWQN0064KC-A  $9 \times 9$  mm, 0.5 mm pitch PWQN0048KB-A  $7 \times 7$  mm, 0.5 mm pitch



PTLG0100KA-A  $5.5 \times 5.5$  mm, 0.5 mm pitch PWLG0064KA-A  $5 \times 5$  mm, 0.5 mm pitch

#### ■ Up to 14 communication functions

- USB 2.0 host/function/On-The-Go (OTG) (one channel), full-speed = 12 Mbps, low-speed = 1.5 Mbps, isochronous transfer, and BC (Battery Charger) supported
- CAN (one channel) compliant to ISO11898-1: Transfer at up to 1 Mbps
- SCI with many useful functions (up to 7 channels) Asynchronous mode, clock synchronous mode, smart card interface Reduction of errors in communications using the bit modulation function
- IrDA interface (one channel, in cooperation with the SCI5)
- 12C bus interface: Transfer at up to 400 kbps, capable of SMBus operation (one channel)
- RSPI (one channel): Transfer at up to 16 Mbps
- Serial sound interface (one channel)
- SD host interface (optional: one channel) SD memory/ SDIO 1-bit or 4-bit SD bus supported

Note: 48-pin packages support 1-bit mode only

# ■ Up to 20 extended-function timers

- 16-bit MTU: input capture, output compare, complementary PWM output, phase counting mode (six channels)
- 16-bit TPU: input capture, output compare, phase counting mode (six channels)
- 8-bit TMR (four channels)
- 16-bit compare-match timers (four channels)

### ■ 12-bit A/D converter

- Capable of conversion within 0.83  $\mu s$
- 24 channels
- Sampling time can be set for each channel
- Self-diagnostic function and analog input disconnection detection assistance function

#### ■ 12-bit D/A converter

· Two channels

#### ■ Capacitive touch sensing unit

- Self-capacitance method: A single pin configures a single key, supporting up to 24 keys
- Mutual capacitance method: Matrix configuration with 24 pins, supporting up to 144 keys

#### ■ Analog comparator

Two channels × two units

#### ■ General I/O ports

• 5-V tolerant, open drain, input pull-up, switching of driving capacity

### ■ Security Functions (TSIP-Lite)

- Unauthorized access to the encryption engine is disabled and imposture and falsification of information are prevented
- Safe management of keys
- 128- or 256-bit key length of AES for ECB, CBC, GCM, others
- True random number generator

#### Temperature sensor

### ■ Operating temperature range

- -40 to +85°C
- −40 to +105°C

### Applications

General industrial and consumer equipment



# 1. Overview

# 1.1 Outline of Specifications

Table 1.1 lists the specifications, and Table 1.2 gives a comparison of the functions of the products in different packages.

Table 1.1 is for products with the greatest number of functions, so the number of peripheral modules and channels will differ in accordance with the package type. For details, see Table 1.2, Comparison of Functions for Different Packages.

Table 1.1 Outline of Specifications (1/4)

| Classification    | Module/Function                   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
|-------------------|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| CPU               | CPU                               | <ul> <li>Maximum operating frequency: 54 MHz</li> <li>32-bit RX CPU (RX v2)</li> <li>Minimum instruction execution time: One instruction per clock cycle</li> <li>Address space: 4-Gbyte linear</li> <li>Register set General purpose: Sixteen 32-bit registers Control: Ten 32-bit registers Accumulator: Two 72-bit registers Accumulator: Two 72-bit registers  Basic instructions: 75 (variable-length instruction format)</li> <li>Floating-point instructions: 11</li> <li>DSP instructions: 23</li> <li>Addressing modes: 10</li> <li>Data arrangement Instructions: Little endian Data: Selectable as little endian or big endian</li> <li>On-chip 32-bit multiplier: 32-bit → 32-bit → 64-bit</li> <li>On-chip divider: 32-bit ÷ 32-bit → 32 bits</li> <li>Barrrel shifter: 32 bits</li> <li>Memory protection unit (MPU)</li> </ul>                                                                                                                                                                          |  |  |  |  |  |  |
|                   | FPU                               | Single precision (32-bit) floating point     Data types and floating-point exceptions in conformance with the IEEE754 standard                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |
| Memory            | ROM                               | <ul> <li>Capacity: 128/256/384/512 Kbytes</li> <li>Up to 32 MHz: No-wait memory access</li> <li>32 to 54 MHz: Wait state required. No wait state if the instruction is served by a ROM accelerator hit.</li> <li>Programming/erasing method:</li> <li>Serial programming (asynchronous serial communication/USB communication), self-programming</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
|                   | RAM                               | Capacity: 32/64 Kbytes     54 MHz, no-wait memory access                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |
|                   | E2 DataFlash                      | Capacity: 8 Kbytes     Number of erase/write cycles: 1,000,000 (typ)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |
| MCU operating mo  | ode                               | Single-chip mode, on-chip ROM enabled expansion mode, and on-chip ROM disabled expansion mode (software switching)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |
| Clock             | Clock generation circuit          | <ul> <li>Main clock oscillator, sub-clock oscillator, low-speed on-chip oscillator, high-speed on-chip oscillator, PLL frequency synthesizer, USB-dedicated PLL frequency synthesizer, and IWDT-dedicated on-chip oscillator</li> <li>Oscillation stop detection: Available</li> <li>Clock frequency accuracy measurement circuit (CAC)</li> <li>Independent settings for the system clock (ICLK), peripheral module clock (PCLK), external bus clock (BCLK), and FlashIF clock (FCLK)</li> <li>The CPU and system sections such as other bus masters run in synchronization with the system clock (ICLK): 54 MHz (at max.)</li> <li>MTU2a runs in synchronization with the PCLKA: 54 MHz (at max.)</li> <li>The ADCLK for the S12AD runs in synchronization with the PCLKD: 54 MHz (at max.)</li> <li>Peripheral modules other than MTU2a and S12ADE run in synchronization with the PCLKB: 32 MHz (at max.)</li> <li>The flash peripheral circuit runs in synchronization with the FCLK: 32 MHz (at max.)</li> </ul> |  |  |  |  |  |  |
| Resets            |                                   | RES# pin reset, power-on reset, voltage monitoring reset, watchdog timer reset, independent watchdog timer reset, and software reset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |
| Voltage detection | Voltage detection circuit (LVDAb) | When the voltage on VCC falls below the voltage detection level, an internal reset or internal interrupt is generated.  Voltage detection circuit 0 is capable of selecting the detection voltage from 4 levels  Voltage detection circuit 1 is capable of selecting the detection voltage from 14 levels  Voltage detection circuit 2 is capable of selecting the detection voltage from 4 levels                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |

Table 1.1 Outline of Specifications (2/4)

| Classification        | Module/Function                                   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |  |
|-----------------------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Low power consumption | Low power consumption functions                   | Module stop function     Three low power consumption modes     Sleep mode, deep sleep mode, and software standby mode     Low power timer that operates during the software standby state                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |  |
|                       | Function for lower operating<br>power consumption | <ul> <li>Operating power control modes</li> <li>High-speed operating mode, middle-speed operating mode, and low-speed operating mode</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |
| Interrupt             | Interrupt controller (ICUb)                       | <ul> <li>Interrupt vectors: 167</li> <li>External interrupts: 9 (NMI, IRQ0 to IRQ7 pins)</li> <li>Non-maskable interrupts: 7 (NMI pin, oscillation stop detection interrupt, voltage monitoring 1 interrupt, voltage monitoring 2 interrupt, WDT interrupt, IWDT interrupt, and VBATT power monitoring interrupt)</li> <li>16 levels specifiable for the order of priority</li> </ul>                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |
| External bus exte     | ension                                            | <ul> <li>The external address space can be divided into four areas (CS0 to CS3), each with independent control of access settings.</li> <li>Capacity of each area: 16 Mbytes (CS0 to CS3)</li> <li>A chip-select signal (CS0# to CS3#) can be output for each area.</li> <li>Each area is specifiable as an 8-bit or 16-bit bus space</li> <li>The data arrangement in each area is selectable as little or big endian (only for data).</li> <li>Bus format: Separate bus, multiplex bus</li> <li>Wait control</li> <li>Write buffer facility</li> </ul>                                                                                                                                                                             |  |  |  |  |  |  |  |
| DMA                   | DMA controller (DMACA)                            | <ul> <li>4 channels</li> <li>Three transfer modes: Normal transfer, repeat transfer, and block transfer</li> <li>Activation sources: Software trigger, external interrupts, and interrupt requests from peripheral functions</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |
|                       | Data transfer controller (DTCa)                   | <ul> <li>Transfer modes: Normal transfer, repeat transfer, and block transfer</li> <li>Activation sources: Interrupts</li> <li>Chain transfer function</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |  |
| I/O ports             | General I/O ports                                 | 100-pin /64-pin /48-pin   I/O: 79/43/30 (RX231 Group), 83/47/34 (RX230 Group)  • Input: 1/1/1 Pull-up resistors: 79/43/30(RX231 Group), 83/47/34 (RX230 Group)  • Open-drain outputs: 58/34/26  • 5-V tolerance: 5/3/3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |  |
| Event link contro     | ller (ELC)                                        | <ul> <li>Event signals of 61 types can be directly connected to the module</li> <li>Operations of timer modules are selectable at event input</li> <li>Capable of event link operation for port B and port E</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |
| Multi-function pin    | controller (MPC)                                  | Capable of selecting the input/output function from multiple pins                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |  |
| Timers                | 16-bit timer pulse unit<br>(TPUa)                 | <ul> <li>(16 bits x 6 channels) x 1 unit</li> <li>Maximum of 16 pulse-input/output possible</li> <li>Select from among seven or eight counter-input clock signals for each channel</li> <li>Supports the input capture/output compare function</li> <li>Output of PWM waveforms in up to 15 phases in PWM mode</li> <li>Support for buffered operation, phase-counting mode (two-phase encoder input) and cascade connected operation (32 bits x 2 channels) depending on the channel.</li> <li>Capable of generating conversion start triggers for the A/D converters</li> <li>Signals from the input capture pins are input via a digital filter</li> <li>Clock frequency measuring method</li> </ul>                              |  |  |  |  |  |  |  |
|                       | Multi-function timer pulse unit 2 (MTU2a)         | <ul> <li>(16 bits × 6 channels) × 1 unit</li> <li>Up to 16 pulse-input/output lines and three pulse-input lines are available based on the six 16-bit timer channels</li> <li>Select from among eight or seven counter-input clock signals for each channel (PCLK/1, PCLK/4, PCLK/16, PCLK/64, PCLK/256, PCLK/1024, MTCLKA, MTCLKB, MTCLKC, MTCLKD) other than channel 5, for which only four signals are available.</li> <li>Input capture function</li> <li>21 output compare/input capture registers</li> <li>Pulse output mode</li> <li>Complementary PWM output mode</li> <li>Reset synchronous PWM mode</li> <li>Phase-counting mode</li> <li>Capable of generating conversion start triggers for the A/D converter</li> </ul> |  |  |  |  |  |  |  |
|                       | Port output enable 2 (POE2a)                      | Controls the high-impedance state of the MTU's waveform output pins                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |  |
|                       | Compare match timer (CMT) Watchdog timer (WDTA)   | <ul> <li>(16 bits x 2 channels) x 2 units</li> <li>Select from among four clock signals (PCLK/8, PCLK/32, PCLK/128, PCLK/512)</li> <li>14 bits x 1 channel</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |
|                       | wateridey timer (WDTA)                            | <ul> <li>14 bits x 1 channel</li> <li>Select from among six counter-input clock signals (PCLK/4, PCLK/64, PCLK/128, PCLK/512, PCLK 2048, PCLK/8192)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |  |



Table 1.1 Outline of Specifications (3/4)

| Classification          | Module/Function                               | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |  |
|-------------------------|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Timers                  | Independent watchdog timer (IWDTa)            | <ul> <li>14 bits x 1 channel</li> <li>Count clock: Dedicated low-speed on-chip oscillator for the IWDT<br/>Frequency divided by 1, 16, 32, 64, 128, or 256</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |
|                         | Realtime clock (RTCe)                         | <ul> <li>Clock source: Sub-clock</li> <li>Time/calendar</li> <li>Interrupts: Alarm interrupt, periodic interrupt, and carry interrupt</li> <li>Time-capture facility for three values</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |
|                         | Low power timer (LPT)                         | <ul> <li>16 bits x 1 channel</li> <li>Clock source: Sub-clock, Dedicated low-speed on-chip oscillator for the IWDT Frequency divided by 2, 4, 8, 16, or 32</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |
|                         | 8-bit timer (TMR)                             | <ul> <li>(8 bits × 2 channels) × 2 units</li> <li>Seven internal clocks (PCLK/1, PCLK/2, PCLK/8, PCLK/32, PCLK/64, PCLK/1024, and PCLK/8192) and an external clock can be selected</li> <li>Pulse output and PWM output with any duty cycle are available</li> <li>Two channels can be cascaded and used as a 16-bit timer</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |
| Communication functions | Serial communications interfaces (SCIg, SCIh) | <ul> <li>7 channels (channel 0, 1, 5, 6, 8, 9: SClg, channel 12: SClh)</li> <li>SClg         Serial communications modes: Asynchronous, clock synchronous, and smart-card interface         Multi-processor function         On-chip baud rate generator allows selection of the desired bit rate         Choice of LSB-first or MSB-first transfer         Average transfer rate clock can be input from TMR timers for SCl5, SCl6, and SCl12         Start-bit detection: Level or edge detection is selectable.         Simple I<sup>2</sup>C         Simple SPI         9-bit transfer mode         Bit rate modulation         Event linking by the ELC (only on channel 5)</li> <li>SClh (The following functions are added to SClg)         Supports the serial communications protocol, which contains the start frame and information frame         Supports the LIN format</li> </ul> |  |  |  |  |  |  |  |
|                         | IrDA interface (IRDA)                         | 1 channel (SCI5 used)     Supports encoding/decoding of waveforms conforming to IrDA standard 1.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |  |
|                         | I <sup>2</sup> C bus interface (RIICa)        | 1 channel     Communications formats: I <sup>2</sup> C bus format/SMBus format     Master mode or slave mode selectable     Supports fast mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |  |
|                         | Serial peripheral interface<br>(RSPIa)        | <ul> <li>1 channel</li> <li>Transfer facility</li> <li>Using the MOSI (master out, slave in), MISO (master in, slave out), SSL (slave select), and RSPCK (RSPI clock) enables serial transfer through SPI operation (four lines) or clock-synchronous operation (three lines)</li> <li>Capable of handling serial transfer as a master or slave</li> <li>Data formats</li> <li>Choice of LSB-first or MSB-first transfer The number of bits in each transfer can be changed to 8, 9, 10, 11, 12, 13, 14, 15, 16, 20, 24, or 32 bits.</li> <li>128-bit buffers for transmission and reception</li> <li>Up to four frames can be transmitted or received in a single transfer operation (with each frame having up to 32 bits)</li> <li>Double buffers for both transmission and reception</li> </ul>                                                                                             |  |  |  |  |  |  |  |
|                         | USB 2.0 host/function<br>module (USBd)        | <ul> <li>USB Device Controller (UDC) and transceiver for USB 2.0 are incorporated.</li> <li>Host/function module: 1 port</li> <li>Compliant with USB version 2.0</li> <li>Transfer speed: Full-speed (12 Mbps), low-speed (1.5 Mbps)</li> <li>OTG (ON-The-Go) is supported.</li> <li>Isochronous transfer is supported.</li> <li>BC1.2 (Battery Charging Specification Revision 1.2) is supported.</li> <li>Internal power supply for USB (allows operation without external power input to the VCC_USB pin when VCC = 4.0 to 5.5V)</li> </ul>                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |  |
|                         | CAN module (RSCAN)                            | 1 channel     Compliance with the ISO11898-1 specification (standard frame and extended frame)     16 Message boxes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |  |



Table 1.1 Outline of Specifications (4/4)

| Classification          | Module/Function              | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |
|-------------------------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Communication functions | Serial Sound Interface (SSI) | 1 channel Capable of duplex communications Various serial audio formats supported Master/slave function supported Programmable word clock or bit clock generation function 8/16/18/20/22/24/32-bit data formats supported On-chip 8-stage FIFO for transmission/reception Supports WS continue mode in which the SSIWS signal is not stopped.                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |
|                         | SD Host Interface (SDHIa)    | <ul> <li>1 channel</li> <li>Transfer speed: Default speed mode (8MB/s)</li> <li>SD memory card interface (1 bit / 4bits SD bus)</li> <li>MMC, eMMC Backward-compatible are supported.</li> <li>SD Specifications Part 1: Compliant with Physical Layer Specification Ver.3.01 (Not support DDR) Part E1: SDIO Specification Ver. 3.00</li> <li>Compliant with USB version 2.0</li> <li>Error check function: CRC7 (command), CRC16 (data)</li> <li>Interrupt Source: Card access interrupt, SDIO access interrupt, Card detection interrupt, SD buffe access interrupt</li> <li>DMA transfer sources: SD_BUFwrite, SD_BUF read</li> <li>Card detection, Write protection</li> </ul>                                                           |  |  |  |  |  |  |
| Security functions      |                              | <ul> <li>Access management circuit</li> <li>Encryption engine</li> <li>128- or 256-bit key sizes of AES</li> <li>Block cipher mode of operation: GCM, ECB, CBC, CMAC, XTS, CTR, GCTR</li> <li>Hash function</li> <li>True random number generator</li> <li>Unique ID</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |
| 12-bit A/D converte     | er (S12ADE)                  | <ul> <li>12 bits (24 channels x 1 unit)</li> <li>12-bit resolution</li> <li>Minimum conversion time: 0.83 µs per channel when the ADCLK is operating at 54 MHz</li> <li>Operating modes     Scan mode (single scan mode, continuous scan mode, and group scan mode)     Group A priority control (only for group scan mode)</li> <li>Sampling variable     Sampling time can be set up for each channel.</li> <li>Self-diagnostic function</li> <li>Double trigger mode (A/D conversion data duplicated)</li> <li>Detection of analog input disconnection</li> <li>A/D conversion start conditions     A software trigger, a trigger from a timer (MTU, TPU), an external trigger signal, or ELC</li> <li>Event linking by the ELC</li> </ul> |  |  |  |  |  |  |
| Temperature senso       | or (TEMPSA)                  | 1 channel     The voltage output from the temperature sensor is converted into a digital value by the 12-bit A/D converter.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |
| 12-bit D/A converte     | er (R12DAA)                  | <ul> <li>2 channels</li> <li>12-bit resolution</li> <li>Output voltage: 0.4 to AVCC0-0.5V</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |
| CRC calculator (CF      | RC)                          | <ul> <li>CRC code generation for arbitrary amounts of data in 8-bit units</li> <li>Select any of three generating polynomials:         X<sup>8</sup> + X<sup>2</sup> + X + 1, X<sup>16</sup> + X<sup>15</sup> + X<sup>2</sup> + 1, or X<sup>16</sup> + X<sup>12</sup> + X<sup>5</sup> + 1</li> <li>Generation of CRC codes for use with LSB-first or MSB-first communications is selectable.</li> </ul>                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |
| Comparator B (CM        | PBa)                         | <ul> <li>2 channels x 2 units</li> <li>Function to compare the reference voltage and the analog input voltage</li> <li>Window comparator operation or standard comparator operation is selectable</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |
| Capacitive touch se     | ensing unit (CTSU)           | Detection pin: 24 channels                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |
| Data operation circ     | cuit (DOC)                   | Comparison, addition, and subtraction of 16-bit data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |
| Power supply volta      | ges/Operating frequencies    | VCC = 1.8 to 2.4 V: 8 MHz, VCC = 2.4 to 2.7 V: 16 MHz, VCC = 2.7 to 5.5 V: 54 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |
| Operating tempera       | ture range                   | D version: -40 to +85°C, G version: -40 to +105°C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |
| Packages                |                              | 100-pin TFLGA (PTLG0100KA-A) 5.5 × 5.5 mm, 0.5 mm pitch 100-pin LFQFP (PLQP0100KB-B) 14 × 14 mm, 0.5 mm pitch 64-pin WFLGA (PWLG0064KA-A) 5 × 5 mm, 0.5 mm pitch 64-pin HWQFN (PWQN0064KC-A) 9 × 9 mm, 0.5 mm pitch 64-pin LFQFP (PLQP0064KB-C) 10 × 10 mm, 0.5 mm pitch 48-pin HWQFN (PWQN0048KB-A) 7 × 7 mm, 0.5 mm pitch 48-pin LFQFP (PLQP0048KB-B) 7 × 7 mm, 0.5 mm pitch                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
|                         |                              | 40-pin Er Qi i (i EQi 0040ND-D) i x i iiiii, 0.3 iiiii pitcii                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |



Table 1.2 Comparison of Functions for Different Packages

|                                       |                                         | RX230 Grou                             | ıp                                                    |                                     | RX231 Grou                             | ıp                                                    |                                     |  |
|---------------------------------------|-----------------------------------------|----------------------------------------|-------------------------------------------------------|-------------------------------------|----------------------------------------|-------------------------------------------------------|-------------------------------------|--|
| Module/Function                       | ons                                     | 100 Pins                               | 64 Pins                                               | 48 Pins                             | 100 Pins                               | 64 Pins                                               | 48 Pins                             |  |
| External bus                          | External bus                            | 16 bit                                 | Not sup                                               | oported                             | 16 bit                                 | Not su                                                | ported                              |  |
| Interrupts                            | External interrupts                     | NMI, IRQ0<br>to IRQ7                   | NMI, IRQ0<br>to IRQ2,<br>IRQ4 to<br>IRQ7              | NMI, IRQ0,<br>IRQ1, IRQ4<br>to IRQ7 | NMI, IRQ0<br>to IRQ7                   | NMI, IRQ0<br>to IRQ2,<br>IRQ4 to<br>IRQ7              | NMI, IRQ0,<br>IRQ1, IRQ4<br>to IRQ7 |  |
| DMA                                   | DMA controller                          | 4 channe                               | els (DMAC0 to                                         | DMAC3)                              | 4 channe                               | els (DMAC0 to                                         | DMAC3)                              |  |
|                                       | Data transfer controller                |                                        | Available                                             |                                     |                                        | Available                                             |                                     |  |
| Timers                                | 16-bit timer pulse unit                 | 6 chan                                 | nels (TPU0 to                                         | TPU5)                               | 6 chan                                 | nels (TPU0 to                                         | TPU5)                               |  |
|                                       | Multi-function timer pulse unit 2       | 6 chanı                                | nels (MTU0 to                                         | MTU5)                               | 6 chani                                | nels (MTU0 to                                         | MTU5)                               |  |
|                                       | Port output enable 2                    | POE0                                   | # to POE3#, P                                         | OE8#                                | POE0                                   | # to POE3#, F                                         | OE8#                                |  |
|                                       | 8-bit timer                             | 2 0                                    | channelsx 2 ur                                        | nits                                | 2 0                                    | channels× 2 ur                                        | nits                                |  |
|                                       | Compare match timer                     | 2 0                                    | hannels× 2 ur                                         | nits                                | 2 0                                    | channels× 2 ur                                        | nits                                |  |
|                                       | Low power timer                         |                                        | 1 channel                                             |                                     |                                        | 1 channel                                             |                                     |  |
|                                       | Realtime clock                          | Avai                                   | lable                                                 | Not supported                       | Avai                                   | lable                                                 | Not<br>supported                    |  |
|                                       | Watchdog timer                          | Available                              |                                                       |                                     | Available                              |                                                       |                                     |  |
|                                       | Independent watchdog timer              |                                        | Available                                             |                                     | Available                              |                                                       |                                     |  |
| Communication functions               | Serial communications interfaces (SCIg) | 6 channels<br>(SCI0, 1, 5,<br>6, 8, 9) | 5 channels<br>(SCI1, 5, 6,<br>8, 9)                   | 4 channels<br>(SCI1, 5, 6,<br>8)    | 6 channels<br>(SCI0, 1, 5,<br>6, 8, 9) | 5 channels<br>(SCI1, 5, 6,<br>8, 9)                   | 4 channels<br>(SCI1, 5, 6,<br>8)    |  |
|                                       | IrDA interface                          | 1                                      | channel (SCI                                          | 5)                                  | 1                                      | channel (SCI                                          | 5)                                  |  |
|                                       | Serial communications interfaces (SCIh) | 1                                      | channel (SCI1                                         | 2)                                  | 1 channel (SCI12)                      |                                                       |                                     |  |
|                                       | I <sup>2</sup> C bus interface          |                                        | 1 channel                                             |                                     | 1 channel                              |                                                       |                                     |  |
|                                       | CAN module                              |                                        | Not supported                                         |                                     | 1 channel                              |                                                       |                                     |  |
|                                       | Serial peripheral interface             |                                        | 1 channel                                             |                                     | 1 channel                              |                                                       |                                     |  |
|                                       | USB 2.0 host/function module            |                                        | Not supported                                         |                                     | 1 channel                              |                                                       |                                     |  |
|                                       | Serial sound interface                  |                                        | 1 channel                                             |                                     | 1 channel                              |                                                       |                                     |  |
|                                       | SD Host Interface                       |                                        | Not supported                                         |                                     |                                        | 1 channel                                             |                                     |  |
| Capacitive touch                      | sensing unit                            | 24 channels                            | 10 channels                                           | 6 channels                          | 24 channels                            | 10 channels                                           | 6 channels                          |  |
| 12-bit A/D conve<br>(including high-p | rter<br>recision channels)              | 24 channels<br>(8<br>channels)         | 12 channels<br>(6<br>channels)                        | 8 channels<br>(4<br>channels)       | 24 channels<br>(8<br>channels)         | 12 channels<br>(6<br>channels)                        | 8 channels<br>(4<br>channels)       |  |
| Temperature ser                       | nsor                                    | ,                                      | Available                                             | ,                                   | ,                                      | Available                                             | ,                                   |  |
| D/A converter                         |                                         | 2 cha                                  |                                                       | Not supported                       | 2 cha                                  |                                                       | Not supported                       |  |
| CRC calculator                        |                                         |                                        | Available                                             | I                                   |                                        | Available                                             |                                     |  |
| Event link contro                     | ller                                    |                                        | Available                                             |                                     |                                        | Available                                             |                                     |  |
| Comparator B                          |                                         |                                        | 4 channels                                            |                                     |                                        | 4 channels                                            |                                     |  |
| Packages                              |                                         | 100-pin<br>TFLGA<br>100-pin<br>LFQFP   | 64-pin<br>WFLGA<br>64-pin<br>HWQFN<br>64-pin<br>LFQFP | 48-pin<br>HWQFN<br>48-pin<br>LFQFP  | 100-pin<br>TFLGA<br>100-pin<br>LFQFP   | 64-pin<br>WFLGA<br>64-pin<br>HWQFN<br>64-pin<br>LFQFP | 48-pin<br>HWQFN<br>48-pin<br>LFQFP  |  |

# 1.2 List of Products

Table 1.3 and Table 1.4 are a list of products, and Figure 1.1 shows how to read the product part no., memory capacity, and package type.

Table 1.3 List of Products: D Version ( $T_a = -40 \text{ to } +85^{\circ}\text{C}$ ) (1/2)

| Froup | Part No.     | Order Part No.  | Package      | ROM<br>Capacity | RAM<br>Capacity | E2<br>DataFlash | Operating<br>Frequency | Security<br>Function | SDHI             | CAN              | Operating<br>Temperature |
|-------|--------------|-----------------|--------------|-----------------|-----------------|-----------------|------------------------|----------------------|------------------|------------------|--------------------------|
| RX231 | R5F52318ADLA | R5F52318ADLA#20 | PTLG0100KA-A | 512 Kbytes      | 64 Kbytes       | 8 Kbytes        | 54 MHz                 | Not available        | Not available    | Available        | −40 to +85°C             |
|       | R5F52318BDLA | R5F52318BDLA#20 |              |                 |                 |                 |                        | Available            | Available        | Available        |                          |
|       | R5F52318ADFP | R5F52318ADFP#30 | PLQP0100KB-B |                 |                 |                 |                        | Not available        | Not available    | Available        |                          |
|       | R5F52318BDFP | R5F52318BDFP#30 |              |                 |                 |                 |                        | Available            | Available        | Available        |                          |
|       | R5F52318ADND | R5F52318ADND#U0 | PWQN0064KC-A |                 |                 |                 |                        | Not available        | Not available    | Available        |                          |
|       | R5F52318BDND | R5F52318BDND#U0 | ]            |                 |                 |                 |                        | Available            | Available        | Available        |                          |
|       | R5F52318ADFM | R5F52318ADFM#30 | PLQP0064KB-C |                 |                 |                 |                        | Not<br>available     | Not available    | Available        | =                        |
|       | R5F52318BDFM | R5F52318BDFM#30 | ]            |                 |                 |                 |                        | Available            | Available        | Available        |                          |
|       | R5F52318ADNE | R5F52318ADNE#U0 | PWQN0048KB-A |                 |                 |                 |                        | Not available        | Not available    | Available        |                          |
|       | R5F52318BDNE | R5F52318BDNE#U0 |              |                 |                 |                 |                        | Available            | Available        | Available        |                          |
|       | R5F52318ADFL | R5F52318ADFL#30 | PLQP0048KB-B |                 |                 |                 |                        | Not available        | Not available    | Available        | =                        |
|       | R5F52318BDFL | R5F52318BDFL#30 |              |                 |                 |                 |                        | Available            | Available        | Available        |                          |
|       | R5F52317ADLA | R5F52317ADLA#20 | PTLG0100KA-A | 384 Kbytes      |                 |                 |                        | Not available        | Not available    | Available        |                          |
|       | R5F52317BDLA | R5F52317BDLA#20 |              |                 |                 |                 |                        | Available            | Available        | Available        |                          |
|       | R5F52317ADFP | R5F52317ADFP#30 | PLQP0100KB-B |                 |                 |                 |                        | Not<br>available     | Not available    | Available        |                          |
|       | R5F52317BDFP | R5F52317BDFP#30 | 1            |                 |                 |                 |                        | Available            | Available        | Available        |                          |
|       | R5F52317ADND | R5F52317ADND#U0 | PWQN0064KC-A |                 |                 |                 |                        | Not<br>available     | Not available    | Available        | =                        |
|       | R5F52317BDND | R5F52317BDND#U0 |              |                 |                 |                 |                        | Available            | Available        | Available        |                          |
|       | R5F52317ADFM | R5F52317ADFM#30 | PLQP0064KB-C |                 |                 |                 |                        | Not<br>available     | Not<br>available | Available        |                          |
|       | R5F52317BDFM | R5F52317BDFM#30 |              |                 |                 |                 |                        | Available            | Available        | Available        |                          |
|       | R5F52317ADNE | R5F52317ADNE#U0 | PWQN0048KB-A |                 |                 |                 |                        | Not<br>available     | Not available    | Available        |                          |
|       | R5F52317BDNE | R5F52317BDNE#U0 |              |                 |                 |                 |                        | Available            | Available        | Available        |                          |
|       | R5F52317ADFL | R5F52317ADFL#30 | PLQP0048KB-B |                 |                 |                 |                        | Not<br>available     | Not<br>available | Available        |                          |
|       | R5F52317BDFL | R5F52317BDFL#30 | 1            |                 |                 |                 |                        | Available            | Available        | Available        |                          |
|       | R5F52316ADLA | R5F52316ADLA#20 | PTLG0100KA-A | 256 Kbytes      | 32 Kbytes       |                 |                        | Not<br>available     | Not available    | Available        |                          |
|       | R5F52316CDLA | R5F52316CDLA#20 |              |                 |                 |                 |                        | Not<br>available     | Not available    | Not<br>available |                          |
|       | R5F52316ADFP | R5F52316ADFP#30 | PLQP0100KB-B |                 |                 |                 |                        | Not available        | Not available    | Available        |                          |
|       | R5F52316CDFP | R5F52316CDFP#30 |              |                 |                 |                 |                        | Not<br>available     | Not available    | Not<br>available |                          |
|       | R5F52316CDLF | R5F52316CDLF#U0 | PWLG0064KA-A |                 |                 |                 |                        | Not<br>available     | Not<br>available | Not<br>available |                          |
|       | R5F52316ADND | R5F52316ADND#U0 | PWQN0064KC-A |                 |                 |                 |                        | Not<br>available     | Not available    | Available        |                          |
|       | R5F52316CDND | R5F52316CDND#U0 |              |                 |                 |                 |                        | Not<br>available     | Not<br>available | Not<br>available |                          |
|       | R5F52316ADFM | R5F52316ADFM#30 | PLQP0064KB-C |                 |                 |                 |                        | Not<br>available     | Not<br>available | Available        |                          |
|       | R5F52316CDFM | R5F52316CDFM#30 |              |                 |                 |                 |                        | Not<br>available     | Not available    | Not<br>available |                          |
|       | R5F52316ADNE | R5F52316ADNE#U0 | PWQN0048KB-A |                 |                 |                 |                        | Not<br>available     | Not<br>available | Available        |                          |
|       | R5F52316CDNE | R5F52316CDNE#U0 |              |                 |                 |                 |                        | Not<br>available     | Not<br>available | Not<br>available |                          |
|       | R5F52316ADFL | R5F52316ADFL#30 | PLQP0048KB-B |                 |                 |                 |                        | Not<br>available     | Not<br>available | Available        |                          |
|       | R5F52316CDFL | R5F52316CDFL#30 |              |                 |                 |                 |                        | Not available        | Not available    | Not available    |                          |

Table 1.3 List of Products: D Version ( $T_a = -40 \text{ to } +85^{\circ}\text{C}$ ) (2/2)

| Group | Part No.     | Order Part No.  | Package      | ROM<br>Capacity | RAM<br>Capacity | E2<br>DataFlash | Operating<br>Frequency | Security<br>Function | SDHI             | CAN              | Operating<br>Temperature |
|-------|--------------|-----------------|--------------|-----------------|-----------------|-----------------|------------------------|----------------------|------------------|------------------|--------------------------|
| RX231 | R5F52315ADLA | R5F52315ADLA#20 | PTLG0100KA-A | 128 Kbytes      | 32 Kbytes       | 8 Kbytes        | 54 MHz                 | Not available        | Not<br>available | Available        | -40 to +85°C             |
|       | R5F52315CDLA | R5F52315CDLA#20 |              |                 |                 |                 |                        | Not<br>available     | Not<br>available | Not<br>available |                          |
|       | R5F52315ADFP | R5F52315ADFP#30 | PLQP0100KB-B |                 |                 |                 |                        | Not available        | Not<br>available | Available        |                          |
|       | R5F52315CDFP | R5F52315CDFP#30 |              |                 |                 |                 |                        | Not<br>available     | Not<br>available | Not<br>available |                          |
|       | R5F52315CDLF | R5F52315CDLF#20 | PWLG0064KA-A |                 |                 |                 |                        | Not available        | Not<br>available | Not<br>available |                          |
|       | R5F52315ADND | R5F52315ADND#U0 | PWQN0064KC-A |                 |                 |                 |                        | Not<br>available     | Not<br>available | Available        |                          |
|       | R5F52315CDND | R5F52315CDND#U0 |              |                 |                 |                 |                        | Not<br>available     | Not available    | Not available    |                          |
|       | R5F52315ADFM | R5F52315ADFM#30 | PLQP0064KB-C |                 |                 |                 |                        | Not<br>available     | Not<br>available | Available        |                          |
|       | R5F52315CDFM | R5F52315CDFM#30 |              |                 |                 |                 |                        | Not<br>available     | Not<br>available | Not<br>available |                          |
|       | R5F52315ADNE | R5F52315ADNE#U0 | PWQN0048KB-A |                 |                 |                 |                        | Not<br>available     | Not<br>available | Available        |                          |
|       | R5F52315CDNE | R5F52315CDNE#U0 |              |                 |                 |                 |                        | Not<br>available     | Not<br>available | Not<br>available |                          |
|       | R5F52315ADFL | R5F52315ADFL#30 | PLQP0048KB-B |                 |                 |                 |                        | Not<br>available     | Not<br>available | Available        | _                        |
|       | R5F52315CDFL | R5F52315CDFL#30 |              |                 |                 |                 |                        | Not<br>available     | Not<br>available | Not<br>available |                          |
| RX230 | R5F52306ADLA | R5F52306ADLA#20 | PTLG0100KA-A | 256 Kbytes      | 32 Kbytes       | 8 Kbytes        | 54 MHz                 | Not<br>available     | Not<br>available | Not<br>available | −40 to +85°C             |
|       | R5F52306ADFP | R5F52306ADFP#30 | PLQP0100KB-B |                 |                 |                 |                        | Not<br>available     | Not<br>available | Not<br>available | _                        |
|       | R5F52306ADLF | R5F52306ADLF#20 | PWLG0064KA-A |                 |                 |                 |                        | Not<br>available     | Not<br>available | Not<br>available |                          |
|       | R5F52306ADND | R5F52306ADND#U0 | PWQN0064KC-A |                 |                 |                 |                        | Not<br>available     | Not<br>available | Not<br>available |                          |
|       | R5F52306ADFM | R5F52306ADFM#30 | PLQP0064KB-C |                 |                 |                 |                        | Not<br>available     | Not<br>available | Not<br>available | _                        |
|       | R5F52306ADNE | R5F52306ADNE#U0 | PWQN0048KB-A |                 |                 |                 |                        | Not<br>available     | Not<br>available | Not<br>available | _                        |
|       | R5F52306ADFL | R5F52306ADFL#30 | PLQP0048KB-B |                 |                 |                 |                        | Not<br>available     | Not<br>available | Not<br>available |                          |
|       | R5F52305ADLA | R5F52305ADLA#20 | PTLG0100KA-A | 128 Kbytes      |                 |                 |                        | Not<br>available     | Not<br>available | Not<br>available |                          |
|       | R5F52305ADFP | R5F52305ADFP#30 | PLQP0100KB-B |                 |                 |                 |                        | Not<br>available     | Not<br>available | Not<br>available |                          |
|       | R5F52305ADLF | R5F52305ADLF#20 | PWLG0064KA-A |                 |                 |                 |                        | Not<br>available     | Not<br>available | Not<br>available |                          |
|       | R5F52305ADND | R5F52305ADND#U0 | PWQN0064KC-A |                 |                 |                 |                        | Not<br>available     | Not<br>available | Not<br>available |                          |
|       | R5F52305ADFM | R5F52305ADFM#30 | PLQP0064KB-C |                 |                 |                 |                        | Not<br>available     | Not<br>available | Not<br>available |                          |
|       | R5F52305ADNE | R5F52305ADNE#U0 | PWQN0048KB-A |                 |                 |                 |                        | Not<br>available     | Not<br>available | Not<br>available |                          |
|       | R5F52305ADFL | R5F52305ADFL#30 | PLQP0048KB-B |                 |                 |                 |                        | Not<br>available     | Not<br>available | Not<br>available |                          |

Table 1.4 List of Products: G Version ( $T_a = -40 \text{ to } +105^{\circ}\text{C}$ ) (1/2)

| Group | Part No.     | Order Part No.  | Package      | ROM<br>Capacity | RAM<br>Capacity | E2<br>DataFlash | Operating<br>Frequency | Security<br>Function | SDHI             | CAN              | Operating<br>Temperature |
|-------|--------------|-----------------|--------------|-----------------|-----------------|-----------------|------------------------|----------------------|------------------|------------------|--------------------------|
| RX231 | R5F52318AGFP | R5F52318AGFP#30 | PLQP0100KB-B | 512 Kbytes      | 64 Kbytes       | 8 Kbytes        | 54 MHz                 | Not<br>available     | Not<br>available | Available        | -40 to<br>+105°C         |
|       | R5F52318BGFP | R5F52318BGFP#30 |              |                 |                 |                 |                        | Available            | Available        | Available        |                          |
|       | R5F52318AGND | R5F52318AGND#U0 | PWQN0064KC-A |                 |                 |                 |                        | Not available        | Not available    | Available        |                          |
|       | R5F52318BGND | R5F52318BGND#U0 |              |                 |                 |                 |                        | Available            | Available        | Available        |                          |
|       | R5F52318AGFM | R5F52318AGFM#30 | PLQP0064KB-C |                 |                 |                 |                        | Not available        | Not available    | Available        |                          |
|       | R5F52318BGFM | R5F52318BGFM#30 |              |                 |                 |                 |                        | Available            | Available        | Available        |                          |
|       | R5F52318AGNE | R5F52318AGNE#U0 | PWQN0048KB-A |                 |                 |                 |                        | Not available        | Not<br>available | Available        |                          |
|       | R5F52318BGNE | R5F52318BGNE#U0 |              |                 |                 |                 |                        | Available            | Available        | Available        |                          |
|       | R5F52318AGFL | R5F52318AGFL#30 | PLQP0048KB-B |                 |                 |                 |                        | Not<br>available     | Not<br>available | Available        |                          |
|       | R5F52318BGFL | R5F52318BGFL#30 |              |                 |                 |                 |                        | Available            | Available        | Available        |                          |
|       | R5F52317AGFP | R5F52317AGFP#30 | PLQP0100KB-B | 384 Kbytes      |                 |                 |                        | Not available        | Not available    | Available        |                          |
|       | R5F52317BGFP | R5F52317BGFP#30 |              |                 |                 |                 |                        | Available            | Available        | Available        |                          |
|       | R5F52317AGND | R5F52317AGND#U0 | PWQN0064KC-A |                 |                 |                 |                        | Not<br>available     | Not<br>available | Available        |                          |
|       | R5F52317BGND | R5F52317BGND#U0 |              |                 |                 |                 |                        | Available            | Available        | Available        |                          |
|       | R5F52317AGFM | R5F52317AGFM#30 | PLQP0064KB-C |                 |                 |                 |                        | Not available        | Not<br>available | Available        |                          |
|       | R5F52317BGFM | R5F52317BGFM#30 |              |                 |                 |                 |                        | Available            | Available        | Available        |                          |
|       | R5F52317AGNE | R5F52317AGNE#U0 | PWQN0048KB-A |                 |                 |                 |                        | Not<br>available     | Not<br>available | Available        |                          |
|       | R5F52317BGNE | R5F52317BGNE#U0 |              |                 |                 |                 |                        | Available            | Available        | Available        |                          |
|       | R5F52317AGFL | R5F52317AGFL#30 | PLQP0048KB-B |                 |                 |                 |                        | Not<br>available     | Not<br>available | Available        |                          |
|       | R5F52317BGFL | R5F52317BGFL#30 |              |                 |                 |                 |                        | Available            | Available        | Available        |                          |
|       | R5F52316AGFP | R5F52316AGFP#30 | PLQP0100KB-B | 256 Kbytes      | 32 Kbytes       |                 |                        | Not<br>available     | Not<br>available | Available        |                          |
|       | R5F52316CGFP | R5F52316CGFP#30 |              |                 |                 |                 |                        | Not<br>available     | Not available    | Not<br>available |                          |
|       | R5F52316AGND | R5F52316AGND#U0 | PWQN0064KC-A |                 |                 |                 |                        | Not<br>available     | Not<br>available | Available        |                          |
|       | R5F52316CGND | R5F52316CGND#U0 |              |                 |                 |                 |                        | Not<br>available     | Not<br>available | Not<br>available |                          |
|       | R5F52316AGFM | R5F52316AGFM#30 | PLQP0064KB-C |                 |                 |                 |                        | Not<br>available     | Not<br>available | Available        |                          |
|       | R5F52316CGFM | R5F52316CGFM#30 |              |                 |                 |                 |                        | Not<br>available     | Not<br>available | Not<br>available |                          |
|       | R5F52316AGNE | R5F52316AGNE#U0 | PWQN0048KB-A |                 |                 |                 |                        | Not<br>available     | Not<br>available | Available        |                          |
|       |              | R5F52316CGNE#U0 |              |                 |                 |                 |                        | Not<br>available     | Not<br>available | Not<br>available |                          |
|       | R5F52316AGFL | R5F52316AGFL#30 | PLQP0048KB-B |                 |                 |                 |                        | Not<br>available     | Not<br>available | Available        |                          |
|       | R5F52316CGFL | R5F52316CGFL#30 |              |                 |                 |                 |                        | Not<br>available     | Not<br>available | Not<br>available |                          |
|       | R5F52315AGFP | R5F52315AGFP#30 | PLQP0100KB-B | 128 Kbytes      |                 |                 |                        | Not<br>available     | Not<br>available | Available        |                          |
|       | R5F52315CGFP | R5F52315CGFP#30 |              |                 |                 |                 |                        | Not<br>available     | Not<br>available | Not<br>available |                          |
|       | R5F52315AGND | R5F52315AGND#U0 | PWQN0064KC-A |                 |                 |                 |                        | Not<br>available     | Not<br>available | Available        |                          |
|       | R5F52315CGND | R5F52315CGND#U0 |              |                 |                 |                 |                        | Not<br>available     | Not<br>available | Not<br>available |                          |
|       | R5F52315AGFM | R5F52315AGFM#30 | PLQP0064KB-C |                 |                 |                 |                        | Not<br>available     | Not<br>available | Available        |                          |
|       | R5F52315CGFM | R5F52315CGFM#30 |              |                 |                 |                 |                        | Not<br>available     | Not<br>available | Not<br>available |                          |
|       | R5F52315AGNE | R5F52315AGNE#U0 | PWQN0048KB-A |                 |                 |                 |                        | Not<br>available     | Not<br>available | Available        | ]                        |
|       | R5F52315CGNE | R5F52315CGNE#U0 | DI ODGG COLO |                 |                 |                 |                        | Not<br>available     | Not<br>available | Not<br>available | _                        |
|       | R5F52315AGFL | R5F52315AGFL#30 | PLQP0048KB-B |                 |                 |                 |                        | Not<br>available     | Not<br>available | Available        | _                        |
|       | R5F52315CGFL | R5F52315CGFL#30 |              |                 |                 |                 |                        | Not<br>available     | Not<br>available | Not<br>available |                          |

Table 1.4 List of Products: G Version ( $T_a = -40 \text{ to } +105^{\circ}\text{C}$ ) (2/2)

| Group | Part No.     | Order Part No.  | Package      | ROM<br>Capacity | RAM<br>Capacity | E2<br>DataFlash | Operating<br>Frequency | Security<br>Function | SDHI          | CAN              | Operating<br>Temperature |
|-------|--------------|-----------------|--------------|-----------------|-----------------|-----------------|------------------------|----------------------|---------------|------------------|--------------------------|
| RX230 | R5F52306AGFP | R5F52306AGFP#30 | PLQP0100KB-B | 256 Kbytes      | 32 Kbytes       | 8 Kbytes        | 54 MHz                 | Not<br>available     | Not available | Not<br>available | -40 to<br>+105°C         |
|       | R5F52306AGND | R5F52306AGND#U0 | PWQN0064KC-A |                 |                 |                 |                        | Not<br>available     | Not available | Not available    |                          |
|       | R5F52306AGFM | R5F52306AGFM#30 | PLQP0064KB-C |                 |                 |                 |                        | Not<br>available     | Not available | Not<br>available |                          |
|       | R5F52306AGNE | R5F52306AGNE#U0 | PWQN0048KB-A |                 |                 |                 |                        | Not available        | Not available | Not available    |                          |
|       | R5F52306AGFL | R5F52306AGFL#30 | PLQP0048KB-B |                 |                 |                 |                        | Not available        | Not available | Not available    | _                        |
|       | R5F52305AGFP | R5F52305AGFP#30 | PLQP0100KB-B | 128 Kbytes      |                 |                 |                        | Not available        | Not available | Not available    |                          |
|       | R5F52305AGND | R5F52305AGND#U0 | PWQN0064KC-A |                 |                 |                 |                        | Not available        | Not available | Not available    |                          |
|       | R5F52305AGFM | R5F52305AGFM#30 | PLQP0064KB-C |                 |                 |                 |                        | Not<br>available     | Not available | Not<br>available | ]                        |
|       | R5F52305AGNE | R5F52305AGNE#U0 | PWQN0048KB-A |                 |                 |                 |                        | Not available        | Not available | Not available    | ]                        |
|       | R5F52305AGFL | R5F52305AGFL#30 | PLQP0048KB-B |                 |                 |                 |                        | Not available        | Not available | Not available    | 1                        |



Figure 1.1 How to Read the Product Part Number

# 1.3 Block Diagram

Figure 1.2 shows a block diagram.



Figure 1.2 Block Diagram

# 1.4 Pin Functions

Table 1.5 lists the pin functions.

Table 1.5 Pin Functions (1/4)

| Classifications        | Pin Name         | I/O    | Description                                                                                                                                                                    |
|------------------------|------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Power supply           | VCC              | Input  | Power supply pin. Connect it to the system power supply.                                                                                                                       |
|                        | VCL              | _      | Connect this pin to the VSS pin via the 4.7 µF smoothing capacitor used to stabilize the internal power supply. Place the capacitor close to the pin.                          |
|                        | VSS              | Input  | Ground pin. Connect it to the system power supply (0 V).                                                                                                                       |
|                        | VBATT            | Input  | Backup power pin                                                                                                                                                               |
| Clock                  | XTAL             | Output | Pins for connecting a crystal. An external clock can be input through the                                                                                                      |
|                        | EXTAL            | Input  | EXTAL pin.                                                                                                                                                                     |
|                        | BCLK             | Output | Outputs the external bus clock for external devices.                                                                                                                           |
|                        | XCIN             | Input  | Input/output pins for the sub-clock oscillator. Connect a crystal between                                                                                                      |
|                        | XCOUT            | Output | XCIN and XCOUT.                                                                                                                                                                |
|                        | CLKOUT           | Output | Clock output pin.                                                                                                                                                              |
| Operating mode control | MD               | Input  | Pin for setting the operating mode. The signal levels on this pin must not be changed during operation.                                                                        |
|                        | UB               | Input  | Pin used for boot mode (USB interface).                                                                                                                                        |
|                        | UPSEL            | Input  | Pin used for boot mode (USB interface).                                                                                                                                        |
| System control         | RES#             | Input  | Reset pin. This MCU enters the reset state when this signal goes low.                                                                                                          |
| CAC                    | CACREF           | Input  | Input pin for the clock frequency accuracy measurement circuit.                                                                                                                |
| On-chip<br>emulator    | FINED            | I/O    | FINE interface pin.                                                                                                                                                            |
| Address bus            | A0 to A23        | Output | Output pins for the address.                                                                                                                                                   |
| Data bus               | D0 to D15        | I/O    | Input and output pins for the bidirectional data bus.                                                                                                                          |
| Multiplexed bus        | A0/D0 to A15/D15 | I/O    | Address/data multiplexed bus                                                                                                                                                   |
| Bus control            | RD#              | Output | Strobe signal which indicates that reading from the external bus interface space is in progress.                                                                               |
|                        | WR#              | Output | Strobe signal which indicates that writing to the external bus interface space is in progress, in single-write strobe mode.                                                    |
|                        | WR0#, WR1#       | Output | Strobe signals which indicate that either group of data bus pins (D7 to D0, and D15 to D8) is valid in writing to the external bus interface space, in byte strobe mode.       |
|                        | BC0#, BC1#       | Output | Strobe signals which indicate that either group of data bus pins (D7 to D0 and D15 to D8) is valid in access to the external bus interface space, in single-write strobe mode. |
|                        | CS0# to CS3#     | Output | Select signals for areas 0 to 3.                                                                                                                                               |
|                        | WAIT#            | Input  | Input pin for wait request signals in access to the external space.                                                                                                            |
|                        | ALE              | Output | Address latch signal when address/data multiplexed bus is selected.                                                                                                            |
| LVD                    | CMPA2            | Input  | Detection target voltage pin for voltage detection 2.                                                                                                                          |
| Interrupts             | NMI              | Input  | Non-maskable interrupt request pin.                                                                                                                                            |
|                        | IRQ0 to IRQ7     | Input  | Interrupt request pins.                                                                                                                                                        |

Table 1.5 Pin Functions (2/4)

| Classifications                   | Pin Name                                    | I/O       | Description                                                                       |
|-----------------------------------|---------------------------------------------|-----------|-----------------------------------------------------------------------------------|
| 16-bit timer pulse unit           | TIOCA0, TIOCB0<br>TIOCC0, TIOCD0            | I/O       | The TGRA0 to TGRD0 input capture input/output compare output/PWM output pins.     |
|                                   | TIOCA1, TIOCB1                              | I/O       | The TGRA1 and TGRB1 input capture input/output compare output/PWN output pins.    |
|                                   | TIOCA2, TIOCB2                              | I/O       | The TGRA2 and TGRB2 input capture input/output compare output/PWN output pins.    |
|                                   | TIOCA3, TIOCB3<br>TIOCC3, TIOCD3            | I/O       | The TGRA3 to TGRD3 input capture input/output compare output/PWM output pins.     |
|                                   | TIOCA4, TIOCB4                              | I/O       | The TGRA4 and TGRB4 input capture input/output compare output/PWN output pins.    |
|                                   | TIOCA5, TIOCB5                              | I/O       | The TGRA5 and TGRB5 input capture input/output compare output/PWN output pins.    |
| •                                 | TCLKA, TCLKB<br>TCLKC, TCLKD                | Input     | Input pins for external clock signals.                                            |
| Multi-function timer pulse unit 2 | MTIOCOA, MTIOCOB<br>MTIOCOC, MTIOCOD        | I/O       | The TGRA0 to TGRD0 input capture input/output compare output/PWM output pins.     |
|                                   | MTIOC1A, MTIOC1B                            | I/O       | The TGRA1 and TGRB1 input capture input/output compare output/PWN output pins.    |
|                                   | MTIOC2A, MTIOC2B                            | I/O       | The TGRA2 and TGRB2 input capture input/output compare output/PWN output pins.    |
|                                   | MTIOC3A, MTIOC3B<br>MTIOC3C, MTIOC3D        | I/O       | The TGRA3 to TGRD3 input capture input/output compare output/PWM output pins.     |
|                                   | MTIOC4A, MTIOC4B<br>MTIOC4C, MTIOC4D        | I/O       | The TGRA4 to TGRD4 input capture input/output compare output/PWM output pins.     |
| •                                 | MTIC5U, MTIC5V, MTIC5W                      | Input     | The TGRU5, TGRV5, and TGRW5 input capture input/external pulse input pins.        |
|                                   | MTCLKA, MTCLKB,<br>MTCLKC, MTCLKD           | Input     | Input pins for the external clock.                                                |
| Port output enable 2              | POE0# to POE3#, POE8#                       | Input     | Input pins for request signals to place the MTU pins in the high impedance state. |
| Realtime clock                    | RTCOUT                                      | Output    | Output pin for the 1-Hz/64-Hz clock.                                              |
|                                   | RTCIC0 to RTCIC2                            | Input     | Time capture event input pins.                                                    |
| 8-bit timer                       | TMO0 to TMO3                                | Output    | Compare match output pins.                                                        |
|                                   | TMCI0 to TMCI3                              | Input     | Input pins for the external clock to be input to the counter.                     |
|                                   | TMRI0 to TMRI3                              | Input     | Counter reset input pins.                                                         |
| Serial                            | Asynchronous mode/clock s                   | synchrono | us mode                                                                           |
| communications interface (SCIg)   | SCK0, SCK1, SCK5, SCK6,<br>SCK8, SCK9       | I/O       | Input/output pins for the clock.                                                  |
|                                   | RXD0, RXD1, RXD5, RXD6, RXD8, RXD9          | Input     | Input pins for received data.                                                     |
|                                   | TXD0, TXD1, TXD5, TXD6, TXD8, TXD9          | Output    | Output pins for transmitted data.                                                 |
|                                   | CTS0#, CTS1#, CTS5#,<br>CTS6#, CTS8#, CTS9# | Input     | Input pins for controlling the start of transmission and reception.               |
|                                   | RTS0#, RTS1#, RTS5#,<br>RTS6#, RTS8#, RTS9# | Output    | Output pins for controlling the start of transmission and reception.              |
|                                   | Simple I <sup>2</sup> C mode                |           |                                                                                   |
|                                   | SSCL0, SSCL1, SSCL5,<br>SSCL6, SSCL8, SSCL9 | I/O       | Input/output pins for the I <sup>2</sup> C clock.                                 |
|                                   | SSDA0, SSDA1, SSDA5,<br>SSDA6, SSDA8, SSDA9 | I/O       | Input/output pins for the I <sup>2</sup> C data.                                  |



Table 1.5 Pin Functions (3/4)

| Classifications                 | Pin Name                                          | I/O       | Description                                                                                                              |
|---------------------------------|---------------------------------------------------|-----------|--------------------------------------------------------------------------------------------------------------------------|
| Serial                          | Simple SPI mode                                   |           |                                                                                                                          |
| communications interface (SCIg) | SCK0, SCK1, SCK5, SCK6, SCK8, SCK9                | I/O       | Input/output pins for the clock.                                                                                         |
|                                 | SMISO0, SMISO1, SMISO5,<br>SMISO6, SMISO8, SMISO9 | I/O       | Input/output pins for slave transmit data.                                                                               |
|                                 | SMOSI0, SMOSI1, SMOSI5,<br>SMOSI6, SMOSI8, SMOSI9 | I/O       | Input/output pins for master transmit data.                                                                              |
|                                 | SS0#, SS1#, SS5#, SS6#,<br>SS8#, SS9#             | Input     | Slave-select input pins.                                                                                                 |
| IrDA interface                  | IRTXD5                                            | Output    | Data output pin in the IrDA format.                                                                                      |
|                                 | IRRXD5                                            | Input     | Data input pin in the IrDA format.                                                                                       |
| Serial                          | Asynchronous mode/clocks                          | synchrono | ous mode                                                                                                                 |
| communications nterface (SCIh)  | SCK12                                             | I/O       | Input/output pin for the clock.                                                                                          |
| menace (Gom)                    | RXD12                                             | Input     | Input pin for receiving data.                                                                                            |
|                                 | TXD12                                             | Output    | Output pin for transmitting data.                                                                                        |
|                                 | CTS12#                                            | Input     | Input pin for controlling the start of transmission and reception.                                                       |
|                                 | RTS12#                                            | Output    | Output pin for controlling the start of transmission and reception.                                                      |
|                                 | Simple I <sup>2</sup> C mode                      |           |                                                                                                                          |
|                                 | SSCL12                                            | I/O       | Input/output pin for the I <sup>2</sup> C clock.                                                                         |
|                                 | SSDA12                                            | I/O       | Input/output pin for the I <sup>2</sup> C data.                                                                          |
|                                 | Simple SPI mode                                   |           |                                                                                                                          |
|                                 | SCK12                                             | I/O       | Input/output pin for the clock.                                                                                          |
|                                 | SMISO12                                           | I/O       | Input/output pin for slave transmit data.                                                                                |
|                                 | SMOSI12                                           | I/O       | Input/output pin for master transmit data.                                                                               |
|                                 | SS12#                                             | Input     | Slave-select input pin.                                                                                                  |
|                                 | Extended serial mode                              |           |                                                                                                                          |
|                                 | RXDX12                                            | Input     | Input pin for data reception by SCIf.                                                                                    |
|                                 | TXDX12                                            | Output    | Output pin for data transmission by SCIf.                                                                                |
|                                 | SIOX12                                            | I/O       | Input/output pin for data reception or transmission by SCIf.                                                             |
| I <sup>2</sup> C bus interface  | SCL                                               | I/O       | Input/output pin for I <sup>2</sup> C bus interface clocks. Bus can be directly driven by                                |
| T O bus interface               |                                                   |           | the N-channel open drain output.                                                                                         |
|                                 | SDA                                               | I/O       | Input/output pin for I <sup>2</sup> C bus interface data. Bus can be directly driven by the N-channel open drain output. |
| Serial peripheral interface     | RSPCKA                                            | I/O       | Input/output pin for the RSPI clock.                                                                                     |
| interrace                       | MOSIA                                             | I/O       | Input/output pin for transmitting data from the RSPI master.                                                             |
|                                 | MISOA                                             | I/O       | Input/output pin for transmitting data from the RSPI slave.                                                              |
|                                 | SSLA0                                             | I/O       | Input/output pin to select the slave for the RSPI.                                                                       |
|                                 | SSLA1 to SSLA3                                    | Output    | Output pins to select the slave for the RSPI.                                                                            |
| Serial sound                    | SSISCK0                                           | I/O       | SSI serial bit clock pin.                                                                                                |
| interface                       | SSIWS0                                            | I/O       | Word selection pin.                                                                                                      |
|                                 | SSITXD0                                           | Output    | Serial data output pin.                                                                                                  |
|                                 | SSIRXD0                                           | Input     | Serial data input pin.                                                                                                   |
|                                 | AUDIO_MCLK                                        | Input     | Master clock pin for audio.                                                                                              |
| CAN module                      | CRXD0                                             | Input     | Input pin                                                                                                                |
|                                 | CTXD0                                             | Output    | Output pin                                                                                                               |
| SD host                         | SDHI_CLK                                          | Output    | SD clock output pin                                                                                                      |
| interface                       | SDHI_CMD                                          | I/O       | SD command output, response input signal pin                                                                             |



Table 1.5 Pin Functions (4/4)

| Classifications         | Pin Name                                                                       | I/O    | Description                                                                                                                                                  |
|-------------------------|--------------------------------------------------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SD host                 | SDHI_D3 to SD_D0                                                               | I/O    | SD data bus pins                                                                                                                                             |
| interface               | SDHI_CD                                                                        | Input  | SD card detection pin                                                                                                                                        |
|                         | SDHI_WP                                                                        | Input  | SD write-protect signal                                                                                                                                      |
| USB 2.0 host/           | VCC_USB                                                                        | Input  | Power supply pin for USB. Connect this pin to VCC.                                                                                                           |
| function module         | VSS_USB                                                                        | Input  | Ground pin for USB. Connect this pin to VSS.                                                                                                                 |
|                         | USB0_DP                                                                        | I/O    | D+ I/O pin of the USB on-chip transceiver.                                                                                                                   |
|                         | USB0_DM                                                                        | I/O    | D- I/O pin of the USB on-chip transceiver.                                                                                                                   |
|                         | USB0_VBUS                                                                      | Input  | USB cable connection monitor pin.                                                                                                                            |
|                         | USB0_EXICEN                                                                    | Output | Low-power control signal for the OTG chip.                                                                                                                   |
|                         | USB0_VBUSEN                                                                    | Output | VBUS (5 V) supply enable signal for the OTG chip.                                                                                                            |
|                         | USB0_OVRCURA,<br>USB0_OVRCURB                                                  | Input  | External overcurrent detection pins.                                                                                                                         |
|                         | USB0_ID                                                                        | Input  | Mini-AB connector ID input pin during operation in OTG mode.                                                                                                 |
| 12-bit A/D converter    | AN000 to AN007, AN016 to<br>AN031                                              | Input  | Input pins for the analog signals to be processed by the A/D converter.                                                                                      |
|                         | ADTRG0#                                                                        | Input  | Input pin for the external trigger signal that start the A/D conversion.                                                                                     |
| 12-bit D/A<br>converter | DA0, DA1                                                                       | Output | Analog output pins of the D/A converter.                                                                                                                     |
| Comparator B            | CMPB0 to CMPB3                                                                 | Input  | Input pin for the analog signal to be processed by comparator B.                                                                                             |
|                         | CVREFB0 to CVREFB3                                                             | Input  | Analog reference voltage supply pin for comparator B.                                                                                                        |
|                         | CMPOB0 to CMPOB3                                                               | Output | Output pin for comparator B.                                                                                                                                 |
| CTSU                    | TS0 to TS9, TS12, TS13,<br>TS15 to TS20, TS22, TS23,<br>TS27, TS30, TS33, TS35 | Output | Electrostatic capacitance measurement pins (touch pins).                                                                                                     |
|                         | TSCAP                                                                          | Output | LPF connection pin.                                                                                                                                          |
| Analog power supply     | AVCC0                                                                          | Input  | Analog voltage supply pin for the 12-bit A/D converter and D/A converter. Connect this pin to VCC when not using the 12-bit A/D converter and D/A converter. |
|                         | AVSS0                                                                          | Input  | Analog ground pin for the 12-bit A/D converter and D/A converter. Connect this pin to VSS when not using the 12-bit A/D converter and D/A converter          |
|                         | VREFH0                                                                         | Input  | Analog reference voltage supply pin for the 12-bit A/D converter.                                                                                            |
|                         | VREFL0                                                                         | Input  | Analog reference ground pin for the 12-bit A/D converter.                                                                                                    |
|                         | VREFH                                                                          | Input  | Analog reference voltage supply pin for the 12-bit D/A converter.                                                                                            |
|                         | VREFL                                                                          | Input  | Analog reference ground pin for the 12-bit D/A converter.                                                                                                    |
| I/O ports               | P03, P05, P07                                                                  | I/O    | 3-bit input/output pins.                                                                                                                                     |
| ·                       | P12 to P17                                                                     | I/O    | 6-bit input/output pins.                                                                                                                                     |
|                         | P20 to P27                                                                     | I/O    | 8-bit input/output pins.                                                                                                                                     |
|                         | P30 to P37                                                                     | I/O    | 8-bit input/output pins (P35 input pin).                                                                                                                     |
|                         | P40 to P47                                                                     | I/O    | 8-bit input/output pins.                                                                                                                                     |
|                         | P50 to P55                                                                     | I/O    | 6-bit input/output pins.                                                                                                                                     |
|                         | PA0 to PA7                                                                     | I/O    | 8-bit input/output pins.                                                                                                                                     |
|                         | PB0 to PB7                                                                     | I/O    | 8-bit input/output pins.                                                                                                                                     |
|                         | PC0 to PC7                                                                     | I/O    | 8-bit input/output pins.                                                                                                                                     |
|                         | PD0 to PD7                                                                     | I/O    | 8-bit input/output pins.                                                                                                                                     |
|                         | PE0 to PE7                                                                     | I/O    | 8-bit input/output pins.                                                                                                                                     |
|                         |                                                                                |        |                                                                                                                                                              |
|                         | PH0 to PH3                                                                     | I/O    | 4-bit input/output pins.                                                                                                                                     |



### 1.5 Pin Assignments

Figure 1.3 to Figure 1.9 show the pin assignments. Table 1.6 to Table 1.10 show the lists of pins and pin functions.



Figure 1.3 Pin Assignments of the 100-Pin TFLGA (Upper Perspective View)



Figure 1.4 Pin Assignments of the 100-Pin LQFP





Note: This figure indicates the power supply pins and VO port pins.

For the pin configuration, see the table "List of Pins and Pin Functions (64-Pin WFLGA)".

Note: For the position of A1 pin in the package, see "Package Dimensions".

Note 1. RX230: PH0, PH1, PH2, PH3

RX231: VSS\_USB, USB0\_DP, USB0\_DM, VCC\_USB

Figure 1.5 Pin Assignments of the 64-Pin WFLGA



Figure 1.6 Pin Assignments of the 64-Pin HWQFN



Figure 1.7 Pin Assignments of the 64-Pin LQFP



Figure 1.8 Pin Assignments of the 48-Pin LQFP



Figure 1.9 Pin Assignments of the 48-Pin HWQFN

Table 1.6 List of Pins and Pin Functions (100-Pin TFLGA) (1/3)

| Pin<br>No. | Power Supply,<br>Clock, System<br>Control | I/O Port | External Bus | Timers<br>(MTU, TPU, TMR, RTC,<br>CMT, POE, CAC) | Communications<br>(SCIg, SCIh, RSPI, RIIC,<br>CAN, USB, SSI) | Memory<br>Interface<br>(SDHI) | Touch sensing | Others                     |
|------------|-------------------------------------------|----------|--------------|--------------------------------------------------|--------------------------------------------------------------|-------------------------------|---------------|----------------------------|
| 41         |                                           | P05      |              |                                                  | -                                                            |                               | _             | DA1                        |
| 42         | VREFH                                     |          |              |                                                  |                                                              |                               |               |                            |
| 43         |                                           | P07      |              |                                                  |                                                              |                               |               | ADTRG0#                    |
| 44         | VREFL0                                    |          |              |                                                  |                                                              |                               |               |                            |
| A5         |                                           | P43      |              |                                                  |                                                              |                               |               | AN003                      |
| A6         |                                           | PD0      | D0[A0/D0]    |                                                  |                                                              |                               |               | IRQ0/AN024                 |
| <b>A</b> 7 |                                           | PD4      | D4[A4/D4]    | POE3#                                            |                                                              |                               |               | IRQ4/AN028                 |
| A8         |                                           | PE0      | D8[A8/D8]    |                                                  | SCK12                                                        |                               |               | AN016                      |
| A9         |                                           | PE1      | D9[A9/D9]    | MTIOC4C                                          | TXD12/TXDX12/SIOX12/<br>SMOSI12/SSDA12                       |                               |               | AN017/<br>CMPB0            |
| A10        |                                           | PE2      | D10[A10/D10] | MTIOC4A                                          | RXD12/RXDX12/<br>SMISO12/SSCL12                              |                               |               | IRQ7/AN018<br>CVREFB0      |
| 31         |                                           | P03      |              |                                                  |                                                              |                               |               | DA0                        |
| 32         | AVSS0                                     |          |              |                                                  |                                                              |                               |               |                            |
| B3         | AVCC0                                     |          |              |                                                  |                                                              |                               |               |                            |
| 34         |                                           | P40      |              |                                                  |                                                              |                               |               | AN000                      |
| 35         |                                           | P44      |              |                                                  |                                                              |                               |               | AN004                      |
| B6         |                                           | PD1      | D1[A1/D1]    | MTIOC4B                                          |                                                              |                               |               | IRQ1/AN025                 |
| 37         |                                           | PD3      | D3[A3/D3]    | POE8#                                            |                                                              |                               |               | IRQ3/AN027                 |
| 38         |                                           | PD6      | D6[A6/D6]    | MTIC5V/POE1#                                     |                                                              |                               |               | IRQ6/AN030                 |
| B9         |                                           | PD7      | D7[A7/D7]    | MTIC5U/POE0#                                     |                                                              |                               |               | IRQ7/AN031                 |
| B10        |                                           | PE3      | D11[A11/D11] | MTIOC4B/POE8#                                    | CTS12#/RTS12#/SS12#/<br>AUDIO_MCLK                           |                               |               | AN019/<br>CLKOUT           |
| C1         | VCL                                       |          |              |                                                  |                                                              |                               |               |                            |
| C2         | VREFL                                     |          |              |                                                  |                                                              |                               |               |                            |
| C3         |                                           | PJ3      |              | MTIOC3C                                          | CTS6#/RTS6#/SS6#                                             |                               |               |                            |
| C4         | VREFH0                                    |          |              |                                                  |                                                              |                               |               |                            |
| C5         |                                           | P42      |              |                                                  |                                                              |                               |               | AN002                      |
| C6         |                                           | P47      |              |                                                  |                                                              |                               |               | AN007                      |
| C7         |                                           | PD2      | D2[A2/D2]    | MTIOC4D                                          |                                                              |                               |               | IRQ2/AN026                 |
| C8         |                                           | PD5      | D5[A5/D5]    | MTIC5W/POE2#                                     |                                                              |                               |               | IRQ5/AN029                 |
| C9         |                                           | PE5      | D13[A13/D13] | MTIOC4C/MTIOC2B                                  |                                                              |                               |               | IRQ5/AN021<br>CMPOB0       |
| C10        |                                           | PE4      | D12[A12/D12] | MTIOC4D/MTIOC1A                                  |                                                              |                               |               | AN020/<br>CMPA2/<br>CLKOUT |
| D1         | XCIN                                      |          | 1            |                                                  |                                                              |                               |               |                            |
| D2         | XCOUT                                     |          |              |                                                  |                                                              |                               |               |                            |
| D3         | MD                                        |          |              |                                                  |                                                              |                               |               | FINED                      |
| D4         | VBATT                                     |          |              |                                                  |                                                              |                               |               |                            |
| D5         |                                           | P45      |              |                                                  |                                                              |                               |               | AN005                      |
| D6         |                                           | P46      |              |                                                  |                                                              |                               |               | AN006                      |
| D7         |                                           | PE6      | D14[A14/D14] |                                                  |                                                              |                               |               | IRQ6/AN022                 |
| D8         |                                           | PE7      | D15[A15/D15] |                                                  |                                                              |                               |               | IRQ7/AN023                 |
| D9         |                                           | PA1      | A1           | MTIOC0B/MTCLKC/<br>TIOCB0                        | SCK5/SSLA2/SSISCK0                                           |                               |               |                            |
| D10        |                                           | PA0      | A0/BC0#      | MTIOC4A/TIOCA0                                   | SSLA1                                                        |                               |               | CACREF                     |
| E1         | XTAL                                      | P37      |              |                                                  |                                                              |                               |               |                            |
| E2         | VSS                                       |          |              |                                                  |                                                              |                               |               |                            |
| E3         | RES#                                      | 1        | †            |                                                  |                                                              |                               | 1             |                            |
| E4         | 1                                         | P34      | 1            | MTIOC0A/TMCI3/POE2#                              | SCK6                                                         |                               | TS0           | IRQ4                       |
| E5         | 1                                         | P41      | 1            |                                                  |                                                              |                               |               | AN001                      |
| E6         |                                           | PA2      | A2           |                                                  | RXD5/SMISO5/SSCL5/<br>SSLA3/IRRXD5                           |                               |               |                            |
| E7         |                                           | PA6      | A6           | MTIC5V/MTCLKB/TMCI3/<br>POE2#/TIOCA2             | CTS5#/RTS5#/SS5#/<br>MOSIA/SSIWS0                            |                               |               |                            |

Table 1.6 List of Pins and Pin Functions (100-Pin TFLGA) (2/3)

| Pin<br>No. | Power Supply,<br>Clock, System<br>Control | I/O Port | External Bus | Timers<br>(MTU, TPU, TMR, RTC,<br>CMT, POE, CAC) | Communications<br>(SCIg, SCIh, RSPI, RIIC,<br>CAN, USB, SSI)                  | Memory<br>Interface<br>(SDHI) | Touch sensing | Others            |
|------------|-------------------------------------------|----------|--------------|--------------------------------------------------|-------------------------------------------------------------------------------|-------------------------------|---------------|-------------------|
| E8         |                                           | PA4      | A4           | MTIC5U/MTCLKA/TMRI0/<br>TIOCA1                   | TXD5/SMOSI5/SSDA5/<br>SSLA0/SSITXD0/IRTXD5                                    |                               |               | IRQ5 /<br>CVREFB1 |
| E9         |                                           | PA5      | A5           | TIOCB1                                           | RSPCKA                                                                        |                               |               | 01112131          |
| E10        |                                           | PA3      | A3           | MTIOC0D/MTCLKD/<br>TIOCD0/TCLKB                  | RXD5/SMISO5/SSCL5/<br>SSIRXD0/IRRXD5                                          |                               |               | IRQ6 /CMPB1       |
| F1         | EXTAL                                     | P36      |              |                                                  |                                                                               |                               |               |                   |
| F2         | VCC                                       |          |              |                                                  |                                                                               |                               |               |                   |
| F3         |                                           | P35      |              |                                                  |                                                                               |                               |               | NMI               |
| F4         |                                           | P32      |              | MTIOC0C/TMO3/TIOCC0/<br>RTCOUT/RTCIC2            | TXD6/SMOSI6/SSDA6/<br>USB0_VBUSEN                                             |                               |               | IRQ2              |
| F5         |                                           | P12      |              | TMCI1                                            | SCL                                                                           |                               |               | IRQ2              |
| F6         |                                           | PB3      | A11          | MTIOC0A/MTIOC4A/TMO0/<br>POE3#/TIOCD3/TCLKD      | SCK6                                                                          | SDHI_W<br>P                   |               |                   |
| F7         |                                           | PB2      | A10          | TIOCC3/TCLKC                                     | CTS6#/RTS6#/SS6#                                                              |                               |               |                   |
| F8         |                                           | PB0      | A8           | MTIC5W/TIOCA3                                    | RXD6/SMISO6/SSCL6/<br>RSPCKA                                                  | SDHI_C<br>MD                  |               |                   |
| F9         |                                           | PA7      | A7           | TIOCB2                                           | MISOA                                                                         |                               |               |                   |
| F10        | VSS                                       |          |              |                                                  |                                                                               |                               |               |                   |
| G1         |                                           | P33      |              | MTIOC0D/TMRI3/POE3#/<br>TIOCD0                   | RXD6/SMISO6/SSCL6                                                             |                               | TS1           | IRQ3              |
| G2         |                                           | P31      |              | MTIOC4D/TMCl2/RTClC1                             | CTS1#/RTS1#/SS1#/<br>SSISCK0                                                  |                               |               | IRQ1              |
| G3         |                                           | P30      |              | MTIOC4B/TMRI3/POE8#/<br>RTCIC0                   | RXD1/SMISO1/SSCL1/<br>AUDIO_MCLK                                              |                               |               | IRQ0/<br>CMPOB3   |
| G4         |                                           | P27      | CS3#         | MTIOC2B/TMCI3                                    | SCK1/ SSIWS0                                                                  |                               | TS2           | CVREFB3           |
| G5         | BCLK                                      | P53      |              |                                                  |                                                                               |                               | TS17          |                   |
| G6         |                                           | P52      | RD#          |                                                  |                                                                               |                               | TS18          |                   |
| G7         |                                           | PB5      | A13          | MTIOC2A/MTIOC1B/<br>TMRI1/POE1#/TIOCB4           | SCK9                                                                          | SDHI_CD                       |               |                   |
| G8         |                                           | PB4      | A12          | TIOCA4                                           | CTS9#/RTS9#/SS9#                                                              |                               |               |                   |
| G9         |                                           | PB1      | A9           | MTIOC0C/MTIOC4C/<br>TMCI0/TIOCB3                 | TXD6/SMOSI6/SSDA6                                                             | SDHI_CL<br>K                  |               | IRQ4/<br>CMPOB1   |
| G10        | VCC                                       |          |              |                                                  |                                                                               |                               |               |                   |
| H1         |                                           | P26      | CS2#         | MTIOC2A/TMO1                                     | TXD1/SMOSI1/SSDA1/<br>SSIRXD0                                                 |                               | TS3           | CMPB3             |
| H2         |                                           | P25      | CS1#         | MTIOC4C/MTCLKB/<br>TIOCA4                        |                                                                               |                               | TS4           | ADTRG0#           |
| H3         |                                           | P16      |              | MTIOC3C/MTIOC3D/<br>TMO2/TIOCB1/TCLKC/<br>RTCOUT | TXD1/SMOSI1/SSDA1/<br>MOSIA/SCL<br>USB0_VBUS/<br>USB0_VBUSEN/<br>USB0_OVRCURB |                               |               | IRQ6/<br>ADTRG0#  |
| H4         |                                           | P15      |              | MTIOC0B/MTCLKB/TMCI2/<br>TIOCB2/TCLKB            | RXD1/SMISO1/SSCL1/<br>CRXD0                                                   |                               | TS12          | IRQ5/CMPB2        |
| H5         |                                           | P55      | WAIT#        | MTIOC4D/TMO3                                     | CRXD0                                                                         |                               | TS15          |                   |
| H6         |                                           | P54      | ALE          | MTIOC4B/TMCI1                                    | CTXD0                                                                         |                               | TS16          |                   |
| H7         | UB                                        | PC7      | A23/CS0#     | MTIOC3A/MTCLKB/TMO2                              | TXD8/SMOSI8/SSDA8/<br>MISOA                                                   |                               |               | CACREF            |
| H8         |                                           | PC6      | A22/CS1#     | MTIOC3C/MTCLKA/TMCI2                             | RXD8/SMISO8/SSCL8/<br>MOSIA                                                   |                               | TS22          |                   |
| H9         |                                           | PB6      | A14          | MTIOC3D/TIOCA5                                   | RXD9/SMISO9/SSCL9                                                             | SDHI_D1                       |               |                   |
| H10        |                                           | PB7      | A15          | MTIOC3B/TIOCB5                                   | TXD9/SMOSI9/SSDA9                                                             | SDHI_D2                       |               |                   |
| J1         |                                           | P24      | CS0#         | MTIOC4A/MTCLKA/TMRI1/<br>TIOCB4                  | USB0_VBUSEN                                                                   |                               | TS5           |                   |
| J2         |                                           | P21      |              | MTIOC1B/TMCI0/TIOCA3                             | RXD0/SMISO0/SSCL0/<br>USB0_EXICEN/SSIWS0                                      |                               | TS8           |                   |
| J3         |                                           | P17      |              | MTIOC3A/MTIOC3B/TMO1/<br>POE8#/TIOCB0/TCLKD      | SCK1/MISOA/SDA/<br>SSITXD0                                                    |                               |               | IRQ7/<br>CMPOB2   |
| J4         |                                           | P13      |              | MTIOC0B/TMO3/TIOCA5                              | SDA                                                                           |                               |               | IRQ3              |
| J5         | VSS_USB*1                                 | PH0*1    |              |                                                  |                                                                               |                               |               | CACREF*1          |

Table 1.6 List of Pins and Pin Functions (100-Pin TFLGA) (3/3)

| Pin<br>No. | Power Supply,<br>Clock, System<br>Control | I/O Port          | External Bus        | Timers<br>(MTU, TPU, TMR, RTC,<br>CMT, POE, CAC) | Communications<br>(SCIg, SCIh, RSPI, RIIC,<br>CAN, USB, SSI) | Memory<br>Interface<br>(SDHI) | Touch sensing | Others           |
|------------|-------------------------------------------|-------------------|---------------------|--------------------------------------------------|--------------------------------------------------------------|-------------------------------|---------------|------------------|
| J6         | VCC_USB*1                                 | PH3*1             |                     | TMCI0*1                                          |                                                              |                               |               |                  |
| J7         |                                           | P50               | WR0#/WR#            |                                                  |                                                              |                               | TS20          |                  |
| J8         |                                           | PC4               | A20/CS3#            | MTIOC3D/MTCLKC/TMCI1/<br>POE0#                   | SCK5/CTS8#/RTS8#/<br>SS8#/SSLA0                              | SDHI_D1                       | TSCAP         |                  |
| J9         |                                           | PC0               | A16                 | MTIOC3C/TCLKC                                    | CTS5#/RTS5#/SS5#/<br>SSLA1                                   |                               | TS35          |                  |
| J10        |                                           | PC1               | A17                 | MTIOC3A/TCLKD                                    | SCK5/SSLA2                                                   |                               | TS33          |                  |
| K1         |                                           | P23               |                     | MTIOC3D/MTCLKD/<br>TIOCD3                        | CTS0#/RTS0#/SS0#/<br>SSISCK0                                 |                               | TS6           |                  |
| K2         |                                           | P22               |                     | MTIOC3B/MTCLKC/TMO0/<br>TIOCC3                   | SCK0/ USB0_OVRCURB/<br>AUDIO_MCLK                            |                               | TS7           |                  |
| K3         |                                           | P20               |                     | MTIOC1A/TMRI0/TIOCB3                             | TXD0/SMOSI0/SSDA0/<br>USB0_ID/SSIRXD0                        |                               | TS9           |                  |
| K4         |                                           | P14               |                     | MTIOC3A/MTCLKA/TMRI2/<br>TIOCB5/TCLKA            | CTS1#/RTS1#/SS1#/<br>CTXD0/USB0_OVRCURA                      |                               | TS13          | IRQ4/<br>CVREFB2 |
| K5         |                                           | PH2*1             |                     | TMRI0*1                                          | USB0_DM*1                                                    |                               |               | IRQ1*1           |
| K6         |                                           | PH1* <sup>1</sup> |                     | TMO0*1                                           | USB0_DP*1                                                    |                               |               | IRQ0*1           |
| K7         |                                           | P51               | WR1#/BC1#/<br>WAIT# |                                                  |                                                              |                               | TS19          |                  |
| K8         |                                           | PC5               | A21/CS2#/<br>WAIT#  | MTIOC3B/MTCLKD/TMRI2                             | SCK8/RSPCKA                                                  |                               | TS23          |                  |
| K9         |                                           | PC3               | A19                 | MTIOC4D/TCLKB                                    | TXD5/SMOSI5/SSDA5/<br>IRTXD5                                 | SDHI_D0                       | TS27          |                  |
| K10        |                                           | PC2               | A18                 | MTIOC4B/TCLKA                                    | RXD5/SMISO5/SSCL5/<br>SSLA3/ IRRXD5                          | SDHI_D3                       | TS30          |                  |

Table 1.7 List of Pins and Pin Functions (100-Pin LFQFP) (1/3)

| Pin<br>No. | Power Supply,<br>Clock, System<br>Control | I/O Port | External Bus | Timers<br>(MTU, TPU, TMR, RTC,<br>CMT, POE, CAC) | Communications<br>(SCIg, SCIh, RSPI, RIIC,<br>CAN, USB, SSI)               | Memory<br>Interface<br>(SDHI) | Touch sensing | Others           |
|------------|-------------------------------------------|----------|--------------|--------------------------------------------------|----------------------------------------------------------------------------|-------------------------------|---------------|------------------|
| 1          | VREFH                                     |          |              |                                                  |                                                                            |                               |               |                  |
| 2          |                                           | P03      |              |                                                  |                                                                            |                               |               | DA0              |
| 3          | VREFL                                     |          |              |                                                  |                                                                            |                               |               |                  |
| 4          |                                           | PJ3      |              | MTIOC3C                                          | CTS6#/RTS6#/SS6#                                                           |                               |               |                  |
| 5          | VCL                                       |          |              |                                                  |                                                                            |                               |               |                  |
| 6          | VBATT                                     |          |              |                                                  |                                                                            |                               |               |                  |
| 7          | MD                                        |          |              |                                                  |                                                                            |                               |               | FINED            |
| 8          | XCIN                                      |          |              |                                                  |                                                                            |                               |               |                  |
| 9          | XCOUT                                     |          |              |                                                  |                                                                            |                               |               |                  |
| 10         | RES#                                      |          |              |                                                  |                                                                            |                               |               |                  |
| 11         | XTAL                                      | P37      |              |                                                  |                                                                            |                               |               |                  |
| 12         | VSS                                       | Doo      |              |                                                  |                                                                            |                               |               |                  |
| 13         | EXTAL                                     | P36      |              |                                                  |                                                                            |                               |               |                  |
| 14         | VCC                                       | Doc      |              |                                                  |                                                                            |                               |               | N IN AL          |
| 15         |                                           | P35      |              | NATIONA /TNANS/POES/                             | 001/0                                                                      |                               | TOO           | NMI              |
| 16         |                                           | P34      | 1            | MTIOCOA/TMCI3/POE2#                              | SCK6                                                                       |                               | TS0           | IRQ4             |
| 17         |                                           | P33      |              | MTIOC0D/TMRI3/POE3#/<br>TIOCD0                   | RXD6/SMISO6/SSCL6                                                          |                               | TS1           | IRQ3             |
| 18         |                                           | P32      |              | MTIOC0C/TMO3/TIOCC0/<br>RTCOUT/RTCIC2            | TXD6/SMOSI6/SSDA6/<br>USB0_VBUSEN                                          |                               |               | IRQ2             |
| 19         |                                           | P31      |              | MTIOC4D/TMCl2/RTClC1                             | CTS1#/RTS1#/SS1#/<br>SSISCK0                                               |                               |               | IRQ1             |
| 20         |                                           | P30      |              | MTIOC4B/TMRI3/POE8#/<br>RTCIC0                   | RXD1/SMISO1/SSCL1/<br>AUDIO_MCLK                                           |                               |               | IRQ0/<br>CMPOB3  |
| 21         |                                           | P27      | CS3#         | MTIOC2B/TMCI3                                    | SCK1/ SSIWS0                                                               |                               | TS2           | CVREFB3          |
| 22         |                                           | P26      | CS2#         | MTIOC2A/TMO1                                     | TXD1/SMOSI1/SSDA1/<br>SSIRXD0                                              |                               | TS3           | CMPB3            |
| 23         |                                           | P25      | CS1#         | MTIOC4C/MTCLKB/<br>TIOCA4                        |                                                                            |                               | TS4           | ADTRG0#          |
| 24         |                                           | P24      | CS0#         | MTIOC4A/MTCLKA/TMRI1/<br>TIOCB4                  | USB0_VBUSEN                                                                |                               | TS5           |                  |
| 25         |                                           | P23      |              | MTIOC3D/MTCLKD/<br>TIOCD3                        | CTS0#/RTS0#/SS0#/<br>SSISCK0                                               |                               | TS6           |                  |
| 26         |                                           | P22      |              | MTIOC3B/MTCLKC/TMO0/<br>TIOCC3                   | SCK0/ USB0_OVRCURB/<br>AUDIO_MCLK                                          |                               | TS7           |                  |
| 27         |                                           | P21      |              | MTIOC1B/TMCI0/TIOCA3                             | RXD0/SMISO0/SSCL0/<br>USB0_EXICEN/SSIWS0                                   |                               | TS8           |                  |
| 28         |                                           | P20      |              | MTIOC1A/TMRI0/TIOCB3                             | TXD0/SMOSI0/SSDA0/<br>USB0_ID/SSIRXD0                                      |                               | TS9           |                  |
| 29         |                                           | P17      |              | MTIOC3A/MTIOC3B/TMO1/<br>POE8#/TIOCB0/TCLKD      | SCK1/MISOA/SDA/<br>SSITXD0                                                 |                               |               | IRQ7/<br>CMPOB2  |
| 30         |                                           | P16      |              | MTIOC3C/MTIOC3D/<br>TMO2/TIOCB1/TCLKC/<br>RTCOUT | TXD1/SMOSI1/SSDA1/<br>MOSIA/SCL/USB0_VBUS/<br>USB0_VBUSEN/<br>USB0_OVRCURB |                               |               | IRQ6/<br>ADTRG0# |
| 31         |                                           | P15      |              | MTIOC0B/MTCLKB/TMCI2/<br>TIOCB2/TCLKB            | RXD1/SMISO1/SSCL1/<br>CRXD0                                                |                               | TS12          | IRQ5/CMPB2       |
| 32         |                                           | P14      |              | MTIOC3A/MTCLKA/TMRI2/<br>TIOCB5/TCLKA            | CTS1#/RTS1#/SS1#/<br>CTXD0/USB0_OVRCURA                                    |                               | TS13          | IRQ4/<br>CVREFB2 |
| 33         | 1                                         | P13      | 1            | MTIOC0B/TMO3/TIOCA5                              | SDA                                                                        |                               |               | IRQ3             |
| 34         | 1                                         | P12      | 1            | TMCI1                                            | SCL                                                                        |                               |               | IRQ2             |
| 35         | VCC_USB*1                                 | PH3*1    | 1            | TMCI0*1                                          |                                                                            |                               |               |                  |
| 36         | 1                                         | PH2*1    | 1            | TMRI0*1                                          | USB0_DM*1                                                                  |                               |               | IRQ1*1           |
| 37         | 1                                         | PH1*1    | 1            | TMO0*1                                           | USB0_DP*1                                                                  |                               |               | IRQ0*1           |
| 38         | VSS_USB*1                                 | PH0*1    |              |                                                  |                                                                            |                               |               | CACREF*1         |
| 39         |                                           | P55      | WAIT#        | MTIOC4D/TMO3                                     | CRXD0                                                                      |                               | TS15          |                  |
| 40         |                                           | P54      | ALE          | MTIOC4B/TMCI1                                    | CTXD0                                                                      |                               | TS16          |                  |
| 41         | BCLK                                      | P53      |              |                                                  |                                                                            |                               | TS17          |                  |

Table 1.7 List of Pins and Pin Functions (100-Pin LFQFP) (2/3)

| Pin<br>No. | Power Supply,<br>Clock, System<br>Control | I/O Port | External Bus        | Timers<br>(MTU, TPU, TMR, RTC,<br>CMT, POE, CAC) | Communications<br>(SCIg, SCIh, RSPI, RIIC,<br>CAN, USB, SSI) | Memory<br>Interface<br>(SDHI) | Touch sensing | Others                     |
|------------|-------------------------------------------|----------|---------------------|--------------------------------------------------|--------------------------------------------------------------|-------------------------------|---------------|----------------------------|
| 42         |                                           | P52      | RD#                 |                                                  |                                                              |                               | TS18          |                            |
| 43         |                                           | P51      | WR1#/BC1#/<br>WAIT# |                                                  |                                                              |                               | TS19          |                            |
| 44         |                                           | P50      | WR0#/WR#            |                                                  |                                                              |                               | TS20          |                            |
| 45         | UB                                        | PC7      | A23/CS0#            | MTIOC3A/MTCLKB/TMO2                              | TXD8/SMOSI8/SSDA8/<br>MISOA                                  |                               |               | CACREF                     |
| 46         |                                           | PC6      | A22/CS1#            | MTIOC3C/MTCLKA/TMCI2                             | RXD8/SMISO8/SSCL8/<br>MOSIA                                  |                               | TS22          |                            |
| 47         |                                           | PC5      | A21/CS2#/<br>WAIT#  | MTIOC3B/MTCLKD/TMRI2                             | SCK8/RSPCKA                                                  |                               | TS23          |                            |
| 48         |                                           | PC4      | A20/CS3#            | MTIOC3D/MTCLKC/TMCI1/<br>POE0#                   | SCK5/CTS8#/RTS8#/<br>SS8#/SSLA0                              | SDHI_D1                       | TSCAP         |                            |
| 49         |                                           | PC3      | A19                 | MTIOC4D/TCLKB                                    | TXD5/SMOSI5/SSDA5/<br>IRTXD5                                 | SDHI_D0                       | TS27          |                            |
| 50         |                                           | PC2      | A18                 | MTIOC4B/TCLKA                                    | RXD5/SMISO5/SSCL5/<br>SSLA3/ IRRXD5                          | SDHI_D3                       | TS30          |                            |
| 51         |                                           | PC1      | A17                 | MTIOC3A/TCLKD                                    | SCK5/SSLA2                                                   |                               | TS33          |                            |
| 52         |                                           | PC0      | A16                 | MTIOC3C/TCLKC                                    | CTS5#/RTS5#/SS5#/<br>SSLA1                                   |                               | TS35          |                            |
| 53         |                                           | PB7      | A15                 | MTIOC3B/TIOCB5                                   | TXD9/SMOSI9/SSDA9                                            | SDHI_D2                       |               |                            |
| 54         |                                           | PB6      | A14                 | MTIOC3D/TIOCA5                                   | RXD9/SMISO9/SSCL9                                            | SDHI_D1                       |               |                            |
| 55         |                                           | PB5      | A13                 | MTIOC2A/MTIOC1B/<br>TMRI1/POE1#/TIOCB4           | SCK9/USB0_VBUS                                               | SDHI_CD                       |               |                            |
| 56         |                                           | PB4      | A12                 | TIOCA4                                           | CTS9#/RTS9#/SS9#                                             |                               |               |                            |
| 57         |                                           | PB3      | A11                 | MTIOC0A/MTIOC4A/TMO0/<br>POE3#/TIOCD3/TCLKD      | SCK6                                                         | SDHI_W<br>P                   |               |                            |
| 58         |                                           | PB2      | A10                 | TIOCC3/TCLKC                                     | CTS6#/RTS6#/SS6#                                             |                               |               |                            |
| 59         |                                           | PB1      | A9                  | MTIOC0C/MTIOC4C/<br>TMCI0/TIOCB3                 | TXD6/SMOSI6/SSDA6                                            | SDHI_CL<br>K                  |               | IRQ4/<br>CMPOB1            |
| 60         | VCC                                       |          |                     |                                                  |                                                              |                               |               |                            |
| 61         |                                           | PB0      | A8                  | MTIC5W/TIOCA3                                    | RXD6/SMISO6/SSCL6/<br>RSPCKA                                 | SDHI_C<br>MD                  |               |                            |
| 62         | VSS                                       |          |                     |                                                  |                                                              |                               |               |                            |
| 63         |                                           | PA7      | A7                  | TIOCB2                                           | MISOA                                                        |                               |               |                            |
| 64         |                                           | PA6      | A6                  | MTIC5V/MTCLKB/TMCI3/<br>POE2#/TIOCA2             | CTS5#/RTS5#/SS5#/<br>MOSIA/SSIWS0                            |                               |               |                            |
| 65         |                                           | PA5      | A5                  | TIOCB1                                           | RSPCKA                                                       |                               |               |                            |
| 66         |                                           | PA4      | A4                  | MTIC5U/MTCLKA/TMRI0/<br>TIOCA1                   | TXD5/SMOSI5/SSDA5/<br>SSLA0/SSITXD0/IRTXD5                   |                               |               | IRQ5 /<br>CVREFB1          |
| 67         |                                           | PA3      | A3                  | MTIOC0D/MTCLKD/<br>TIOCD0/TCLKB                  | RXD5/SMISO5/SSCL5/<br>SSIRXD0/IRRXD5                         |                               |               | IRQ6 /CMPB1                |
| 68         |                                           | PA2      | A2                  |                                                  | RXD5/SMISO5/SSCL5/<br>SSLA3/IRRXD5                           |                               |               |                            |
| 69         |                                           | PA1      | A1                  | MTIOC0B/MTCLKC/<br>TIOCB0                        | SCK5/SSLA2/SSISCK0                                           |                               |               |                            |
| 70         |                                           | PA0      | A0/BC0#             | MTIOC4A/TIOCA0                                   | SSLA1                                                        |                               |               | CACREF                     |
| 71         |                                           | PE7      | D15[A15/D15]        |                                                  |                                                              |                               |               | IRQ7/AN023                 |
| 72         |                                           | PE6      | D14[A14/D14]        | NITIO O 16 TO TO SEE                             |                                                              | 1                             |               | IRQ6/AN022                 |
| 73         |                                           | PE5      | D13[A13/D13]        | MTIOC4C/MTIOC2B                                  |                                                              |                               |               | IRQ5/AN021/<br>CMPOB0      |
| 74         |                                           | PE4      | D12[A12/D12]        | MTIOC4D/MTIOC1A                                  |                                                              |                               |               | AN020/<br>CMPA2/<br>CLKOUT |
| 75         |                                           | PE3      | D11[A11/D11]        | MTIOC4B/POE8#                                    | CTS12#/RTS12#/SS12#/<br>AUDIO_MCLK                           |                               |               | AN019/<br>CLKOUT           |
| 76         |                                           | PE2      | D10[A10/D10]        | MTIOC4A                                          | RXD12/RXDX12/<br>SMISO12/SSCL12                              |                               |               | IRQ7/AN018/<br>CVREFB0     |
| 77         |                                           | PE1      | D9[A9/D9]           | MTIOC4C                                          | TXD12/TXDX12/SIOX12/<br>SMOSI12/SSDA12                       |                               |               | AN017/<br>CMPB0            |
| 78         |                                           | PE0      | D8[A8/D8]           |                                                  | SCK12                                                        |                               |               | AN016                      |

Table 1.7 List of Pins and Pin Functions (100-Pin LFQFP) (3/3)

| Pin<br>No. | Power Supply,<br>Clock, System<br>Control | I/O Port | External Bus | Timers<br>(MTU, TPU, TMR, RTC,<br>CMT, POE, CAC) | Communications<br>(SCIg, SCIh, RSPI, RIIC,<br>CAN, USB, SSI) | Memory<br>Interface<br>(SDHI) | Touch sensing | Others     |
|------------|-------------------------------------------|----------|--------------|--------------------------------------------------|--------------------------------------------------------------|-------------------------------|---------------|------------|
| 79         |                                           | PD7      | D7[A7/D7]    | MTIC5U/POE0#                                     |                                                              |                               |               | IRQ7/AN031 |
| 80         |                                           | PD6      | D6[A6/D6]    | MTIC5V/POE1#                                     |                                                              |                               |               | IRQ6/AN030 |
| 81         |                                           | PD5      | D5[A5/D5]    | MTIC5W/POE2#                                     |                                                              |                               |               | IRQ5/AN029 |
| 82         |                                           | PD4      | D4[A4/D4]    | POE3#                                            |                                                              |                               |               | IRQ4/AN028 |
| 83         |                                           | PD3      | D3[A3/D3]    | POE8#                                            |                                                              |                               |               | IRQ3/AN027 |
| 84         |                                           | PD2      | D2[A2/D2]    | MTIOC4D                                          |                                                              |                               |               | IRQ2/AN026 |
| 85         |                                           | PD1      | D1[A1/D1]    | MTIOC4B                                          |                                                              |                               |               | IRQ1/AN025 |
| 86         |                                           | PD0      | D0[A0/D0]    |                                                  |                                                              |                               |               | IRQ0/AN024 |
| 87         |                                           | P47      |              |                                                  |                                                              |                               |               | AN007      |
| 88         |                                           | P46      |              |                                                  |                                                              |                               |               | AN006      |
| 89         |                                           | P45      |              |                                                  |                                                              |                               |               | AN005      |
| 90         |                                           | P44      |              |                                                  |                                                              |                               |               | AN004      |
| 91         |                                           | P43      |              |                                                  |                                                              |                               |               | AN003      |
| 92         |                                           | P42      |              |                                                  |                                                              |                               |               | AN002      |
| 93         |                                           | P41      |              |                                                  |                                                              |                               |               | AN001      |
| 94         | VREFL0                                    |          |              |                                                  |                                                              |                               |               |            |
| 95         |                                           | P40      |              |                                                  |                                                              |                               |               | AN000      |
| 96         | VREFH0                                    |          |              |                                                  |                                                              |                               |               |            |
| 97         | AVCC0                                     |          |              |                                                  |                                                              |                               |               |            |
| 98         |                                           | P07      |              |                                                  |                                                              |                               |               | ADTRG0#    |
| 99         | AVSS0                                     |          |              |                                                  |                                                              |                               |               |            |
| 100        |                                           | P05      |              |                                                  |                                                              |                               |               | DA1        |

Table 1.8 List of Pins and Pin Functions (64-Pin WFLGA) (1/2)

| Pin<br>No.     | Power Supply,<br>Clock, System<br>Control | I/O Port | Timers<br>(MTU, TPU, TMR, RTC, CMT,<br>POE, CAC) | Communications<br>(SCIg, SCIh, RSPI, RIIC, CAN,<br>USB, SSI)               | Memory<br>Interface<br>(SDHI) | Touch sensing | Others                 |
|----------------|-------------------------------------------|----------|--------------------------------------------------|----------------------------------------------------------------------------|-------------------------------|---------------|------------------------|
| A1             |                                           | P05      |                                                  |                                                                            |                               |               | DA1                    |
| 42             | AVCC0                                     |          |                                                  |                                                                            |                               |               |                        |
| 43             | VREFH0                                    |          |                                                  |                                                                            |                               |               |                        |
| 44             | VREFL0                                    |          |                                                  |                                                                            |                               |               |                        |
| <b>4</b> 5     | VREFH                                     |          |                                                  |                                                                            |                               |               |                        |
| 46             | VREFL                                     |          |                                                  |                                                                            |                               |               |                        |
| A7             |                                           | PE2      | MTIOC4A                                          | RXD12/RXDX12/SMISO12/<br>SSCL12                                            |                               |               | IRQ7/AN018/<br>CVREFB0 |
| 8/             |                                           | PE3      | MTIOC4B/POE8#                                    | CTS12#/RTS12#/SS12#/<br>AUDIO_MCLK                                         |                               |               | AN019/CLKOU            |
| 31             | VCL                                       |          |                                                  |                                                                            |                               |               |                        |
| 32             | AVSS0                                     |          |                                                  |                                                                            |                               |               |                        |
| 33             |                                           | P40      |                                                  |                                                                            |                               |               | AN000                  |
| 34             |                                           | P42      |                                                  |                                                                            |                               |               | AN002                  |
| 35             |                                           | P44      |                                                  |                                                                            |                               |               | AN004                  |
| 36             |                                           | P46      |                                                  |                                                                            |                               |               | AN006                  |
| 37             |                                           | PE1      | MTIOC4C                                          | TXD12/TXDX12/SIOX12/<br>SMOSI12/SSDA12                                     |                               |               | AN017/CMPB0            |
| 38             |                                           | PE4      | MTIOC4D/MTIOC1A                                  |                                                                            |                               |               | AN020/CMPA2/<br>CLKOUT |
| 21             | XCIN                                      |          |                                                  |                                                                            |                               |               |                        |
| 22             | MD                                        |          |                                                  |                                                                            |                               |               | FINED                  |
| 23             |                                           | P03      |                                                  |                                                                            |                               |               | DA0                    |
| 24             |                                           | P41      |                                                  |                                                                            |                               |               | AN001                  |
| 25             |                                           | P43      |                                                  |                                                                            |                               |               | AN003                  |
| 26             |                                           | PE0      |                                                  | SCK12                                                                      |                               |               | AN016                  |
| C7             |                                           | PE5      | MTIOC4C/MTIOC2B                                  |                                                                            |                               |               | IRQ5/AN021/<br>CMPOB0  |
| C8             |                                           | PA0      | MTIOC4A/TIOCA0                                   | SSLA1                                                                      |                               |               | CACREF                 |
| D1             | XCOUT                                     |          |                                                  |                                                                            |                               |               |                        |
| 02             | RES#                                      |          |                                                  |                                                                            |                               |               |                        |
| 03             |                                           | P27      | MTIOC2B/TMCI3                                    | SCK1/ SSIWS0                                                               |                               | TS2           | CVREFB3                |
| 04             |                                           | P14      | MTIOC3A/MTCLKA/TMRI2/<br>TIOCB5/TCLKA            | CTS1#/RTS1#/SS1#/CTXD0/<br>USB0_OVRCURA                                    |                               | TS13          | IRQ4/CVREFB2           |
| <b>D</b> 5     |                                           | PA6      | MTIC5V/MTCLKB/TMCl3/POE2#/<br>TIOCA2             | CTS5#/RTS5#/SS5#/MOSIA/<br>SSIWS0                                          |                               |               |                        |
| D6             |                                           | PA4      | MTIC5U/MTCLKA/TMRI0/TIOCA1                       | TXD5/SMOSI5/SSDA5/SSLA0/<br>SSITXD0/IRTXD5                                 |                               |               | IRQ5 /CVREFB           |
| 07             |                                           | PA1      | MTIOC0B/MTCLKC/TIOCB0                            | SCK5/SSLA2/SSISCK0                                                         |                               |               |                        |
| D8             |                                           | PA3      | MTIOC0D/MTCLKD/TIOCD0/<br>TCLKB                  | RXD5/SMISO5/SSCL5/SSIRXD0/<br>IRRXD5                                       |                               |               | IRQ6/CMPB1             |
| Ξ1             | VSS                                       |          |                                                  |                                                                            |                               |               |                        |
| Ξ2             | VBATT                                     |          |                                                  |                                                                            |                               |               |                        |
| E3             |                                           | P30      | MTIOC4B/TMRI3/POE8#/RTCIC0                       | RXD1/SMISO1/SSCL1/<br>AUDIO_MCLK                                           |                               |               | IRQ0/CMPOB3            |
| ≣4             |                                           | P16      | MTIOC3C/MTIOC3D/TMO2/<br>TIOCB1/TCLKC/RTCOUT     | TXD1/SMOSI1/SSDA1/MOSIA/<br>SCL/USB0_VBUS/<br>USB0_VBUSEN/<br>USB0_OVRCURB |                               |               | IRQ6/ADTRG0i           |
| <b>=</b> 5     |                                           | PC4      | MTIOC3D/MTCLKC/TMCI1/<br>POE0#                   | SCK5/CTS8#/RTS8#/SS8#/<br>SSLA0                                            | SDHI_D1                       | TSCAP         |                        |
| 6              | VCC                                       |          |                                                  |                                                                            |                               |               |                        |
| <b>=</b> 7     | VSS                                       |          |                                                  |                                                                            |                               |               |                        |
| ≣8             |                                           | PB0      | MTIC5W/TIOCA3                                    | RXD6/SMISO6/SSCL6/RSPCKA                                                   | SDHI_C<br>MD                  |               |                        |
| -1             | VCC                                       |          |                                                  |                                                                            |                               |               | 1                      |
| 2              | †                                         | P35      |                                                  |                                                                            |                               |               | NMI                    |
| <del>-</del> 3 |                                           | P31      | MTIOC4D/TMCI2/RTCIC1                             | CTS1#/RTS1#/SS1#/SSISCK0                                                   |                               | -             | IRQ1                   |

Table 1.8 List of Pins and Pin Functions (64-Pin WFLGA) (2/2)

| Pin<br>No. | Power Supply,<br>Clock, System<br>Control | I/O Port | Timers<br>(MTU, TPU, TMR, RTC, CMT,<br>POE, CAC) | Communications<br>(SCIg, SCIh, RSPI, RIIC, CAN,<br>USB, SSI) | Memory<br>Interface<br>(SDHI) | Touch sensing | Others       |
|------------|-------------------------------------------|----------|--------------------------------------------------|--------------------------------------------------------------|-------------------------------|---------------|--------------|
| F4         |                                           | PC5      | MTIOC3B/MTCLKD/TMRI2                             | SCK8/RSPCKA/USB0_ID                                          |                               |               | TS23         |
| F5         |                                           | P15      | MTIOC0B/MTCLKB/TMCI2/<br>TIOCB2/TCLKB            | RXD1/SMISO1/SSCL1/CRXD0                                      |                               | TS12          | IRQ5/CMPB2   |
| F6         |                                           | PB1      | MTIOC0C/MTIOC4C/TMCI0/<br>TIOCB3                 | TXD6/SMOSI6/SSDA6                                            | SDHI_CL<br>K                  |               | IRQ4/ CMPOB1 |
| F7         |                                           | PB5      | MTIOC2A/MTIOC1B/TMRI1/<br>POE1#/TIOCB4           | SCK9                                                         | SDHI_CD                       |               |              |
| F8         |                                           | PB3      | MTIOC0A/MTIOC4A/TMO0/<br>POE3#/TIOCD3/TCLKD      | SCK6                                                         | SDHI_W<br>P                   |               |              |
| G1         | EXTAL                                     | P36      |                                                  |                                                              |                               |               |              |
| G2         |                                           | P26      | MTIOC2A/TMO1                                     | TXD1/SMOSI1/SSDA1/<br>USB0_VBUSEN/SSIRXD0                    |                               | TS3           | CMPB3        |
| G3         | VCC_USB*1                                 | PH3*1    | TMCI0*1                                          |                                                              |                               |               |              |
| G4         | VSS_USB*1                                 | PH0*1    |                                                  |                                                              |                               |               | CACREF*1     |
| G5         | UB                                        | PC7      | MTIOC3A/MTCLKB/TMO2                              | TXD8/SMOSI8/SSDA8/MISOA                                      |                               |               | CACREF       |
| G6         |                                           | PC6      | MTIOC3C/MTCLKA/TMCI2                             | RXD8/SMISO8/SSCL8/MOSIA/<br>USB0_EXICEN                      |                               | TS22          |              |
| G7         |                                           | PC3      | MTIOC4D/TCLKB                                    | TXD5/SMOSI5/SSDA5/IRTXD5                                     | SDHI_D0                       | TS27          |              |
| G8         |                                           | PB6/PC0  | MTIOC3D/TIOCA5                                   | RXD9/SMISO9/SSCL9                                            | SDHI_D1                       |               |              |
| H1         | XTAL                                      | P37      |                                                  |                                                              |                               |               |              |
| H2         |                                           | P17      | MTIOC3A/MTIOC3B/TMO1/<br>POE8#/TIOCB0/TCLKD      | SCK1/MISOA/SDA/SSITXD0                                       |                               |               | IRQ7/ CMPOB2 |
| H3         |                                           | PH2*1    | TMRI0*1                                          | USB0_DM*1                                                    |                               |               | IRQ1*1       |
| H4         |                                           | PH1*1    | TMO0*1                                           | USB0_DP*1                                                    |                               |               | IRQ0*1       |
| H5         |                                           | P55      | MTIOC4D/TMO3                                     | CRXD0                                                        |                               | TS15          |              |
| H6         |                                           | P54      | MTIOC4B/TMCI1                                    | CTXD0                                                        |                               | TS16          |              |
| H7         |                                           | PC2      | MTIOC4B/TCLKA                                    | RXD5/SMISO5/SSCL5/SSLA3/<br>IRRXD5                           | SDHI_D3                       | TS30          |              |
| H8         |                                           | PB7/PC1  | MTIOC3B/TIOCB5                                   | TXD9/SMOSI9/SSDA9                                            | SDHI_D2                       |               |              |

Table 1.9 List of Pins and Pin Functions (64-Pin LQFP/HWQFN) (1/2)

| Pin<br>No. | Power Supply,<br>Clock, System<br>Control | I/O Port | Timers<br>(MTU, TPU, TMR, RTC, CMT,<br>POE, CAC) | Communications<br>(SCIg, SCIh, RSPI, RIIC, CAN,<br>USB, SSI)               | Memory<br>Interface<br>(SDHI) | Touch sensing | Others       |
|------------|-------------------------------------------|----------|--------------------------------------------------|----------------------------------------------------------------------------|-------------------------------|---------------|--------------|
|            |                                           | P03      |                                                  |                                                                            |                               |               | DA0          |
|            | VCL                                       |          |                                                  |                                                                            |                               |               |              |
|            | MD                                        |          |                                                  |                                                                            |                               |               | FINED        |
|            | XCIN                                      |          |                                                  |                                                                            |                               |               |              |
| 5          | XCOUT                                     |          |                                                  |                                                                            |                               |               |              |
| ;          | RES#                                      |          |                                                  |                                                                            |                               |               |              |
| ,          | XTAL                                      | P37      |                                                  |                                                                            |                               |               |              |
| }          | VSS                                       |          |                                                  |                                                                            |                               |               |              |
| )          | EXTAL                                     | P36      |                                                  |                                                                            |                               |               |              |
| 0          | VCC                                       |          |                                                  |                                                                            |                               |               |              |
| 1          |                                           | P35      |                                                  |                                                                            |                               |               | NMI          |
| 2          | VBATT                                     |          |                                                  |                                                                            |                               |               |              |
| 3          |                                           | P31      | MTIOC4D/TMCI2/RTCIC1                             | CTS1#/RTS1#/SS1#/SSISCK0                                                   |                               |               | IRQ1         |
| 4          |                                           | P30      | MTIOC4B/TMRI3/POE8#/RTCIC0                       | RXD1/SMISO1/SSCL1/<br>AUDIO_MCLK                                           |                               |               | IRQ0/CMPOB3  |
| 5          |                                           | P27      | MTIOC2B/TMCI3                                    | SCK1/SSIWS0                                                                |                               | TS2           | CVREFB3      |
| 6          |                                           | P26      | MTIOC2A/TMO1                                     | TXD1/SMOSI1/SSDA1/<br>USB0_VBUSEN/SSIRXD0                                  |                               | TS3           | CMPB3        |
| 7          |                                           | P17      | MTIOC3A/MTIOC3B/TMO1/<br>POE8#/TIOCB0/TCLKD      | SCK1/MISOA/SDA/SSITXD0                                                     |                               |               | IRQ7/ CMPOB2 |
| 18         |                                           | P16      | MTIOC3C/MTIOC3D/TMO2/<br>TIOCB1/TCLKC/RTCOUT     | TXD1/SMOSI1/SSDA1/MOSIA/<br>SCL/USB0_VBUS/<br>USB0_VBUSEN/<br>USB0_OVRCURB |                               |               | IRQ6/ADTRG0  |
| 9          |                                           | P15      | MTIOC0B/MTCLKB/TMCI2/<br>TIOCB2/TCLKB            | RXD1/SMISO1/SSCL1/CRXD0                                                    |                               | TS12          | IRQ5/CMPB2   |
| 20         |                                           | P14      | MTIOC3A/MTCLKA/TMRI2/<br>TIOCB5/TCLKA            | CTS1#/RTS1#/SS1#/CTXD0/<br>USB0_OVRCURA                                    |                               | TS13          | IRQ4/CVREFB2 |
| 21         | VCC_USB*1                                 | PH3*1    | TMCI0*1                                          |                                                                            |                               |               |              |
| 22         |                                           | PH2*1    | TMRI0*1                                          | USB0_DM*1                                                                  |                               |               | IRQ1*1       |
| 23         |                                           | PH1*1    | TMO0*1                                           | USB0_DP*1                                                                  |                               |               | IRQ0*1       |
| 24         | VSS_USB*1                                 | PH0*1    |                                                  |                                                                            |                               |               | CACREF*1     |
| 25         |                                           | P55      | MTIOC4D/TMO3                                     | CRXD0                                                                      |                               | TS15          |              |
| 26         |                                           | P54      | MTIOC4B/TMCI1                                    | CTXD0                                                                      |                               | TS16          |              |
| 27         | UB                                        | PC7      | MTIOC3A/MTCLKB/TMO2                              | TXD8/SMOSI8/SSDA8/MISOA                                                    |                               |               | CACREF       |
| 28         |                                           | PC6      | MTIOC3C/MTCLKA/TMCI2                             | RXD8/SMISO8/SSCL8/MOSIA/<br>USB0_EXICEN                                    |                               | TS22          |              |
| 29         |                                           | PC5      | MTIOC3B/MTCLKD/TMRI2                             | SCK8/RSPCKA/USB0_ID                                                        |                               | TS23          |              |
| 30         |                                           | PC4      | MTIOC3D/MTCLKC/TMCI1/<br>POE0#                   | SCK5/CTS8#/RTS8#/SS8#/<br>SSLA0                                            | SDHI_D1                       | TSCAP         |              |
| 31         |                                           | PC3      | MTIOC4D/TCLKB                                    | TXD5/SMOSI5/SSDA5/ IRTXD5                                                  | SDHI_D0                       | TS27          |              |
| 32         |                                           | PC2      | MTIOC4B/TCLKA                                    | RXD5/SMISO5/SSCL5/SSLA3/<br>IRRXD5                                         | SDHI_D3                       | TS30          |              |
| 33         |                                           | PB7/PC1  | MTIOC3B/TIOCB5                                   | TXD9/SMOSI9/SSDA9                                                          | SDHI_D2                       |               |              |
| 34         |                                           | PB6/PC0  | MTIOC3D/TIOCA5                                   | RXD9/SMISO9/SSCL9                                                          | SDHI_D1                       |               |              |
| 35         |                                           | PB5      | MTIOC2A/MTIOC1B/TMRI1/<br>POE1#/TIOCB4           | SCK9                                                                       | SDHI_CD                       |               |              |
| 36         |                                           | PB3      | MTIOC0A/MTIOC4A/TMO0/<br>POE3#/TIOCD3/TCLKD      | SCK6                                                                       | SDHI_W<br>P                   |               |              |
| 37         |                                           | PB1      | MTIOC0C/MTIOC4C/TMCI0/<br>TIOCB3                 | TXD6/SMOSI6/SSDA6                                                          | SDHI_CL<br>K                  |               | IRQ4/ CMPOB1 |
| 38         | VCC                                       |          |                                                  |                                                                            |                               |               |              |
| 39         |                                           | PB0      | MTIC5W/TIOCA3                                    | RXD6/SMISO6/SSCL6/RSPCKA                                                   | SDHI_C<br>MD                  |               |              |
| 10         | VSS                                       |          |                                                  |                                                                            |                               |               |              |
| <b>!</b> 1 |                                           | PA6      | MTIC5V/MTCLKB/TMCI3/POE2#/<br>TIOCA2             | CTS5#/RTS5#/SS5#/MOSIA/<br>SSIWS0                                          |                               |               |              |

Table 1.9 List of Pins and Pin Functions (64-Pin LQFP/HWQFN) (2/2)

| Pin<br>No. | Power Supply,<br>Clock, System<br>Control | I/O Port | Timers<br>(MTU, TPU, TMR, RTC, CMT,<br>POE, CAC) | Communications<br>(SCIg, SCIh, RSPI, RIIC, CAN,<br>USB, SSI) | Memory<br>Interface<br>(SDHI) | Touch sensing | Others                 |
|------------|-------------------------------------------|----------|--------------------------------------------------|--------------------------------------------------------------|-------------------------------|---------------|------------------------|
| 42         |                                           | PA4      | MTIC5U/MTCLKA/TMRI0/TIOCA1                       | TXD5/SMOSI5/SSDA5/SSLA0/<br>SSITXD0/IRTXD5                   |                               |               | IRQ5 /CVREFB1          |
| 43         |                                           | PA3      | MTIOC0D/MTCLKD/TIOCD0/<br>TCLKB                  | RXD5/SMISO5/SSCL5/SSIRXD0/<br>IRRXD5                         |                               |               | IRQ6 /CMPB1            |
| 44         |                                           | PA1      | MTIOC0B/MTCLKC/TIOCB0                            | SCK5/SSLA2/SSISCK0                                           |                               |               |                        |
| 45         |                                           | PA0      | MTIOC4A/TIOCA0                                   | SSLA1                                                        |                               |               | CACREF                 |
| 46         |                                           | PE5      | MTIOC4C/MTIOC2B                                  |                                                              |                               |               | IRQ5/AN021/<br>CMPOB0  |
| 47         |                                           | PE4      | MTIOC4D/MTIOC1A                                  |                                                              |                               |               | AN020/CMPA2/<br>CLKOUT |
| 48         |                                           | PE3      | MTIOC4B/POE8#                                    | CTS12#/RTS12#/SS12#/<br>AUDIO_MCLK                           |                               |               | AN019/CLKOUT           |
| 49         |                                           | PE2      | MTIOC4A                                          | RXD12/RXDX12/SMISO12/<br>SSCL12                              |                               |               | IRQ7/AN018/<br>CVREFB0 |
| 50         |                                           | PE1      | MTIOC4C                                          | TXD12/TXDX12/SIOX12/<br>SMOSI12/SSDA12                       |                               |               | AN017/CMPB0            |
| 51         |                                           | PE0      |                                                  | SCK12                                                        |                               |               | AN016                  |
| 52         | VREFL                                     |          |                                                  |                                                              |                               |               |                        |
| 53         |                                           | P46      |                                                  |                                                              |                               |               | AN006                  |
| 54         | VREFH                                     |          |                                                  |                                                              |                               |               |                        |
| 55         |                                           | P44      |                                                  |                                                              |                               |               | AN004                  |
| 56         |                                           | P43      |                                                  |                                                              |                               |               | AN003                  |
| 57         |                                           | P42      |                                                  |                                                              |                               |               | AN002                  |
| 58         |                                           | P41      |                                                  |                                                              |                               |               | AN001                  |
| 59         | VREFL0                                    |          |                                                  |                                                              |                               |               |                        |
| 60         |                                           | P40      |                                                  |                                                              |                               |               | AN000                  |
| 61         | VREFH0                                    |          |                                                  |                                                              |                               |               |                        |
| 62         | AVCC0                                     |          |                                                  |                                                              |                               |               |                        |
| 63         |                                           | P05      |                                                  |                                                              |                               |               | DA1                    |
| 64         | AVSS0                                     |          |                                                  |                                                              |                               |               |                        |

Table 1.10 List of Pins and Pin Functions (48-Pin LQFP/HWQFN) (1/2)

| Pin<br>No. | Power Supply,<br>Clock, System<br>Control | I/O Port | Timers<br>(MTU, TPU, TMR, RTC, CMT,<br>POE, CAC) | Communications<br>(SCIg, SCIh, RSPI, RIIC, CAN,<br>USB, SSI)               | Memory<br>Interface<br>(SDHI) | Touch sensing | Others                 |
|------------|-------------------------------------------|----------|--------------------------------------------------|----------------------------------------------------------------------------|-------------------------------|---------------|------------------------|
| 1          | VCL                                       |          |                                                  |                                                                            |                               |               |                        |
| 2          | MD                                        |          |                                                  |                                                                            |                               |               | FINED                  |
| 3          | RES#                                      |          |                                                  |                                                                            |                               |               |                        |
| 1          | XTAL                                      | P37      |                                                  |                                                                            |                               |               |                        |
| 5          | VSS                                       |          |                                                  |                                                                            |                               |               |                        |
| 6          | EXTAL                                     | P36      |                                                  |                                                                            |                               |               |                        |
| 7          | VCC                                       |          |                                                  |                                                                            |                               |               |                        |
| 3          |                                           | P35      |                                                  |                                                                            |                               |               | NMI                    |
| 9          |                                           | P31      | MTIOC4D/TMCI2                                    | CTS1#/RTS1#/SS1#/SSISCK0                                                   |                               |               | IRQ1                   |
| 10         |                                           | P30      | MTIOC4B/TMRI3/POE8#                              | RXD1/SMISO1/SSCL1/<br>AUDIO_MCLK                                           |                               |               | IRQ0/CMPOB3            |
| 11         |                                           | P27      | MTIOC2B/TMCI3                                    | SCK1/SSIWS0                                                                |                               | TS2           | CVREFB3                |
| 12         |                                           | P26      | MTIOC2A/TMO1                                     | TXD1/SMOSI1/SSDA1/<br>USB0_VBUSEN/SSIRXD0                                  |                               | TS3           | CMPB3                  |
| 13         |                                           | P17      | MTIOC3A/MTIOC3B/TMO1/<br>POE8#/TIOCB0/TCLKD      | SCK1/MISOA/SDA/ SSITXD0                                                    |                               |               | IRQ7/ CMPOB2           |
| 14         |                                           | P16      | MTIOC3C/MTIOC3D/TMO2/<br>TIOCB1/TCLKC            | TXD1/SMOSI1/SSDA1/MOSIA/<br>SCL/USB0_VBUS/<br>USB0_VBUSEN/<br>USB0_OVRCURB |                               |               | IRQ6/ADTRG0#           |
| 15         |                                           | P15      | MTIOC0B/MTCLKB/TMCI2/<br>TIOCB2/TCLKB            | RXD1/SMISO1/SSCL1/CRXD0                                                    |                               | TS12          | IRQ5/CMPB2             |
| 16         |                                           | P14      | MTIOC3A/MTCLKA/TMRI2/<br>TIOCB5/TCLKA            | CTS1#/RTS1#/SS1#/CTXD0/<br>USB0_OVRCURA                                    |                               | TS13          | IRQ4/CVREFB2           |
| 7          | VCC_USB*1                                 | PH3*1    | TMCI0*1                                          |                                                                            |                               |               |                        |
| 8          |                                           | PH2*1    | TMRI0*1                                          | USB0_DM*1                                                                  |                               |               | IRQ1*1                 |
| 19         |                                           | PH1*1    | TMO0*1                                           | USB0_DP*1                                                                  |                               |               | IRQ0*1                 |
| 20         | VSS_USB*1                                 | PH0*1    |                                                  |                                                                            |                               |               | CACREF*1               |
| 21         | UB                                        | PC7      | MTIOC3A/MTCLKB/TMO2                              | TXD8/SMOSI8/SSDA8/MISOA                                                    |                               |               | CACREF                 |
| 22         |                                           | PC6      | MTIOC3C/MTCLKA/TMCI2                             | RXD8/SMISO8/SSCL8/MOSIA/<br>USB0_EXICEN                                    |                               | TS22          |                        |
| 23         |                                           | PC5      | MTIOC3B/MTCLKD/TMRI2                             | SCK8/RSPCKA/USB0_ID                                                        |                               | TS23          |                        |
| 24         |                                           | PC4      | MTIOC3D/MTCLKC/TMCI1/<br>POE0#                   | SCK5/CTS8#/RTS8#/SS8#/<br>SSLA0                                            | SDHI_D1                       | TSCAP         |                        |
| 25         |                                           | PB5/PC3  | MTIOC2A/MTIOC1B/TMRI1/<br>POE1#/TIOCB4           |                                                                            | SDHI_CD                       |               |                        |
| 26         |                                           | PB3/PC2  | MTIOC0A/MTIOC4A/TMO0/<br>POE3#/TIOCD3/TCLKD      | SCK6                                                                       | SDHI_W<br>P                   |               |                        |
| 27         |                                           | PB1/PC1  | MTIOC0C/MTIOC4C/TMCI0/<br>TIOCB3                 | TXD6/SMOSI6/SSDA6                                                          | SDHI_CL<br>K                  |               | IRQ4/ CMPOB1           |
| 28         | VCC                                       |          |                                                  |                                                                            |                               |               |                        |
| 29         |                                           | PB0/PC0  | MTIC5W/TIOCA3                                    | RXD6/SMISO6/SSCL6/RSPCKA                                                   | SDHI_C<br>MD                  |               |                        |
| 30         | VSS                                       |          |                                                  |                                                                            |                               |               |                        |
| 31         |                                           | PA6      | MTIC5V/MTCLKB/TMCI3/POE2#/<br>TIOCA2             | CTS5#/RTS5#/SS5#/MOSIA/<br>SSIWS0                                          |                               |               |                        |
| 32         |                                           | PA4      | MTIC5U/MTCLKA/TMRI0/TIOCA1                       | TXD5/SMOSI5/SSDA5/SSLA0/<br>SSITXD0/IRTXD5                                 |                               |               | IRQ5 /CVREFB           |
| 33         |                                           | PA3      | MTIOC0D/MTCLKD/TIOCD0/<br>TCLKB                  | RXD5/SMISO5/SSCL5/SSIRXD0/<br>IRRXD5                                       |                               |               | IRQ6 /CMPB1            |
| 34         |                                           | PA1      | MTIOC0B/MTCLKC/TIOCB0                            | SCK5/SSLA2/SSISCK0                                                         |                               |               |                        |
| 35         |                                           | PE4      | MTIOC4D/MTIOC1A                                  |                                                                            |                               |               | AN020/CMPA2/<br>CLKOUT |
| 36         |                                           | PE3      | MTIOC4B/POE8#                                    | CTS12#/RTS12#/AUDIO_MCLK                                                   |                               |               | AN019/CLKOUT           |
| 37         |                                           | PE2      | MTIOC4A                                          | RXD12/RXDX12/SSCL12                                                        |                               |               | IRQ7/AN018/<br>CVREFB0 |
| 38         |                                           | PE1      | MTIOC4C                                          | TXD12/TXDX12/SIOX12/SSDA12                                                 |                               |               | AN017/CMPB0            |
| 39         | VREFL                                     |          |                                                  |                                                                            |                               | 1             | 7.1.1017/GIVII BU      |
| 40         | ******                                    | P46      |                                                  |                                                                            |                               | -             | AN006                  |

Table 1.10 List of Pins and Pin Functions (48-Pin LQFP/HWQFN) (2/2)

| Pin<br>No. | Power Supply,<br>Clock, System<br>Control | I/O Port | Timers<br>(MTU, TPU, TMR, RTC, CMT,<br>POE, CAC) | Communications<br>(SCIg, SCIh, RSPI, RIIC, CAN,<br>USB, SSI) | Memory<br>Interface<br>(SDHI) | Touch sensing | Others |
|------------|-------------------------------------------|----------|--------------------------------------------------|--------------------------------------------------------------|-------------------------------|---------------|--------|
| 41         | VREFH                                     |          |                                                  |                                                              |                               |               |        |
| 42         |                                           | P42      |                                                  |                                                              |                               |               | AN002  |
| 43         |                                           | P41      |                                                  |                                                              |                               |               | AN001  |
| 44         | VREFL0                                    |          |                                                  |                                                              |                               |               |        |
| 45         |                                           | P40      |                                                  |                                                              |                               |               | AN000  |
| 46         | VREFH0                                    |          |                                                  |                                                              |                               |               |        |
| 47         | AVCC0                                     |          |                                                  |                                                              |                               |               |        |
| 48         | AVSS0                                     |          |                                                  |                                                              |                               |               |        |

# 2. CPU

Figure 2.1 shows register set of the CPU.



Figure 2.1 Register Set of the CPU

### 2.1 General-Purpose Registers (R0 to R15)

This CPU has sixteen 32-bit general-purpose registers (R0 to R15). R0 to R15 can be used as data registers or address registers.

R0, a general-purpose register, also functions as the stack pointer (SP).

The stack pointer is switched to operate as the interrupt stack pointer (ISP) or user stack pointer (USP) by the value of the stack pointer select bit (U) in the processor status word (PSW).

# 2.2 Control Registers

# (1) Interrupt stack pointer (ISP) and user stack pointer (USP)

The stack pointer (SP) can be either of two types, the interrupt stack pointer (ISP) or the user stack pointer (USP). Whether the stack pointer operates as the ISP or USP depends on the value of the stack pointer select bit (U) in the processor status word (PSW).

Set the ISP or USP to a multiple of 4 to reduce the number of cycles required to execute interrupt sequences and instructions entailing stack manipulation.

## (2) Exception table register (EXTB)

The exception table register (EXTB) specifies the address where the exception vector table starts.

Set the EXTB to a multiple of 4 to reduce the number of cycles required to execute interrupt sequences and instructions entailing stack manipulation.

### (3) Interrupt table register (INTB)

The interrupt table register (INTB) specifies the address where the interrupt vector table starts.

Set the INTB to a multiple of 4 to reduce the number of cycles required to execute interrupt sequences and instructions entailing stack manipulation.

### (4) Program counter (PC)

The program counter (PC) indicates the address of the instruction being executed.

### (5) Processor status word (PSW)

The processor status word (PSW) indicates the results of instruction execution or the state of the CPU.

### (6) Backup PC (BPC)

The backup PC (BPC) is provided to speed up response to interrupts.

After a fast interrupt has been generated, the contents of the program counter (PC) are saved in the BPC register.

### (7) Backup PSW (BPSW)

The backup PSW (BPSW) is provided to speed up response to interrupts.

After a fast interrupt has been generated, the contents of the processor status word (PSW) are saved in the BPSW. The allocation of bits in the BPSW corresponds to that in the PSW.

## (8) Fast interrupt vector register (FINTV)

The fast interrupt vector register (FINTV) is provided to speed up response to interrupts.

The FINTV register specifies a branch destination address when a fast interrupt has been generated.



# (9) Floating-point status word (FPSW)

The floating-point status word (FPSW) indicates the results of floating-point operations.

When an exception handling enable bit (Ej) enables the exception handling (Ej = 1), the exception cause can be identified by checking the corresponding Cj flag in the exception handling routine. If the exception handling is masked (Ej = 0), the occurrence of exception can be checked by reading the Fj flag at the end of a series of processing. Once the Fj flag has been set to 1, this value is retained until it is cleared to 0 by software (j = X, U, Z, O, or V).

#### 2.3 Accumulator

The accumulator (ACC0 or ACC1) is a 72-bit register used for DSP instructions. The accumulator is handled as a 96-bit register for reading and writing. At this time, when bits 95 to 72 of the accumulator are read, the value where the value of bit 71 is sign extended is read. Writing to bits 95 to 72 of the accumulator is ignored. ACC0 is also used for the multiply and multiply-and-accumulate instructions; EMUL, EMULU, FMUL, MUL, and RMPA, in which case the prior value in ACC0 is modified by execution of the instruction.

Use the MVTACGU, MVTACHI, and MVTACLO instructions for writing to the accumulator. The MVTACGU, MVTACHI, and MVTACLO instructions write data to bits 95 to 64, the higher-order 32 bits (bits 63 to 32), and the lower-order 32 bits (bits 31 to 0), respectively.

Use the MVFACGU, MVFACHI, MVFACMI, and MVFACLO instructions for reading data from the accumulator. The MVFACGU, MVFACHI, MVFACMI, and MVFACLO instructions read data from the guard bits (bits 95 to 64), higher-order 32 bits (bits 63 to 32), the middle 32 bits (bits 47 to 16), and the lower-order 32 bits (bits 31 to 0), respectively.

# 3. Address Space

# 3.1 Address Space

This LSI has a 4-Gbyte address space, consisting of the range of addresses from 0000 0000h to FFFF FFFFh. That is, linear access to an address space of up to 4 Gbytes is possible, and this contains both program and data areas. Figure 3.1 shows the memory maps in the respective operating modes. Accessible areas will differ according to the operating mode and states of control bits.



Note 1. The address space in boot mode and USB boot mode is the same as the address space in single-chip mode. Note 2. The capacity of ROM/RAM differs depending on the products.

| ROM (bytes) |                          | RAM (bytes) |                          |  |  |  |
|-------------|--------------------------|-------------|--------------------------|--|--|--|
| Capacity    | Address                  | Capacity    | Address                  |  |  |  |
| 512 Kbytes  | FFF8 0000h to FFFF FFFFh | 64 Kbytes   | 0000 0000h to 0000 FFFFh |  |  |  |
| 384 Kbytes  | FFFA 0000h to FFFF FFFFh |             |                          |  |  |  |
| 256 Kbytes  | FFFC 0000h to FFFF FFFFh | 32 Kbytes   | 0000 0000h to 0000 7FFFh |  |  |  |
| 128 Kbytes  | FFFE 0000h to FFFF FFFFh |             |                          |  |  |  |

Note: See Table 1.3 and Table 1.4 List of Products, for the product type name.

Note 3. Reserved areas should not be accessed.

Figure 3.1 Memory Map in Each Operating Mode

# 3.2 External Address Space

The external address space is divided into up to four CS areas (CS0 to CS3), each corresponding to the CSn# signal output from a CSn# (n = 0 to 3) pin. Figure 3.2 shows the address ranges corresponding to the individual CS areas (CS0 to CS3) in on-chip ROM disabled extended mode.



Figure 3.2 Correspondence between External Address Spaces and CS Areas (In On-Chip ROM Disabled Extended Mode)

# 4. I/O Registers

This section provides information on the on-chip I/O register addresses and bit configuration. The information is given as shown below. Notes on writing to registers are also given below.

# (1) I/O register addresses (address order)

- Registers are listed from the lower allocation addresses.
- Registers are classified according to module symbols.
- Numbers of cycles for access indicate numbers of cycles of the given base clock.
- Among the internal I/O register area, addresses not listed in the list of registers are reserved. Reserved addresses
  must not be accessed. Do not access these addresses; otherwise, the operation when accessing these bits and
  subsequent operations cannot be guaranteed.

#### (2) Notes on writing to I/O registers

When writing to an I/O register, the CPU starts executing the subsequent instruction before completing I/O register write. This may cause the subsequent instruction to be executed before the post-update I/O register value is reflected on the operation.

As described in the following examples, special care is required for the cases in which the subsequent instruction must be executed after the post-update I/O register value is actually reflected.

## [Examples of cases requiring special care]

- The subsequent instruction must be executed while an interrupt request is disabled with the IENj bit in IERn of the ICU (interrupt request enable bit) cleared to 0.
- A WAIT instruction is executed immediately after the preprocessing for causing a transition to the low power consumption state.

In the above cases, after writing to an I/O register, wait until the write operation is completed using the following procedure and then execute the subsequent instruction.

- (a) Write to an I/O register.
- (b) Read the value from the I/O register to a general register.
- (c) Execute the operation using the value read.
- (d) Execute the subsequent instruction.

## [Instruction examples]

• Byte-size I/O registers

MOV.L #SFR\_ADDR, R1 MOV.B #SFR\_DATA, [R1] CMP [R1].UB, R1 ;; Next process

• Word-size I/O registers

MOV.L #SFR\_ADDR, R1 MOV.W #SFR\_DATA, [R1] CMP [R1].W, R1 ;; Next process • Longword-size I/O registers

MOV.L #SFR\_ADDR, R1 MOV.L #SFR\_DATA, [R1] CMP [R1].L, R1 ;; Next process

If multiple registers are written to and a subsequent instruction should be executed after the write operations are entirely completed, only read the I/O register that was last written to and execute the operation using the value; it is not necessary to read or execute operation for all the registers that were written to.

## (3) Number of Access Cycles to I/O Registers

For numbers of clock cycles for access to I/O registers, see Table 4.1, List of I/O Registers (Address Order). The number of access cycles to I/O registers is obtained by following equation.\*1

Number of access cycles to I/O registers = Number of bus cycles for internal main bus 1 +

Number of divided clock synchronization cycles +

Number of bus cycles for internal peripheral bus 1 to 6

The number of bus cycles of internal peripheral bus 1 to 6 differs according to the register to be accessed.

When peripheral functions connected to internal peripheral bus 2 to 6 or registers for the external bus control unit (except for bus error related registers) are accessed, the number of divided clock synchronization cycles is added.

The number of divided clock synchronization cycles differs depending on the frequency ratio between ICLK and PCLK (or FCLK, BCLK) or bus access timing.

In the peripheral function unit, when the frequency ratio of ICLK is equal to or greater than that of PCLK (or FCLK), the sum of the number of bus cycles for internal main bus 1 and the number of the divided clock synchronization cycles will be one cycle of PCLK (or FCLK) at a maximum. Therefore, one PCLK (or FCLK) has been added to the number of access cycles shown in Table 4.1.

When the frequency ratio of ICLK is lower than that of PCLK (or FCLK), the subsequent bus access is started from the ICLK cycle following the completion of the access to the peripheral functions. Therefore, the access cycles are described on an ICLK basis.

In the external bus control unit, the sum of the number of bus cycles for internal main bus 1 and the number of divided clock synchronization cycles will be one cycle of BCLK at a maximum. Therefore, one BCLK is added to the number of access cycles shown in Table 4.1.

Note 1. This applies to the number of cycles when the access from the CPU does not conflict with the instruction fetching to the external memory or bus access from the different bus master (DMAC or DTC).

## (4) Restrictions in Relation to RMPA and String-Manipulation Instructions

The allocation of data to be handled by RMPA or string-manipulation instructions to I/O registers is prohibited, and operation is not guaranteed if this restriction is not observed.

## (5) Notes on Sleep Mode and Mode Transitions

During sleep mode or mode transitions, do not write to the system control related registers (indicated by 'SYSTEM' in the Module Symbol column in Table 4.1, List of I/O Registers (Address Order)).



# 4.1 I/O Register Addresses (Address Order)

Table 4.1 List of I/O Registers (Address Order) (1 / 42)

|            | Module |                                                     | Register | Number  | Access | Number of Access Cycles                |  |
|------------|--------|-----------------------------------------------------|----------|---------|--------|----------------------------------------|--|
| Address    | Symbol | Register Name                                       | Symbol   | of Bits | Size   | ICLK ≥ PCLK ICLK <pclk< th=""></pclk<> |  |
| 0008 0000h | SYSTEM | Mode Monitor Register                               | MDMONR   | 16      | 16     | 3 ICLK                                 |  |
| 0008 0006h | SYSTEM | System Control Register 0                           | SYSCR0   | 16      | 16     | 3 ICLK                                 |  |
| 0008 0008h | SYSTEM | System Control Register 1                           | SYSCR1   | 16      | 16     | 3 ICLK                                 |  |
| 0008 000Ch | SYSTEM | Standby Control Register                            | SBYCR    | 16      | 16     | 3 ICLK                                 |  |
| 0008 0010h | SYSTEM | Module Stop Control Register A                      | MSTPCRA  | 32      | 32     | 3 ICLK                                 |  |
| 0008 0014h | SYSTEM | Module Stop Control Register B                      | MSTPCRB  | 32      | 32     | 3 ICLK                                 |  |
| 0008 0018h | SYSTEM | Module Stop Control Register C                      | MSTPCRC  | 32      | 32     | 3 ICLK                                 |  |
| 0008 001Ch | SYSTEM | Module Stop Control Register D                      | MSTPCRD  | 32      | 32     | 3 ICLK                                 |  |
| 0008 0020h | SYSTEM | System Clock Control Register                       | SCKCR    | 32      | 32     | 3 ICLK                                 |  |
| 0008 0026h | SYSTEM | System Clock Control Register 3                     | SCKCR3   | 16      | 16     | 3 ICLK                                 |  |
| 0008 0028h | SYSTEM | PLL Control Register                                | PLLCR    | 16      | 16     | 3 ICLK                                 |  |
| 0008 002Ah | SYSTEM | PLL Control Register 2                              | PLLCR2   | 8       | 8      | 3 ICLK                                 |  |
| 0008 002Ch | SYSTEM | USB-dedicated PLL Control Register                  | UPLLCR   | 16      | 16     | 3 ICLK                                 |  |
| 0008 002Eh | SYSTEM | USB-dedicated PLL Control Register 2                | UPLLCR2  | 8       | 8      | 3 ICLK                                 |  |
| 0008 0030h | SYSTEM | External Bus Clock Control Register                 | BCKCR    | 8       | 8      | 3 ICLK                                 |  |
| 0008 0031h | SYSTEM | Memory Wait Cycle Setting Register                  | MEMWAIT  | 8       | 8      | 3 ICLK                                 |  |
| 0008 0032h | SYSTEM | Main Clock Oscillator Control Register              | MOSCCR   | 8       | 8      | 3 ICLK                                 |  |
| 0008 0033h | SYSTEM | Sub-Clock Oscillator Control Register               | SOSCCR   | 8       | 8      | 3 ICLK                                 |  |
| 0008 0034h | SYSTEM | Low-Speed On-Chip Oscillator Control Register       | LOCOCR   | 8       | 8      | 3 ICLK                                 |  |
| 0008 0035h | SYSTEM | IWDT-Dedicated On-Chip Oscillator Control Register  | ILOCOCR  | 8       | 8      | 3 ICLK                                 |  |
| 0008 0036h | SYSTEM | High-Speed On-Chip Oscillator Control Register      | HOCOCR   | 8       | 8      | 3 ICLK                                 |  |
| 0008 0037h | SYSTEM | High-Speed On-Chip Oscillator Control Register 2    | HOCOCR2  | 8       | 8      | 3 ICLK                                 |  |
| 0008 003Ch | SYSTEM | Oscillation Stabilization Flag Register             | OSCOVFSR | 8       | 8      | 3 ICLK                                 |  |
| 0008 003Eh | SYSTEM | CLKOUT Output Control Register                      | CKOCR    | 16      | 16     | 3 ICLK                                 |  |
| 0008 0040h | SYSTEM | Oscillation Stop Detection Control Register         | OSTDCR   | 8       | 8      | 3 ICLK                                 |  |
| 0008 0041h | SYSTEM | Oscillation Stop Detection Status Register          | OSTDSR   | 8       | 8      | 3 ICLK                                 |  |
| 0008 0060h | SYSTEM | Low-Speed On-Chip Oscillator Trimming Register      | LOCOTRR  | 8       | 8      | 3 ICLK                                 |  |
| 0008 0064h | SYSTEM | IWDT-Dedicated On-Chip Oscillator Trimming Register | ILOCOTRR | 8       | 8      | 3 ICLK                                 |  |
| 0008 0068h | SYSTEM | High-Speed On-Chip Oscillator Trimming Register 0   | HOCOTRR0 | 8       | 8      | 3 ICLK                                 |  |
| 0008 006Bh | SYSTEM | High-Speed On-Chip Oscillator Trimming Register 3   | HOCOTRR3 | 8       | 8      | 3 ICLK                                 |  |
| 0008 00A0h | SYSTEM | Operating Power Control Register                    | OPCCR    | 8       | 8      | 3 ICLK                                 |  |
| 0008 00A1h | SYSTEM | Sleep Mode Return Clock Source Switching Register   | RSTCKCR  | 8       | 8      | 3 ICLK                                 |  |
| 0008 00A2h | SYSTEM | Main Clock Oscillator Wait Control Register         | MOSCWTCR | 8       | 8      | 3 ICLK                                 |  |
| 0008 00AAh | SYSTEM | Sub Operating Power Control Register                | SOPCCR   | 8       | 8      | 3 ICLK                                 |  |
| 0008 00B0h | LPT    | Low Power Timer Control Register 1                  | LPTCR1   | 8       | 8      | 3 ICLK                                 |  |
| 0008 00B1h | LPT    | Low Power Timer Control Register 2                  | LPTCR2   | 8       | 8      | 3 ICLK                                 |  |
| 0008 00B2h | LPT    | Low Power Timer Control Register 3                  | LPTCR3   | 8       | 8      | 3 ICLK                                 |  |
| 0008 00B4h | LPT    | Low Power Timer Cycle Setting Register              | LPTPRD   | 16      | 16     | 3 ICLK                                 |  |
| 0008 00B8h | LPT    | Low Power Timer Compare Register 0                  | LPCMR0   | 16      | 16     | 3 ICLK                                 |  |
| 0008 00BCh | LPT    | Low Power Timer Standby Return Enable Register      | LPWUCR   | 16      | 16     | 3 ICLK                                 |  |
| 0008 00C0h | SYSTEM | Reset Status Register 2                             | RSTSR2   | 8       | 8      | 3 ICLK                                 |  |
| 0008 00C2h | SYSTEM | Software Reset Register                             | SWRR     | 16      | 16     | 3 ICLK                                 |  |
| 008 00E0h  | SYSTEM | Voltage Monitoring 1 Circuit Control Register 1     | LVD1CR1  | 8       | 8      | 3 ICLK                                 |  |
| 0008 00E1h | SYSTEM | Voltage Monitoring 1 Circuit Status Register        | LVD1SR   | 8       | 8      | 3 ICLK                                 |  |
| 0008 00E2h | SYSTEM | Voltage Monitoring 2 Circuit Control Register 1     | LVD2CR1  | 8       | 8      | 3 ICLK                                 |  |
| 0008 00E3h | SYSTEM | Voltage Monitoring 2 Circuit Status Register        | LVD2SR   | 8       | 8      | 3 ICLK                                 |  |
| 0008 03FEh | SYSTEM | Protect Register                                    | PRCR     | 16      | 16     | 3 ICLK                                 |  |
| 0008 1300h | BSC    | Bus Error Status Clear Register                     | BERCLR   | 8       | 8      | 2 ICLK                                 |  |
| 0008 1304h | BSC    | Bus Error Monitoring Enable Register                | BEREN    | 8       | 8      | 2 ICLK                                 |  |



Table 4.1 List of I/O Registers (Address Order) (2 / 42)

|           | Module |                                             | Register | Number  | Access | Number of Access Cycles |  |
|-----------|--------|---------------------------------------------|----------|---------|--------|-------------------------|--|
| Address   | Symbol | Register Name                               | Symbol   | of Bits | Size   | ICLK ≥ PCLK ICLK < PCLK |  |
| 008 1308h | BSC    | Bus Error Status Register 1                 | BERSR1   | 8       | 8      | 2 ICLK                  |  |
| 008 130Ah | BSC    | Bus Error Status Register 2                 | BERSR2   | 16      | 16     | 2 ICLK                  |  |
| 008 1310h | BSC    | Bus Priority Control Register               | BUSPRI   | 16      | 16     | 2 ICLK                  |  |
| 008 2000h | DMAC0  | DMA Source Address Register                 | DMSAR    | 32      | 32     | 2 ICLK                  |  |
| 008 2004h | DMAC0  | DMA Destination Address Register            | DMDAR    | 32      | 32     | 2 ICLK                  |  |
| 008 2008h | DMAC0  | DMA Transfer Count Register                 | DMCRA    | 32      | 32     | 2 ICLK                  |  |
| 008 200Ch | DMAC0  | DMA Block Transfer Count Register           | DMCRB    | 16      | 16     | 2 ICLK                  |  |
| 008 2010h | DMAC0  | DMA Transfer Mode Register                  | DMTMD    | 16      | 16     | 2 ICLK                  |  |
| 008 2013h | DMAC0  | DMA Interrupt Setting Register              | DMINT    | 8       | 8      | 2 ICLK                  |  |
| 008 2014h | DMAC0  | DMA Address Mode Register                   | DMAMD    | 16      | 16     | 2 ICLK                  |  |
| 008 2018h | DMAC0  | DMA Offset Register                         | DMOFR    | 32      | 32     | 2 ICLK                  |  |
| 008 201Ch | DMAC0  | DMA Transfer Enable Register                | DMCNT    | 8       | 8      | 2 ICLK                  |  |
| 008 201Dh | DMAC0  | DMA Software Start Register                 | DMREQ    | 8       | 8      | 2 ICLK                  |  |
| 008 201Eh | DMAC0  | DMA Status Register                         | DMSTS    | 8       | 8      | 2 ICLK                  |  |
| 008 201Fh | DMAC0  | DMA Activation Source Flag Control Register | DMCSL    | 8       | 8      | 2 ICLK                  |  |
| 008 2040h | DMAC1  | DMA Source Address Register                 | DMSAR    | 32      | 32     | 2 ICLK                  |  |
| 008 2044h | DMAC1  | DMA Destination Address Register            | DMDAR    | 32      | 32     | 2 ICLK                  |  |
| 008 2048h | DMAC1  | DMA Transfer Count Register                 | DMCRA    | 32      | 32     | 2 ICLK                  |  |
| 08 204Ch  | DMAC1  | DMA Block Transfer Count Register           | DMCRB    | 16      | 16     | 2 ICLK                  |  |
| 008 2050h | DMAC1  | DMA Transfer Mode Register                  | DMTMD    | 16      | 16     | 2 ICLK                  |  |
| 008 2053h | DMAC1  | DMA Interrupt Setting Register              | DMINT    | 8       | 8      | 2 ICLK                  |  |
| 008 2054h | DMAC1  | DMA Address Mode Register                   | DMAMD    | 16      | 16     | 2 ICLK                  |  |
| 008 205Ch | DMAC1  | DMA Transfer Enable Register                | DMCNT    | 8       | 8      | 2 ICLK                  |  |
| 008 205Dh | DMAC1  | DMA Software Start Register                 | DMREQ    | 8       | 8      | 2 ICLK                  |  |
| 008 205Eh | DMAC1  | DMA Status Register                         | DMSTS    | 8       | 8      | 2 ICLK                  |  |
| 008 205Fh | DMAC1  | DMA Activation Source Flag Control Register | DMCSL    | 8       | 8      | 2 ICLK                  |  |
| 008 2080h | DMAC2  | DMA Source Address Register                 | DMSAR    | 32      | 32     | 2 ICLK                  |  |
| 008 2084h | DMAC2  | DMA Destination Address Register            | DMDAR    | 32      | 32     | 2 ICLK                  |  |
| 008 2088h | DMAC2  | DMA Transfer Count Register                 | DMCRA    | 32      | 32     | 2 ICLK                  |  |
| 008 208Ch | DMAC2  |                                             | DMCRB    | 16      | 16     | 2 ICLK                  |  |
|           |        | DMA Transfer Mode Register                  | DMTMD    |         |        | 2 ICLK                  |  |
| 108 2090h | DMAC2  | DMA Integrant Setting Register              |          | 16      | 16     |                         |  |
| 008 2093h | DMAC2  | DMA Interrupt Setting Register              | DMINT    | 8       | 8      | 2 ICLK                  |  |
| 008 2094h | DMAC2  | DMA Address Mode Register                   | DMAMD    | 16      | 16     | 2 ICLK                  |  |
| 008 209Ch | DMAC2  | DMA Transfer Enable Register                | DMCNT    | 8       | 8      | 2 ICLK                  |  |
| 008 209Dh | DMAC2  | DMA Software Start Register                 | DMREQ    | 8       | 8      | 2 ICLK                  |  |
| 008 209Eh | DMAC2  | DMA Status Register                         | DMSTS    | 8       | 8      | 2 ICLK                  |  |
| 008 209Fh | DMAC2  | DMA Activation Source Flag Control Register | DMCSL    | 8       | 8      | 2 ICLK                  |  |
| 008 20C0h | DMAC3  | DMA Source Address Register                 | DMSAR    | 32      | 32     | 2 ICLK                  |  |
| 008 20C4h | DMAC3  | DMA Destination Address Register            | DMDAR    | 32      | 32     | 2 ICLK                  |  |
| 008 20C8h | DMAC3  | DMA Transfer Count Register                 | DMCRA    | 32      | 32     | 2 ICLK                  |  |
| 008 20CCh | DMAC3  | DMA Block Transfer Count Register           | DMCRB    | 16      | 16     | 2 ICLK                  |  |
| 008 20D0h | DMAC3  | DMA Transfer Mode Register                  | DMTMD    | 16      | 16     | 2 ICLK                  |  |
| 008 20D3h | DMAC3  | DMA Interrupt Setting Register              | DMINT    | 8       | 8      | 2 ICLK                  |  |
| 008 20D4h | DMAC3  | DMA Address Mode Register                   | DMAMD    | 16      | 16     | 2 ICLK                  |  |
| 008 20DCh | DMAC3  | DMA Transfer Enable Register                | DMCNT    | 8       | 8      | 2 ICLK                  |  |
| 008 20DDh | DMAC3  | DMA Software Start Register                 | DMREQ    | 8       | 8      | 2 ICLK                  |  |
| 008 20DEh | DMAC3  | DMA Status Register                         | DMSTS    | 8       | 8      | 2 ICLK                  |  |
| 008 20DFh | DMAC3  | DMA Activation Source Flag Control Register | DMCSL    | 8       | 8      | 2 ICLK                  |  |
| 008 2200h | DMAC   | DMA Module Activation Register              | DMAST    | 8       | 8      | 2 ICLK                  |  |
| 008 2400h | DTC    | DTC Control Register                        | DTCCR    | 8       | 8      | 2 ICLK                  |  |
| 008 2404h | DTC    | DTC Vector Base Register                    | DTCVBR   | 32      | 32     | 2 ICLK                  |  |
| 008 2408h | DTC    | DTC Address Mode Register                   | DTCADMOD | 8       | 8      | 2 ICLK                  |  |



Table 4.1 List of I/O Registers (Address Order) (3 / 42)

|           | Module |                                                                                      | Register | Number  | Access | Number of Access Cycles |  |
|-----------|--------|--------------------------------------------------------------------------------------|----------|---------|--------|-------------------------|--|
| Address   | Symbol | Register Name                                                                        | Symbol   | of Bits | Size   | ICLK ≥ PCLK ICLK < PCLK |  |
| 008 240Ch | DTC    | DTC Module Start Register                                                            | DTCST    | 8       | 8      | 2 ICLK                  |  |
| 008 240Eh | DTC    | DTC Status Register                                                                  | DTCSTS   | 16      | 16     | 2 ICLK                  |  |
| 008 3002h | BSC    | CS0 Mode Register                                                                    | CS0MOD   | 16      | 16     | 1 or 2 BCLK             |  |
| 008 3004h | BSC    | CS0 Wait Control Register 1                                                          | CS0WCR1  | 32      | 32     | 1 or 2 BCLK             |  |
| 008 3008h | BSC    | CS0 Wait Control Register 2                                                          | CS0WCR2  | 32      | 32     | 1 or 2 BCLK             |  |
| 008 3012h | BSC    | CS1 Mode Register                                                                    | CS1MOD   | 16      | 16     | 1 or 2 BCLK             |  |
| 008 3014h | BSC    | CS1 Wait Control Register 1                                                          | CS1WCR1  | 32      | 32     | 1 or 2 BCLK             |  |
| 008 3018h | BSC    | CS1 Wait Control Register 2                                                          | CS1WCR2  | 32      | 32     | 1 or 2 BCLK             |  |
| 08 3022h  | BSC    | CS2 Mode Register                                                                    | CS2MOD   | 16      | 16     | 1 or 2 BCLK             |  |
| 008 3024h | BSC    | CS2 Wait Control Register 1                                                          | CS2WCR1  | 32      | 32     | 1 or 2 BCLK             |  |
| 08 3028h  | BSC    | CS2 Wait Control Register 2                                                          | CS2WCR2  | 32      | 32     | 1 or 2 BCLK             |  |
| 08 3032h  | BSC    | CS3 Mode Register                                                                    | CS3MOD   | 16      | 16     | 1 or 2 BCLK             |  |
| 08 3034h  | BSC    | CS3 Wait Control Register 1                                                          | CS3WCR1  | 32      | 32     | 1 or 2 BCLK             |  |
| 08 3038h  | BSC    | CS3 Wait Control Register 2                                                          | CS3WCR2  | 32      | 32     | 1 or 2 BCLK             |  |
| 08 3802h  | BSC    | CS0 Control Register                                                                 | CS0CR    | 16      | 16     | 1 or 2 BCLK             |  |
| 08 380Ah  | BSC    | CS0 Recovery Cycle Register                                                          | CS0REC   | 16      | 16     | 1 or 2 BCLK             |  |
| 08 3812h  | BSC    | CS1 Control Register                                                                 | CS1CR    | 16      | 16     | 1 or 2 BCLK             |  |
| 08 381Ah  | BSC    | CS1 Recovery Cycle Register                                                          | CS1REC   | 16      | 16     | 1 or 2 BCLK             |  |
| 008 3822h | BSC    | CS2 Control Register                                                                 | CS2CR    | 16      | 16     | 1 or 2 BCLK             |  |
| 008 382Ah | BSC    | CS2 Recovery Cycle Register                                                          | CS2REC   | 16      | 16     | 1 or 2 BCLK             |  |
| 008 3832h | BSC    | CS3 Control Register                                                                 | CS3CR    | 16      | 16     | 1 or 2 BCLK             |  |
| 08 383Ah  | BSC    | CS3 Recovery Cycle Register                                                          | CS3REC   | 16      | 16     | 1 or 2 BCLK             |  |
| 008 3880h | BSC    | CS Recovery Cycle Insertion Enable Register                                          | CSRECEN  | 16      | 16     | 1 or 2 BCLK             |  |
| 008 6400h | MPU    | Region-0 Start Page Number Register                                                  | RSPAGE0  | 32      | 32     | 1 ICLK                  |  |
| 008 6404h | MPU    | Region-0 End Page Number Register                                                    | REPAGE0  | 32      | 32     | 1 ICLK                  |  |
| 008 6408h | MPU    | Region-1 Start Page Number Register                                                  | RSPAGE1  | 32      | 32     | 1 ICLK                  |  |
| 08 640Ch  | MPU    | Region-1 End Page Number Register                                                    | REPAGE1  | 32      | 32     | 1 ICLK                  |  |
| 08 6410h  | MPU    | Region-2 Start Page Number Register                                                  | RSPAGE2  | 32      | 32     | 1 ICLK                  |  |
| 008 6414h | MPU    | Region-2 End Page Number Register                                                    | REPAGE2  | 32      | 32     | 1 ICLK                  |  |
| 008 6418h | MPU    | Region-3 Start Page Number Register                                                  | RSPAGE3  | 32      | 32     | 1 ICLK                  |  |
| 008 641Ch | MPU    | Region-3 End Page Number Register                                                    | REPAGE3  | 32      | 32     | 1 ICLK                  |  |
| 008 6420h | MPU    | Region-4 Start Page Number Register                                                  | RSPAGE4  | 32      | 32     | 1 ICLK                  |  |
| 008 6424h | MPU    | Region-4 End Page Number Register                                                    | REPAGE4  | 32      | 32     | 1 ICLK                  |  |
| 008 6428h | MPU    | Region-5 Start Page Number Register                                                  | RSPAGE5  | 32      | 32     | 1 ICLK                  |  |
| 008 642Ch | MPU    | Region-5 End Page Number Register                                                    | REPAGE5  | 32      | 32     | 1 ICLK                  |  |
| 008 6430h | MPU    | Region-6 Start Page Number Register                                                  | RSPAGE6  | 32      | 32     | 1 ICLK                  |  |
| 08 6434h  | MPU    | Region-6 End Page Number Register                                                    | REPAGE6  | 32      | 32     | 1 ICLK                  |  |
| 08 6438h  | MPU    | Region-7 Start Page Number Register                                                  | RSPAGE7  | 32      | 32     | 1 ICLK                  |  |
| 008 643Ch | MPU    | Region-7 Start Page Number Register  Region-7 End Page Number Register               | REPAGE7  | 32      | 32     | 1 ICLK                  |  |
| 08 6500h  | MPU    |                                                                                      | MPEN     | 32      | 32     | 1 ICLK                  |  |
|           |        | Memory-Protection Enable Register                                                    |          |         |        |                         |  |
| 008 6504h | MPU    | Background Access Control Register  Momony Protection Error Status Clearing Register | MPBAC    | 32      | 32     | 1 ICLK                  |  |
| 008 6508h | MPU    | Memory-Protection Error Status-Clearing Register                                     | MPECER   | 32      | 32     | 1 ICLK                  |  |
| 08 650Ch  | MPU    | Memory-Protection Error Status Register                                              | MPESTS   | 32      | 32     | 1 ICLK                  |  |
| 08 6514h  | MPU    | Data Memory-Protection Error Address Register                                        | MPDEA    | 32      | 32     | 1 ICLK                  |  |
| 08 6520h  | MPU    | Region Search Address Register                                                       | MPSA     | 32      | 32     | 1 ICLK                  |  |
| 08 6524h  | MPU    | Region Search Operation Register                                                     | MPOPS    | 16      | 16     | 1 ICLK                  |  |
| 08 6526h  | MPU    | Region Invalidation Operation Register                                               | MPOPI    | 16      | 16     | 1 ICLK                  |  |
| 08 6528h  | MPU    | Instruction-Hit Region Register                                                      | MHITI    | 32      | 32     | 1 ICLK                  |  |
| 08 652Ch  | MPU    | Data-Hit Region Register                                                             | MHITD    | 32      | 32     | 1 ICLK                  |  |
| 08 7010h  | ICU    | Interrupt Request Register 016                                                       | IR016    | 8       | 8      | 2 ICLK                  |  |
| 008 7017h | ICU    | Interrupt Request Register 023                                                       | IR023    | 8       | 8      | 2 ICLK                  |  |
| 08 701Bh  | ICU    | Interrupt Request Register 027                                                       | IR027    | 8       | 8      | 2 ICLK                  |  |



Table 4.1 List of I/O Registers (Address Order) (4 / 42)

|           | Module |                                | Register | Number  | Access | Number of Access Cycles |  |
|-----------|--------|--------------------------------|----------|---------|--------|-------------------------|--|
| Address   | Symbol | Register Name                  | Symbol   | of Bits | Size   | ICLK ≥ PCLK ICLK < PCLK |  |
| 008 701Ch | ICU    | Interrupt Request Register 028 | IR028    | 8       | 8      | 2 ICLK                  |  |
| 008 701Dh | ICU    | Interrupt Request Register 029 | IR029    | 8       | 8      | 2 ICLK                  |  |
| 008 701Eh | ICU    | Interrupt Request Register 030 | IR030    | 8       | 8      | 2 ICLK                  |  |
| 008 701Fh | ICU    | Interrupt Request Register 031 | IR031    | 8       | 8      | 2 ICLK                  |  |
| 008 7020h | ICU    | Interrupt Request Register 032 | IR032    | 8       | 8      | 2 ICLK                  |  |
| 008 7021h | ICU    | Interrupt Request Register 033 | IR033    | 8       | 8      | 2 ICLK                  |  |
| 008 7022h | ICU    | Interrupt Request Register 034 | IR034    | 8       | 8      | 2 ICLK                  |  |
| 008 7023h | ICU    | Interrupt Request Register 035 | IR035    | 8       | 8      | 2 ICLK                  |  |
| 008 7025h | ICU    | Interrupt Request Register 037 | IR037    | 8       | 8      | 2 ICLK                  |  |
| 008 7026h | ICU    | Interrupt Request Register 038 | IR038    | 8       | 8      | 2 ICLK                  |  |
| 008 7028h | ICU    | Interrupt Request Register 040 | IR040    | 8       | 8      | 2 ICLK                  |  |
| 008 7029h | ICU    | Interrupt Request Register 041 | IR041    | 8       | 8      | 2 ICLK                  |  |
| 008 702Ah | ICU    | Interrupt Request Register 042 | IR042    | 8       | 8      | 2 ICLK                  |  |
| 008 702Bh | ICU    | Interrupt Request Register 043 | IR043    | 8       | 8      | 2 ICLK                  |  |
| 008 702Ch | ICU    | Interrupt Request Register 044 | IR044    | 8       | 8      | 2 ICLK                  |  |
| 008 702Dh | ICU    | Interrupt Request Register 045 | IR045    | 8       | 8      | 2 ICLK                  |  |
| 008 702Eh | ICU    | Interrupt Request Register 046 | IR046    | 8       | 8      | 2 ICLK                  |  |
| 008 702Fh | ICU    | Interrupt Request Register 047 | IR047    | 8       | 8      | 2 ICLK                  |  |
| 008 7030h | ICU    | Interrupt Request Register 048 | IR048    | 8       | 8      | 2 ICLK                  |  |
| 008 7031h | ICU    | Interrupt Request Register 049 | IR049    | 8       | 8      | 2 ICLK                  |  |
| 008 7032h | ICU    | Interrupt Request Register 050 | IR050    | 8       | 8      | 2 ICLK                  |  |
| 008 7033h | ICU    | Interrupt Request Register 051 | IR051    | 8       | 8      | 2 ICLK                  |  |
| 008 7034h | ICU    | Interrupt Request Register 052 | IR052    | 8       | 8      | 2 ICLK                  |  |
| 008 7035h | ICU    | Interrupt Request Register 053 | IR053    | 8       | 8      | 2 ICLK                  |  |
|           | ICU    |                                | IR054    | 8       | 8      | 2 ICLK                  |  |
| 008 7036h |        | Interrupt Request Register 054 |          | 8       |        |                         |  |
| 008 7037h | ICU    | Interrupt Request Register 055 | IR055    |         | 8      | 2 ICLK                  |  |
| 008 7038h | ICU    | Interrupt Request Register 056 | IR056    | 8       | 8      | 2 ICLK                  |  |
| 008 7039h | ICU    | Interrupt Request Register 057 | IR057    | 8       | 8      | 2 ICLK                  |  |
| 008 703Ah | ICU    | Interrupt Request Register 058 | IR058    | 8       | 8      | 2 ICLK                  |  |
| 008 703Bh | ICU    | Interrupt Request Register 059 | IR059    | 8       | 8      | 2 ICLK                  |  |
| 008 703Ch | ICU    | Interrupt Request Register 060 | IR060    | 8       | 8      | 2 ICLK                  |  |
| 008 703Dh | ICU    | Interrupt Request Register 061 | IR061    | 8       | 8      | 2 ICLK                  |  |
| 008 703Eh | ICU    | Interrupt Request Register 062 | IR062    | 8       | 8      | 2 ICLK                  |  |
| 008 703Fh | ICU    | Interrupt Request Register 063 | IR063    | 8       | 8      | 2 ICLK                  |  |
| 008 7040h | ICU    | Interrupt Request Register 064 | IR064    | 8       | 8      | 2 ICLK                  |  |
| 008 7041h | ICU    | Interrupt Request Register 065 | IR065    | 8       | 8      | 2 ICLK                  |  |
| 008 7042h | ICU    | Interrupt Request Register 066 | IR066    | 8       | 8      | 2 ICLK                  |  |
| 008 7043h | ICU    | Interrupt Request Register 067 | IR067    | 8       | 8      | 2 ICLK                  |  |
| 008 7044h | ICU    | Interrupt Request Register 068 | IR068    | 8       | 8      | 2 ICLK                  |  |
| 008 7045h | ICU    | Interrupt Request Register 069 | IR069    | 8       | 8      | 2 ICLK                  |  |
| 008 7046h | ICU    | Interrupt Request Register 070 | IR070    | 8       | 8      | 2 ICLK                  |  |
| 008 7047h | ICU    | Interrupt Request Register 071 | IR071    | 8       | 8      | 2 ICLK                  |  |
| 008 7051h | ICU    | Interrupt Request Register 081 | IR081    | 8       | 8      | 2 ICLK                  |  |
| 008 7058h | ICU    | Interrupt Request Register 088 | IR088    | 8       | 8      | 2 ICLK                  |  |
| 008 7059h | ICU    | Interrupt Request Register 089 | IR089    | 8       | 8      | 2 ICLK                  |  |
| 008 705Ah | ICU    | Interrupt Request Register 090 | IR090    | 8       | 8      | 2 ICLK                  |  |
| 008 705Bh | ICU    | Interrupt Request Register 091 | IR091    | 8       | 8      | 2 ICLK                  |  |
| 008 705Ch | ICU    | Interrupt Request Register 092 | IR092    | 8       | 8      | 2 ICLK                  |  |
| 008 705Dh | ICU    | Interrupt Request Register 093 | IR093    | 8       | 8      | 2 ICLK                  |  |
| 008 7066h | ICU    | Interrupt Request Register 102 | IR102    | 8       | 8      | 2 ICLK                  |  |
| 008 7067h | ICU    | Interrupt Request Register 103 | IR103    | 8       | 8      | 2 ICLK                  |  |
| 008 7068h | ICU    | Interrupt Request Register 104 | IR104    | 8       | 8      | 2 ICLK                  |  |

Table 4.1 List of I/O Registers (Address Order) (5 / 42)

|            | Module |                                | Register | Number  | Access | Number of Access Cycles |  |
|------------|--------|--------------------------------|----------|---------|--------|-------------------------|--|
| Address    | Symbol | Register Name                  | Symbol   | of Bits | Size   | ICLK ≥ PCLK ICLK < PCLK |  |
| 0008 7069h | ICU    | Interrupt Request Register 105 | IR105    | 8       | 8      | 2 ICLK                  |  |
| 0008 706Ah | ICU    | Interrupt Request Register 106 | IR106    | 8       | 8      | 2 ICLK                  |  |
| 0008 706Bh | ICU    | Interrupt Request Register 107 | IR107    | 8       | 8      | 2 ICLK                  |  |
| 0008 706Ch | ICU    | Interrupt Request Register 108 | IR108    | 8       | 8      | 2 ICLK                  |  |
| 0008 706Dh | ICU    | Interrupt Request Register 109 | IR109    | 8       | 8      | 2 ICLK                  |  |
| 0008 706Eh | ICU    | Interrupt Request Register 110 | IR110    | 8       | 8      | 2 ICLK                  |  |
| 0008 706Fh | ICU    | Interrupt Request Register 111 | IR111    | 8       | 8      | 2 ICLK                  |  |
| 0008 7070h | ICU    | Interrupt Request Register 112 | IR112    | 8       | 8      | 2 ICLK                  |  |
| 0008 7071h | ICU    | Interrupt Request Register 113 | IR113    | 8       | 8      | 2 ICLK                  |  |
| 0008 7072h | ICU    | Interrupt Request Register 114 | IR114    | 8       | 8      | 2 ICLK                  |  |
| 0008 7073h | ICU    | Interrupt Request Register 115 | IR115    | 8       | 8      | 2 ICLK                  |  |
| 0008 7074h | ICU    | Interrupt Request Register 116 | IR116    | 8       | 8      | 2 ICLK                  |  |
| 0008 7075h | ICU    | Interrupt Request Register 117 | IR117    | 8       | 8      | 2 ICLK                  |  |
| 008 7076h  | ICU    | Interrupt Request Register 118 | IR118    | 8       | 8      | 2 ICLK                  |  |
| 0008 7077h | ICU    | Interrupt Request Register 119 | IR119    | 8       | 8      | 2 ICLK                  |  |
| 0008 7078h | ICU    | Interrupt Request Register 120 | IR120    | 8       | 8      | 2 ICLK                  |  |
| 0008 7079h | ICU    | Interrupt Request Register 121 | IR121    | 8       | 8      | 2 ICLK                  |  |
| 0008 707Ah | ICU    | Interrupt Request Register 122 | IR122    | 8       | 8      | 2 ICLK                  |  |
| 0008 707Bh | ICU    | Interrupt Request Register 123 | IR123    | 8       | 8      | 2 ICLK                  |  |
| 0008 707Ch | ICU    | Interrupt Request Register 124 | IR124    | 8       | 8      | 2 ICLK                  |  |
| 0008 707Dh | ICU    | Interrupt Request Register 125 | IR125    | 8       | 8      | 2 ICLK                  |  |
| 0008 707Eh | ICU    | Interrupt Request Register 126 | IR126    | 8       | 8      | 2 ICLK                  |  |
| 0008 707Fh | ICU    | Interrupt Request Register 127 | IR127    | 8       | 8      | 2 ICLK                  |  |
| 0008 7080h | ICU    | Interrupt Request Register 128 | IR128    | 8       | 8      | 2 ICLK                  |  |
| 0008 7081h | ICU    | Interrupt Request Register 129 | IR129    | 8       | 8      | 2 ICLK                  |  |
| 0008 7082h | ICU    | Interrupt Request Register 130 | IR130    | 8       | 8      | 2 ICLK                  |  |
| 0008 7083h | ICU    | Interrupt Request Register 131 | IR131    | 8       | 8      | 2 ICLK                  |  |
| 0008 7084h | ICU    | Interrupt Request Register 132 | IR132    | 8       | 8      | 2 ICLK                  |  |
| 0008 7085h | ICU    | Interrupt Request Register 133 | IR133    | 8       | 8      | 2 ICLK                  |  |
| 0008 7086h | ICU    | Interrupt Request Register 134 | IR134    | 8       | 8      | 2 ICLK                  |  |
| 0008 7080h | ICU    | Interrupt Request Register 135 | IR135    | 8       | 8      | 2 ICLK                  |  |
|            | ICU    |                                |          | 8       | 8      | 2 ICLK                  |  |
| 0008 7088h |        | Interrupt Request Register 136 | IR136    |         |        |                         |  |
| 0008 7089h | ICU    | Interrupt Request Register 137 | IR137    | 8       | 8      | 2 ICLK                  |  |
| 0008 708Ah | ICU    | Interrupt Request Register 138 | IR138    | 8       | 8      | 2 ICLK                  |  |
| 0008 708Bh | ICU    | Interrupt Request Register 139 | IR139    | 8       | 8      | 2 ICLK                  |  |
| 0008 708Ch | ICU    | Interrupt Request Register 140 | IR140    | 8       | 8      | 2 ICLK                  |  |
| 0008 708Dh | ICU    | Interrupt Request Register 141 | IR141    | 8       | 8      | 2 ICLK                  |  |
| 0008 708Eh | ICU    | Interrupt Request Register 142 | IR142    | 8       | 8      | 2 ICLK                  |  |
| 0008 708Fh | ICU    | Interrupt Request Register 143 | IR143    | 8       | 8      | 2 ICLK                  |  |
| 0008 7090h | ICU    | Interrupt Request Register 144 | IR144    | 8       | 8      | 2 ICLK                  |  |
| 0008 7091h | ICU    | Interrupt Request Register 145 | IR145    | 8       | 8      | 2 ICLK                  |  |
| 0008 7092h | ICU    | Interrupt Request Register 146 | IR146    | 8       | 8      | 2 ICLK                  |  |
| 0008 7093h | ICU    | Interrupt Request Register 147 | IR147    | 8       | 8      | 2 ICLK                  |  |
| 0008 7094h | ICU    | Interrupt Request Register 148 | IR148    | 8       | 8      | 2 ICLK                  |  |
| 008 7095h  | ICU    | Interrupt Request Register 149 | IR149    | 8       | 8      | 2 ICLK                  |  |
| 008 7096h  | ICU    | Interrupt Request Register 150 | IR150    | 8       | 8      | 2 ICLK                  |  |
| 008 7097h  | ICU    | Interrupt Request Register 151 | IR151    | 8       | 8      | 2 ICLK                  |  |
| 0008 7098h | ICU    | Interrupt Request Register 152 | IR152    | 8       | 8      | 2 ICLK                  |  |
| 0008 7099h | ICU    | Interrupt Request Register 153 | IR153    | 8       | 8      | 2 ICLK                  |  |
| 0008 709Ah | ICU    | Interrupt Request Register 154 | IR154    | 8       | 8      | 2 ICLK                  |  |
| 0008 709Bh | ICU    | Interrupt Request Register 155 | IR155    | 8       | 8      | 2 ICLK                  |  |
| 0008 709Ch | ICU    | Interrupt Request Register 156 | IR156    | 8       | 8      | 2 ICLK                  |  |

Table 4.1 List of I/O Registers (Address Order) (6 / 42)

|                        | Module |                                | Register | Number  | Access | Number of Access Cycles |  |
|------------------------|--------|--------------------------------|----------|---------|--------|-------------------------|--|
| Address                | Symbol | Register Name                  | Symbol   | of Bits | Size   | ICLK ≥ PCLK ICLK < PCLK |  |
| 0008 709Dh             | ICU    | Interrupt Request Register 157 | IR157    | 8       | 8      | 2 ICLK                  |  |
| 0008 709Eh             | ICU    | Interrupt Request Register 158 | IR158    | 8       | 8      | 2 ICLK                  |  |
| 008 709Fh              | ICU    | Interrupt Request Register 159 | IR159    | 8       | 8      | 2 ICLK                  |  |
| 008 70A0h              | ICU    | Interrupt Request Register 160 | IR160    | 8       | 8      | 2 ICLK                  |  |
| 008 70A1h              | ICU    | Interrupt Request Register 161 | IR161    | 8       | 8      | 2 ICLK                  |  |
| 008 70A2h              | ICU    | Interrupt Request Register 162 | IR162    | 8       | 8      | 2 ICLK                  |  |
| 008 70A3h              | ICU    | Interrupt Request Register 163 | IR163    | 8       | 8      | 2 ICLK                  |  |
| 008 70A4h              | ICU    | Interrupt Request Register 164 | IR164    | 8       | 8      | 2 ICLK                  |  |
| 008 70A5h              | ICU    | Interrupt Request Register 165 | IR165    | 8       | 8      | 2 ICLK                  |  |
| 008 70A6h              | ICU    | Interrupt Request Register 166 | IR166    | 8       | 8      | 2 ICLK                  |  |
| 008 70A7h              | ICU    | Interrupt Request Register 167 | IR167    | 8       | 8      | 2 ICLK                  |  |
| 008 70AAh              | ICU    | Interrupt Request Register 170 | IR170    | 8       | 8      | 2 ICLK                  |  |
| 008 70ABh              | ICU    | Interrupt Request Register 171 | IR171    | 8       | 8      | 2 ICLK                  |  |
| 008 70AEh              | ICU    | Interrupt Request Register 174 | IR174    | 8       | 8      | 2 ICLK                  |  |
| 008 70AFh              | ICU    | Interrupt Request Register 175 | IR175    | 8       | 8      | 2 ICLK                  |  |
| 008 70B0h              | ICU    | Interrupt Request Register 176 | IR176    | 8       | 8      | 2 ICLK                  |  |
| 008 70B1h              | ICU    | Interrupt Request Register 177 | IR177    | 8       | 8      | 2 ICLK                  |  |
| 008 70B2h              | ICU    | Interrupt Request Register 178 | IR178    | 8       | 8      | 2 ICLK                  |  |
| 008 70B3h              | ICU    | Interrupt Request Register 179 | IR179    | 8       | 8      | 2 ICLK                  |  |
| 008 70B4h              | ICU    | Interrupt Request Register 180 | IR180    | 8       | 8      | 2 ICLK                  |  |
| 008 70B5h              | ICU    | Interrupt Request Register 181 | IR181    | 8       | 8      | 2 ICLK                  |  |
| 008 70B6h              | ICU    | Interrupt Request Register 182 | IR182    | 8       | 8      | 2 ICLK                  |  |
| 008 70B7h              | ICU    | Interrupt Request Register 183 | IR183    | 8       | 8      | 2 ICLK                  |  |
| 008 70B8h              | ICU    | Interrupt Request Register 184 | IR184    | 8       | 8      | 2 ICLK                  |  |
| 008 70B9h              | ICU    | Interrupt Request Register 185 | IR185    | 8       | 8      | 2 ICLK                  |  |
| 008 70C6h              | ICU    | Interrupt Request Register 198 | IR198    | 8       | 8      | 2 ICLK                  |  |
| 008 70C7h              | ICU    | Interrupt Request Register 199 | IR199    | 8       | 8      | 2 ICLK                  |  |
|                        | ICU    |                                | IR200    |         |        |                         |  |
| 008 70C8h<br>008 70C9h | ICU    | Interrupt Request Register 200 | IR201    | 8       | 8      | 2 ICLK<br>2 ICLK        |  |
|                        |        | Interrupt Request Register 201 |          |         |        |                         |  |
| 008 70D6h              | ICU    | Interrupt Request Register 214 | IR214    | 8       | 8      | 2 ICLK                  |  |
| 008 70D7h              | ICU    | Interrupt Request Register 215 | IR215    | 8       | 8      | 2 ICLK                  |  |
| 008 70D8h              | ICU    | Interrupt Request Register 216 | IR216    | 8       | 8      | 2 ICLK                  |  |
| 008 70D9h              | ICU    | Interrupt Request Register 217 | IR217    | 8       | 8      | 2 ICLK                  |  |
| 008 70DAh              | ICU    | Interrupt Request Register 218 | IR218    | 8       | 8      | 2 ICLK                  |  |
| 008 70DBh              | ICU    | Interrupt Request Register 219 | IR219    | 8       | 8      | 2 ICLK                  |  |
| 008 70DCh              | ICU    | Interrupt Request Register 220 | IR220    | 8       | 8      | 2 ICLK                  |  |
| 008 70DDh              | ICU    | Interrupt Request Register 221 | IR221    | 8       | 8      | 2 ICLK                  |  |
| 008 70DEh              | ICU    | Interrupt Request Register 222 | IR222    | 8       | 8      | 2 ICLK                  |  |
| 008 70DFh              | ICU    | Interrupt Request Register 223 | IR223    | 8       | 8      | 2 ICLK                  |  |
| 008 70E0h              | ICU    | Interrupt Request Register 224 | IR224    | 8       | 8      | 2 ICLK                  |  |
| 008 70E1h              | ICU    | Interrupt Request Register 225 | IR225    | 8       | 8      | 2 ICLK                  |  |
| 008 70E2h              | ICU    | Interrupt Request Register 226 | IR226    | 8       | 8      | 2 ICLK                  |  |
| 008 70E3h              | ICU    | Interrupt Request Register 227 | IR227    | 8       | 8      | 2 ICLK                  |  |
| 008 70E4h              | ICU    | Interrupt Request Register 228 | IR228    | 8       | 8      | 2 ICLK                  |  |
| 008 70E5h              | ICU    | Interrupt Request Register 229 | IR229    | 8       | 8      | 2 ICLK                  |  |
| 008 70E6h              | ICU    | Interrupt Request Register 230 | IR230    | 8       | 8      | 2 ICLK                  |  |
| 008 70E7h              | ICU    | Interrupt Request Register 231 | IR231    | 8       | 8      | 2 ICLK                  |  |
| 008 70E8h              | ICU    | Interrupt Request Register 232 | IR232    | 8       | 8      | 2 ICLK                  |  |
| 008 70E9h              | ICU    | Interrupt Request Register 233 | IR233    | 8       | 8      | 2 ICLK                  |  |
| 008 70EAh              | ICU    | Interrupt Request Register 234 | IR234    | 8       | 8      | 2 ICLK                  |  |
| 008 70EBh              | ICU    | Interrupt Request Register 235 | IR235    | 8       | 8      | 2 ICLK                  |  |
| 008 70ECh              | ICU    | Interrupt Request Register 236 | IR236    | 8       | 8      | 2 ICLK                  |  |

Table 4.1 List of I/O Registers (Address Order) (7 / 42)

|            | Module |                                    | Register | Number  | Access | Number of Access Cycles |  |
|------------|--------|------------------------------------|----------|---------|--------|-------------------------|--|
| Address    | Symbol | Register Name                      | Symbol   | of Bits | Size   | ICLK ≥ PCLK ICLK < PCLK |  |
| 0008 70EDh | ICU    | Interrupt Request Register 237     | IR237    | 8       | 8      | 2 ICLK                  |  |
| 0008 70EEh | ICU    | Interrupt Request Register 238     | IR238    | 8       | 8      | 2 ICLK                  |  |
| 0008 70EFh | ICU    | Interrupt Request Register 239     | IR239    | 8       | 8      | 2 ICLK                  |  |
| 0008 70F0h | ICU    | Interrupt Request Register 240     | IR240    | 8       | 8      | 2 ICLK                  |  |
| 0008 70F1h | ICU    | Interrupt Request Register 241     | IR241    | 8       | 8      | 2 ICLK                  |  |
| 0008 70F2h | ICU    | Interrupt Request Register 242     | IR242    | 8       | 8      | 2 ICLK                  |  |
| 0008 70F3h | ICU    | Interrupt Request Register 243     | IR243    | 8       | 8      | 2 ICLK                  |  |
| 0008 70F4h | ICU    | Interrupt Request Register 244     | IR244    | 8       | 8      | 2 ICLK                  |  |
| 0008 70F5h | ICU    | Interrupt Request Register 245     | IR245    | 8       | 8      | 2 ICLK                  |  |
| 0008 70F6h | ICU    | Interrupt Request Register 246     | IR246    | 8       | 8      | 2 ICLK                  |  |
| 008 70F7h  | ICU    | Interrupt Request Register 247     | IR247    | 8       | 8      | 2 ICLK                  |  |
| 0008 70F8h | ICU    | Interrupt Request Register 248     | IR248    | 8       | 8      | 2 ICLK                  |  |
| 008 70F9h  | ICU    | Interrupt Request Register 249     | IR249    | 8       | 8      | 2 ICLK                  |  |
| 008 70FAh  | ICU    | Interrupt Request Register 250     | IR250    | 8       | 8      | 2 ICLK                  |  |
| 008 70FBh  | ICU    | Interrupt Request Register 251     | IR251    | 8       | 8      | 2 ICLK                  |  |
| 008 70FCh  | ICU    | Interrupt Request Register 252     | IR252    | 8       | 8      | 2 ICLK                  |  |
| 008 70FDh  | ICU    | Interrupt Request Register 253     | IR253    | 8       | 8      | 2 ICLK                  |  |
| 008 70FEh  | ICU    | Interrupt Request Register 254     | IR254    | 8       | 8      | 2 ICLK                  |  |
| 008 70FFh  | ICU    | Interrupt Request Register 255     | IR255    | 8       | 8      | 2 ICLK                  |  |
| 008 711Bh  | ICU    | DTC Activation Enable Register 027 | DTCER027 | 8       | 8      | 2 ICLK                  |  |
| 008 711Ch  | ICU    | DTC Activation Enable Register 028 | DTCER028 | 8       | 8      | 2 ICLK                  |  |
| 008 711Dh  | ICU    | DTC Activation Enable Register 029 | DTCER029 | 8       | 8      | 2 ICLK                  |  |
| 008 711Eh  | ICU    | DTC Activation Enable Register 030 | DTCER030 | 8       | 8      | 2 ICLK                  |  |
| 008 711Fh  | ICU    | DTC Activation Enable Register 031 | DTCER031 | 8       | 8      | 2 ICLK                  |  |
| 008 7124h  | ICU    | DTC Activation Enable Register 036 | DTCER036 | 8       | 8      | 2 ICLK                  |  |
| 008 7125h  | ICU    | DTC Activation Enable Register 037 | DTCER037 | 8       | 8      | 2 ICLK                  |  |
| 008 7128h  | ICU    | DTC Activation Enable Register 040 | DTCER040 | 8       | 8      | 2 ICLK                  |  |
| 008 712Dh  | ICU    | DTC Activation Enable Register 045 | DTCER045 | 8       | 8      | 2 ICLK                  |  |
| 008 712Eh  | ICU    | DTC Activation Enable Register 046 | DTCER046 | 8       | 8      | 2 ICLK                  |  |
| 008 7134h  | ICU    | DTC Activation Enable Register 052 | DTCER052 | 8       | 8      | 2 ICLK                  |  |
| 008 7134h  | ICU    | DTC Activation Enable Register 058 | DTCER058 | 8       | 8      | 2 ICLK                  |  |
|            | ICU    |                                    | DTCER059 | 8       | 8      | 2 ICLK                  |  |
| 008 713Bh  |        | DTC Activation Enable Register 059 |          |         |        |                         |  |
| 008 713Ch  | ICU    | DTC Activation Enable Register 060 | DTCER060 | 8       | 8      | 2 ICLK                  |  |
| 008 713Dh  | ICU    | DTC Activation Enable Register 061 | DTCER061 | 8       | 8      | 2 ICLK                  |  |
| 008 7140h  | ICU    | DTC Activation Enable Register 064 | DTCER064 | 8       | 8      | 2 ICLK                  |  |
| 008 7141h  | ICU    | DTC Activation Enable Register 065 | DTCER065 | 8       | 8      | 2 ICLK                  |  |
| 008 7142h  | ICU    | DTC Activation Enable Register 066 | DTCER066 | 8       | 8      | 2 ICLK                  |  |
| 008 7143h  | ICU    | DTC Activation Enable Register 067 | DTCER067 | 8       | 8      | 2 ICLK                  |  |
| 008 7144h  | ICU    | DTC Activation Enable Register 068 | DTCER068 | 8       | 8      | 2 ICLK                  |  |
| 008 7145h  | ICU    | DTC Activation Enable Register 069 | DTCER069 | 8       | 8      | 2 ICLK                  |  |
| 008 7146h  | ICU    | DTC Activation Enable Register 070 | DTCER070 | 8       | 8      | 2 ICLK                  |  |
| 008 7147h  | ICU    | DTC Activation Enable Register 071 | DTCER071 | 8       | 8      | 2 ICLK                  |  |
| 008 7166h  | ICU    | DTC Activation Enable Register 102 | DTCER102 | 8       | 8      | 2 ICLK                  |  |
| 008 7167h  | ICU    | DTC Activation Enable Register 103 | DTCER103 | 8       | 8      | 2 ICLK                  |  |
| 008 7168h  | ICU    | DTC Activation Enable Register 104 | DTCER104 | 8       | 8      | 2 ICLK                  |  |
| 008 7169h  | ICU    | DTC Activation Enable Register 105 | DTCER105 | 8       | 8      | 2 ICLK                  |  |
| 008 716Ah  | ICU    | DTC Activation Enable Register 106 | DTCER106 | 8       | 8      | 2 ICLK                  |  |
| 008 716Bh  | ICU    | DTC Activation Enable Register 107 | DTCER107 | 8       | 8      | 2 ICLK                  |  |
| 008 716Dh  | ICU    | DTC Activation Enable Register 109 | DTCER109 | 8       | 8      | 2 ICLK                  |  |
| 008 716Eh  | ICU    | DTC Activation Enable Register 110 | DTCER110 | 8       | 8      | 2 ICLK                  |  |
| 008 716Fh  | ICU    | DTC Activation Enable Register 111 | DTCER111 | 8       | 8      | 2 ICLK                  |  |
| 0008 7170h | ICU    | DTC Activation Enable Register 112 | DTCER112 | 8       | 8      | 2 ICLK                  |  |

Table 4.1 List of I/O Registers (Address Order) (8 / 42)

|           | Module |                                    | Register   | Number  | Access | Number of Access Cycles |  |
|-----------|--------|------------------------------------|------------|---------|--------|-------------------------|--|
| Address   | Symbol | Register Name                      | Symbol     | of Bits | Size   | ICLK ≥ PCLK ICLK < PCLK |  |
| 008 7172h | ICU    | DTC Activation Enable Register 114 | DTCER114   | 8       | 8      | 2 ICLK                  |  |
| 008 7173h | ICU    | DTC Activation Enable Register 115 | DTCER115   | 8       | 8      | 2 ICLK                  |  |
| 008 7174h | ICU    | DTC Activation Enable Register 116 | DTCER116   | 8       | 8      | 2 ICLK                  |  |
| 008 7175h | ICU    | DTC Activation Enable Register 117 | DTCER117   | 8       | 8      | 2 ICLK                  |  |
| 008 7179h | ICU    | DTC Activation Enable Register 121 | DTCER121   | 8       | 8      | 2 ICLK                  |  |
| 008 717Ah | ICU    | DTC Activation Enable Register 122 | DTCER122   | 8       | 8      | 2 ICLK                  |  |
| 008 717Dh | ICU    | DTC Activation Enable Register 125 | DTCER125   | 8       | 8      | 2 ICLK                  |  |
| 008 717Eh | ICU    | DTC Activation Enable Register 126 | DTCER126   | 8       | 8      | 2 ICLK                  |  |
| 008 7181h | ICU    | DTC Activation Enable Register 129 | DTCER129   | 8       | 8      | 2 ICLK                  |  |
| 008 7182h | ICU    | DTC Activation Enable Register 130 | DTCER130   | 8       | 8      | 2 ICLK                  |  |
| 008 7183h | ICU    | DTC Activation Enable Register 131 | DTCER131   | 8       | 8      | 2 ICLK                  |  |
| 008 7184h | ICU    | DTC Activation Enable Register 132 | DTCER132   | 8       | 8      | 2 ICLK                  |  |
| 008 7186h | ICU    | DTC Activation Enable Register 134 | DTCER134   | 8       | 8      | 2 ICLK                  |  |
| 008 7187h | ICU    | DTC Activation Enable Register 135 | DTCER135   | 8       | 8      | 2 ICLK                  |  |
| 008 7188h | ICU    | DTC Activation Enable Register 136 | DTCER136   | 8       | 8      | 2 ICLK                  |  |
| 008 7189h | ICU    | DTC Activation Enable Register 137 | DTCER137   | 8       | 8      | 2 ICLK                  |  |
| 008 718Ah | ICU    | DTC Activation Enable Register 138 | DTCER138   | 8       | 8      | 2 ICLK                  |  |
| 008 718Bh | ICU    | DTC Activation Enable Register 139 | DTCER139   | 8       | 8      | 2 ICLK                  |  |
| 008 718Ch | ICU    | DTC Activation Enable Register 140 | DTCER140   | 8       | 8      | 2 ICLK                  |  |
| 008 718Dh | ICU    | DTC Activation Enable Register 141 | DTCER141   | 8       | 8      | 2 ICLK                  |  |
| 008 718Eh | ICU    | DTC Activation Enable Register 142 | DTCER142   | 8       | 8      | 2 ICLK                  |  |
| 008 7193h | ICU    | DTC Activation Enable Register 147 | DTCER147   | 8       | 8      | 2 ICLK                  |  |
| 008 7194h | ICU    | DTC Activation Enable Register 148 | DTCER148   | 8       | 8      | 2 ICLK                  |  |
| 008 7197h | ICU    | DTC Activation Enable Register 151 | DTCER151   | 8       | 8      | 2 ICLK                  |  |
| 008 7198h | ICU    | DTC Activation Enable Register 152 | DTCER152   | 8       | 8      | 2 ICLK                  |  |
|           | ICU    |                                    | DTCER152   | 8       | 8      | 2 ICLK                  |  |
| 008 719Bh |        | DTC Activation Enable Register 155 |            |         |        |                         |  |
| 008 719Ch | ICU    | DTC Activation Enable Register 156 | DTCER156   | 8       | 8      | 2 ICLK                  |  |
| 008 719Dh | ICU    | DTC Activation Enable Register 157 | DTCER157   | 8       | 8      | 2 ICLK                  |  |
| 008 719Eh | ICU    | DTC Activation Enable Register 158 | DTCER158   | 8       | 8      | 2 ICLK                  |  |
| 008 71A0h | ICU    | DTC Activation Enable Register 160 | DTCER160   | 8       | 8      | 2 ICLK                  |  |
| 008 71A1h | ICU    | DTC Activation Enable Register 161 | DTCER161   | 8       | 8      | 2 ICLK                  |  |
| 008 71A4h | ICU    | DTC Activation Enable Register 164 | DTCER164   | 8       | 8      | 2 ICLK                  |  |
| 008 71A5h | ICU    | DTC Activation Enable Register 165 | DTCER165   | 8       | 8      | 2 ICLK                  |  |
| 008 71AEh | ICU    | DTC Activation Enable Register 174 | DTCER174   | 8       | 8      | 2 ICLK                  |  |
| 008 71AFh | ICU    | DTC Activation Enable Register 175 | DTCER175   | 8       | 8      | 2 ICLK                  |  |
| 008 71B1h | ICU    | DTC Activation Enable Register 177 | DTCER177   | 8       | 8      | 2 ICLK                  |  |
| 008 71B2h | ICU    | DTC Activation Enable Register 178 | DTCER178   | 8       | 8      | 2 ICLK                  |  |
| 008 71B4h | ICU    | DTC Activation Enable Register 180 | DTCER180   | 8       | 8      | 2 ICLK                  |  |
| 008 71B5h | ICU    | DTC Activation Enable Register 181 | DTCER181   | 8       | 8      | 2 ICLK                  |  |
| 008 71B7h | ICU    | DTC Activation Enable Register 183 | DTCER183   | 8       | 8      | 2 ICLK                  |  |
| 008 71B8h | ICU    | DTC Activation Enable Register 184 | DTCER184   | 8       | 8      | 2 ICLK                  |  |
| 008 71C6h | ICU    | DTC Activation Enable Register 198 | DTCER198   | 8       | 8      | 2 ICLK                  |  |
| 008 71C7h | ICU    | DTC Activation Enable Register 199 | DTCER199   | 8       | 8      | 2 ICLK                  |  |
| 008 71C8h | ICU    | DTC Activation Enable Register 200 | DTCER200   | 8       | 8      | 2 ICLK                  |  |
| 008 71C9h | ICU    | DTC Activation Enable Register 201 | DTCER201   | 8       | 8      | 2 ICLK                  |  |
| 008 71D7h | ICU    | DTC Activation Enable Register 215 | DTCER215   | 8       | 8      | 2 ICLK                  |  |
| 008 71D8h | ICU    | DTC Activation Enable Register 216 | DTCER216   | 8       | 8      | 2 ICLK                  |  |
| 008 71DBh | ICU    | DTC Activation Enable Register 219 | DTCER219   | 8       | 8      | 2 ICLK                  |  |
| 008 71DCh | ICU    | DTC Activation Enable Register 220 | DTCER220   | 8       | 8      | 2 ICLK                  |  |
| 008 71DFh | ICU    | DTC Activation Enable Register 223 | DTCER223   | 8       | 8      | 2 ICLK                  |  |
| 008 71E0h | ICU    | DTC Activation Enable Register 224 | DTCER224   | 8       | 8      | 2 ICLK                  |  |
| -5.12011  |        | O . IO CITADIO ROGISTEI ZZT        | D. OLIV224 | 3       | J      | LIOLIX                  |  |



Table 4.1 List of I/O Registers (Address Order) (9 / 42)

|            | Module | Register Name                          | Register | Number of Bits | Access<br>Size | Number of Access Cycles                |  |
|------------|--------|----------------------------------------|----------|----------------|----------------|----------------------------------------|--|
| Address    | Symbol |                                        | Symbol   |                |                | ICLK ≥ PCLK ICLK <pclk< th=""></pclk<> |  |
| 0008 71E4h | ICU    | DTC Activation Enable Register 228     | DTCER228 | 8              | 8              | 2 ICLK                                 |  |
| 008 71E7h  | ICU    | DTC Activation Enable Register 231     | DTCER231 | 8              | 8              | 2 ICLK                                 |  |
| 008 71E8h  | ICU    | DTC Activation Enable Register 232     | DTCER232 | 8              | 8              | 2 ICLK                                 |  |
| 008 71EBh  | ICU    | DTC Activation Enable Register 235     | DTCER235 | 8              | 8              | 2 ICLK                                 |  |
| 008 71ECh  | ICU    | DTC Activation Enable Register 236     | DTCER236 | 8              | 8              | 2 ICLK                                 |  |
| 008 71EFh  | ICU    | DTC Activation Enable Register 239     | DTCER239 | 8              | 8              | 2 ICLK                                 |  |
| 008 71F0h  | ICU    | DTC Activation Enable Register 240     | DTCER240 | 8              | 8              | 2 ICLK                                 |  |
| 0008 71F7h | ICU    | DTC Activation Enable Register 247     | DTCER247 | 8              | 8              | 2 ICLK                                 |  |
| 008 71F8h  | ICU    | DTC Activation Enable Register 248     | DTCER248 | 8              | 8              | 2 ICLK                                 |  |
| 008 71FBh  | ICU    | DTC Activation Enable Register 251     | DTCER251 | 8              | 8              | 2 ICLK                                 |  |
| 008 71FCh  | ICU    | DTC Activation Enable Register 252     | DTCER252 | 8              | 8              | 2 ICLK                                 |  |
| 008 71FDh  | ICU    | DTC Activation Enable Register 253     | DTCER253 | 8              | 8              | 2 ICLK                                 |  |
| 008 71FEh  | ICU    | DTC Activation Enable Register 254     | DTCER254 | 8              | 8              | 2 ICLK                                 |  |
| 008 71FFh  | ICU    | DTC Activation Enable Register 255     | DTCER255 | 8              | 8              | 2 ICLK                                 |  |
| 008 7202h  | ICU    | Interrupt Request Enable Register 02   | IER02    | 8              | 8              | 2 ICLK                                 |  |
| 008 7203h  | ICU    | Interrupt Request Enable Register 03   | IER03    | 8              | 8              | 2 ICLK                                 |  |
| 008 7204h  | ICU    | Interrupt Request Enable Register 04   | IER04    | 8              | 8              | 2 ICLK                                 |  |
| 008 7205h  | ICU    | Interrupt Request Enable Register 05   | IER05    | 8              | 8              | 2 ICLK                                 |  |
| 008 7206h  | ICU    | Interrupt Request Enable Register 06   | IER06    | 8              | 8              | 2 ICLK                                 |  |
| 008 7207h  | ICU    | Interrupt Request Enable Register 07   | IER07    | 8              | 8              | 2 ICLK                                 |  |
| 008 7208h  | ICU    | Interrupt Request Enable Register 08   | IER08    | 8              | 8              | 2 ICLK                                 |  |
| 008 720Ah  | ICU    | Interrupt Request Enable Register 0A   | IER0A    | 8              | 8              | 2 ICLK                                 |  |
| 008 720Bh  | ICU    | Interrupt Request Enable Register 0B   | IER0B    | 8              | 8              | 2 ICLK                                 |  |
| 008 720Ch  | ICU    | Interrupt Request Enable Register 0C   | IER0C    | 8              | 8              | 2 ICLK                                 |  |
| 008 720Dh  | ICU    | Interrupt Request Enable Register 0D   | IER0D    | 8              | 8              | 2 ICLK                                 |  |
| 008 720Eh  | ICU    | Interrupt Request Enable Register 0E   | IER0E    | 8              | 8              | 2 ICLK                                 |  |
| 008 720En  | ICU    |                                        | IER0F    | 8              | 8              | 2 ICLK                                 |  |
|            |        | Interrupt Request Enable Register 0F   |          |                |                |                                        |  |
| 008 7210h  | ICU    | Interrupt Request Enable Register 10   | IER10    | 8              | 8              | 2 ICLK                                 |  |
| 008 7211h  | ICU    | Interrupt Request Enable Register 11   | IER11    | 8              | 8              | 2 ICLK                                 |  |
| 008 7212h  | ICU    | Interrupt Request Enable Register 12   | IER12    | 8              | 8              | 2 ICLK                                 |  |
| 008 7213h  | ICU    | Interrupt Request Enable Register 13   | IER13    | 8              | 8              | 2 ICLK                                 |  |
| 008 7214h  | ICU    | Interrupt Request Enable Register 14   | IER14    | 8              | 8              | 2 ICLK                                 |  |
| 008 7215h  | ICU    | Interrupt Request Enable Register 15   | IER15    | 8              | 8              | 2 ICLK                                 |  |
| 008 7216h  | ICU    | Interrupt Request Enable Register 16   | IER16    | 8              | 8              | 2 ICLK                                 |  |
| 008 7217h  | ICU    | Interrupt Request Enable Register 17   | IER17    | 8              | 8              | 2 ICLK                                 |  |
| 008 7218h  | ICU    | Interrupt Request Enable Register 18   | IER18    | 8              | 8              | 2 ICLK                                 |  |
| 008 7219h  | ICU    | Interrupt Request Enable Register 19   | IER19    | 8              | 8              | 2 ICLK                                 |  |
| 008 721Ah  | ICU    | Interrupt Request Enable Register 1A   | IER1A    | 8              | 8              | 2 ICLK                                 |  |
| 008 721Bh  | ICU    | Interrupt Request Enable Register 1B   | IER1B    | 8              | 8              | 2 ICLK                                 |  |
| 008 721Ch  | ICU    | Interrupt Request Enable Register 1C   | IER1C    | 8              | 8              | 2 ICLK                                 |  |
| 008 721Dh  | ICU    | Interrupt Request Enable Register 1D   | IER1D    | 8              | 8              | 2 ICLK                                 |  |
| 008 721Eh  | ICU    | Interrupt Request Enable Register 1E   | IER1E    | 8              | 8              | 2 ICLK                                 |  |
| 008 721Fh  | ICU    | Interrupt Request Enable Register 1F   | IER1F    | 8              | 8              | 2 ICLK                                 |  |
| 008 72E0h  | ICU    | Software Interrupt Activation Register | SWINTR   | 8              | 8              | 2 ICLK                                 |  |
| 008 72F0h  | ICU    | Fast Interrupt Set Register            | FIR      | 16             | 16             | 2 ICLK                                 |  |
| 008 7300h  | ICU    | Interrupt Source Priority Register 000 | IPR000   | 8              | 8              | 2 ICLK                                 |  |
| 008 7302h  | ICU    | Interrupt Source Priority Register 002 | IPR002   | 8              | 8              | 2 ICLK                                 |  |
| 008 7303h  | ICU    | Interrupt Source Priority Register 003 | IPR003   | 8              | 8              | 2 ICLK                                 |  |
| 008 7304h  | ICU    | Interrupt Source Priority Register 004 | IPR004   | 8              | 8              | 2 ICLK                                 |  |
| 008 7305h  | ICU    | Interrupt Source Priority Register 005 | IPR005   | 8              | 8              | 2 ICLK                                 |  |
| 008 7306h  | ICU    | Interrupt Source Priority Register 006 | IPR006   | 8              | 8              | 2 ICLK                                 |  |
|            |        | ,                                      |          |                |                |                                        |  |



Table 4.1 List of I/O Registers (Address Order) (10 / 42)

|             | Module |                                                                                | Register | Number  | Access | Number of Access Cycles                |  |
|-------------|--------|--------------------------------------------------------------------------------|----------|---------|--------|----------------------------------------|--|
| Address     | Symbol | Register Name                                                                  | Symbol   | of Bits | Size   | ICLK ≥ PCLK ICLK <pclk< th=""></pclk<> |  |
| 0008 7320h  | ICU    | Interrupt Source Priority Register 032                                         | IPR032   | 8       | 8      | 2 ICLK                                 |  |
| 008 7321h   | ICU    | Interrupt Source Priority Register 033                                         | IPR033   | 8       | 8      | 2 ICLK                                 |  |
| 008 7322h   | ICU    | Interrupt Source Priority Register 034                                         | IPR034   | 8       | 8      | 2 ICLK                                 |  |
| 008 7324h   | ICU    | Interrupt Source Priority Register 036                                         | IPR036   | 8       | 8      | 2 ICLK                                 |  |
| 008 7325h   | ICU    | Interrupt Source Priority Register 037                                         | IPR037   | 8       | 8      | 2 ICLK                                 |  |
| 008 7326h   | ICU    | Interrupt Source Priority Register 038                                         | IPR038   | 8       | 8      | 2 ICLK                                 |  |
| 008 7328h   | ICU    | Interrupt Source Priority Register 040                                         | IPR040   | 8       | 8      | 2 ICLK                                 |  |
| 008 7329h   | ICU    | Interrupt Source Priority Register 041                                         | IPR041   | 8       | 8      | 2 ICLK                                 |  |
| 008 732Ah   | ICU    | Interrupt Source Priority Register 042                                         | IPR042   | 8       | 8      | 2 ICLK                                 |  |
| 008 732Bh   | ICU    | Interrupt Source Priority Register 043                                         | IPR043   | 8       | 8      | 2 ICLK                                 |  |
| 008 732Ch   | ICU    | Interrupt Source Priority Register 044                                         | IPR044   | 8       | 8      | 2 ICLK                                 |  |
| 008 7334h   | ICU    | Interrupt Source Priority Register 052                                         | IPR052   | 8       | 8      | 2 ICLK                                 |  |
| 008 7335h   | ICU    | Interrupt Source Priority Register 053                                         | IPR053   | 8       | 8      | 2 ICLK                                 |  |
| 008 7336h   | ICU    | Interrupt Source Priority Register 054                                         | IPR054   | 8       | 8      | 2 ICLK                                 |  |
| 008 7337h   | ICU    | Interrupt Source Priority Register 055                                         | IPR055   | 8       | 8      | 2 ICLK                                 |  |
| 008 7338h   | ICU    | Interrupt Source Priority Register 056                                         | IPR056   | 8       | 8      | 2 ICLK                                 |  |
| 008 7339h   | ICU    | Interrupt Source Priority Register 057                                         | IPR057   | 8       | 8      | 2 ICLK                                 |  |
| 008 733Ah   | ICU    | Interrupt Source Priority Register 058                                         | IPR058   | 8       | 8      | 2 ICLK                                 |  |
| 008 733Bh   | ICU    | Interrupt Source Priority Register 059                                         | IPR059   | 8       | 8      | 2 ICLK                                 |  |
| 008 733Ch   | ICU    | Interrupt Source Priority Register 060                                         | IPR060   | 8       | 8      | 2 ICLK                                 |  |
| 008 733Fh   | ICU    | Interrupt Source Priority Register 063                                         | IPR063   | 8       | 8      | 2 ICLK                                 |  |
| 008 7340h   | ICU    | Interrupt Source Priority Register 064                                         | IPR064   | 8       | 8      | 2 ICLK                                 |  |
| 008 7341h   | ICU    | Interrupt Source Priority Register 065                                         | IPR065   | 8       | 8      | 2 ICLK                                 |  |
|             | ICU    |                                                                                |          | 8       | 8      | 2 ICLK                                 |  |
| 008 7342h   |        | Interrupt Source Priority Register 066                                         | IPR066   |         |        |                                        |  |
| 008 7343h   | ICU    | Interrupt Source Priority Register 067                                         | IPR067   | 8       | 8      | 2 ICLK                                 |  |
| 008 7344h   | ICU    | Interrupt Source Priority Register 068                                         | IPR068   | 8       | 8      | 2 ICLK                                 |  |
| 008 7345h   | ICU    | Interrupt Source Priority Register 069                                         | IPR069   | 8       | 8      | 2 ICLK                                 |  |
| 008 7346h   | ICU    | Interrupt Source Priority Register 070                                         | IPR070   | 8       | 8      | 2 ICLK                                 |  |
| 008 7347h   | ICU    | Interrupt Source Priority Register 071                                         | IPR071   | 8       | 8      | 2 ICLK                                 |  |
| 008 7350h   | ICU    | Interrupt Source Priority Register 080                                         | IPR080   | 8       | 8      | 2 ICLK                                 |  |
| 008 7358h   | ICU    | Interrupt Source Priority Register 088                                         | IPR088   | 8       | 8      | 2 ICLK                                 |  |
| 008 7359h   | ICU    | Interrupt Source Priority Register 089                                         | IPR089   | 8       | 8      | 2 ICLK                                 |  |
| 008 735Ch   | ICU    | Interrupt Source Priority Register 092                                         | IPR092   | 8       | 8      | 2 ICLK                                 |  |
| 008 735Dh   | ICU    | Interrupt Source Priority Register 093                                         | IPR093   | 8       | 8      | 2 ICLK                                 |  |
| 008 7366h   | ICU    | Interrupt Source Priority Register 102                                         | IPR102   | 8       | 8      | 2 ICLK                                 |  |
| 008 7367h   | ICU    | Interrupt Source Priority Register 103                                         | IPR103   | 8       | 8      | 2 ICLK                                 |  |
| 008 7368h   | ICU    | Interrupt Source Priority Register 104                                         | IPR104   | 8       | 8      | 2 ICLK                                 |  |
| 008 7369h   | ICU    | Interrupt Source Priority Register 105                                         | IPR105   | 8       | 8      | 2 ICLK                                 |  |
| 008 736Ah   | ICU    | Interrupt Source Priority Register 106                                         | IPR106   | 8       | 8      | 2 ICLK                                 |  |
| 008 736Bh   | ICU    | Interrupt Source Priority Register 107                                         | IPR107   | 8       | 8      | 2 ICLK                                 |  |
| 008 736Ch   | ICU    | Interrupt Source Priority Register 108                                         | IPR108   | 8       | 8      | 2 ICLK                                 |  |
| 008 736Fh   | ICU    | Interrupt Source Priority Register 111                                         | IPR111   | 8       | 8      | 2 ICLK                                 |  |
| 008 7371h   | ICU    | Interrupt Source Priority Register 113                                         | IPR113   | 8       | 8      | 2 ICLK                                 |  |
| 008 7372h   | ICU    | Interrupt Source Priority Register 114                                         | IPR114   | 8       | 8      | 2 ICLK                                 |  |
| 008 7376h   | ICU    | Interrupt Source Priority Register 118                                         | IPR118   | 8       | 8      | 2 ICLK                                 |  |
| 008 7379h   | ICU    | Interrupt Source Priority Register 121                                         | IPR121   | 8       | 8      | 2 ICLK                                 |  |
| 008 737Bh   | ICU    | Interrupt Source Priority Register 123                                         | IPR123   | 8       | 8      | 2 ICLK                                 |  |
| 008 737Dh   | ICU    | Interrupt Source Priority Register 125                                         | IPR125   | 8       | 8      | 2 ICLK                                 |  |
| 008 737Fh   | ICU    | Interrupt Source Priority Register 127                                         | IPR127   | 8       | 8      | 2 ICLK                                 |  |
| 008 7371 II | ICU    | Interrupt Source Priority Register 129                                         | IPR129   | 8       | 8      | 2 ICLK                                 |  |
| 008 7385h   | ICU    |                                                                                | IPR129   | 8       | 8      | 2 ICLK                                 |  |
| 110001 000  | ICU    | Interrupt Source Priority Register 133  Interrupt Source Priority Register 134 | IPR133   | 8       | 8      | 2 ICLK                                 |  |



Table 4.1 List of I/O Registers (Address Order) (11 / 42)

|            | Module |                                           | Register | Number of Bits | Access<br>Size | Number of Access Cycles |  |
|------------|--------|-------------------------------------------|----------|----------------|----------------|-------------------------|--|
| Address    | Symbol | Register Name                             | Symbol   |                |                | ICLK ≥ PCLK ICLK < PCLK |  |
| 0008 738Ah | ICU    | Interrupt Source Priority Register 138    | IPR138   | 8              | 8              | 2 ICLK                  |  |
| 008 738Bh  | ICU    | Interrupt Source Priority Register 139    | IPR139   | 8              | 8              | 2 ICLK                  |  |
| 008 738Eh  | ICU    | Interrupt Source Priority Register 142    | IPR142   | 8              | 8              | 2 ICLK                  |  |
| 008 7392h  | ICU    | Interrupt Source Priority Register 146    | IPR146   | 8              | 8              | 2 ICLK                  |  |
| 008 7393h  | ICU    | Interrupt Source Priority Register 147    | IPR147   | 8              | 8              | 2 ICLK                  |  |
| 008 7395h  | ICU    | Interrupt Source Priority Register 149    | IPR149   | 8              | 8              | 2 ICLK                  |  |
| 008 7397h  | ICU    | Interrupt Source Priority Register 151    | IPR151   | 8              | 8              | 2 ICLK                  |  |
| 008 7399h  | ICU    | Interrupt Source Priority Register 153    | IPR153   | 8              | 8              | 2 ICLK                  |  |
| 008 739Bh  | ICU    | Interrupt Source Priority Register 155    | IPR155   | 8              | 8              | 2 ICLK                  |  |
| 008 739Fh  | ICU    | Interrupt Source Priority Register 159    | IPR159   | 8              | 8              | 2 ICLK                  |  |
| 008 73A0h  | ICU    | Interrupt Source Priority Register 160    | IPR160   | 8              | 8              | 2 ICLK                  |  |
| 008 73A2h  | ICU    | Interrupt Source Priority Register 162    | IPR162   | 8              | 8              | 2 ICLK                  |  |
| 008 73A4h  | ICU    | Interrupt Source Priority Register 164    | IPR164   | 8              | 8              | 2 ICLK                  |  |
| 008 73A6h  | ICU    | Interrupt Source Priority Register 166    | IPR166   | 8              | 8              | 2 ICLK                  |  |
| 008 73AAh  | ICU    | Interrupt Source Priority Register 170    | IPR170   | 8              | 8              | 2 ICLK                  |  |
| 008 73ABh  | ICU    | Interrupt Source Priority Register 171    | IPR171   | 8              | 8              | 2 ICLK                  |  |
| 008 73AEh  | ICU    | Interrupt Source Priority Register 174    | IPR174   | 8              | 8              | 2 ICLK                  |  |
| 008 73B1h  | ICU    | Interrupt Source Priority Register 177    | IPR177   | 8              | 8              | 2 ICLK                  |  |
| 008 73B4h  | ICU    | Interrupt Source Priority Register 180    | IPR180   | 8              | 8              | 2 ICLK                  |  |
| 008 73B7h  | ICU    | Interrupt Source Priority Register 183    | IPR183   | 8              | 8              | 2 ICLK                  |  |
| 008 73C6h  | ICU    | Interrupt Source Priority Register 198    | IPR198   | 8              | 8              | 2 ICLK                  |  |
| 008 73C7h  | ICU    | Interrupt Source Priority Register 199    | IPR199   | 8              | 8              | 2 ICLK                  |  |
| 008 73C8h  | ICU    | Interrupt Source Priority Register 200    | IPR200   | 8              | 8              | 2 ICLK                  |  |
| 008 73C9h  | ICU    | Interrupt Source Priority Register 201    | IPR201   | 8              | 8              | 2 ICLK                  |  |
| 008 73D6h  | ICU    | Interrupt Source Priority Register 214    | IPR214   | 8              | 8              | 2 ICLK                  |  |
| 008 73DAh  | ICU    | Interrupt Source Priority Register 218    | IPR218   | 8              | 8              | 2 ICLK                  |  |
| 008 73DEh  | ICU    | Interrupt Source Priority Register 222    | IPR222   | 8              | 8              | 2 ICLK                  |  |
| 008 73E2h  | ICU    | Interrupt Source Priority Register 226    | IPR226   | 8              | 8              | 2 ICLK                  |  |
| 008 73E6h  | ICU    | Interrupt Source Priority Register 230    | IPR230   | 8              | 8              | 2 ICLK                  |  |
| 008 73EAh  | ICU    | Interrupt Source Priority Register 234    | IPR234   | 8              | 8              | 2 ICLK                  |  |
| 008 73EEh  | ICU    | Interrupt Source Priority Register 238    | IPR238   | 8              | 8              | 2 ICLK                  |  |
| 008 73EEH  | ICU    | Interrupt Source Priority Register 242    | IPR242   | 8              | 8              | 2 ICLK                  |  |
|            |        | , , , ,                                   |          |                |                |                         |  |
| 008 73F3h  | ICU    | Interrupt Source Priority Register 243    | IPR243   | 8              | 8              | 2 ICLK                  |  |
| 008 73F4h  | ICU    | Interrupt Source Priority Register 244    | IPR244   | 8              | 8              | 2 ICLK                  |  |
| 008 73F5h  | ICU    | Interrupt Source Priority Register 245    | IPR245   | 8              | 8              | 2 ICLK                  |  |
| 008 73F6h  | ICU    | Interrupt Source Priority Register 246    | IPR246   | 8              | 8              | 2 ICLK                  |  |
| 008 73F7h  | ICU    | Interrupt Source Priority Register 247    | IPR247   | 8              | 8              | 2 ICLK                  |  |
| 008 73F8h  | ICU    | Interrupt Source Priority Register 248    | IPR248   | 8              | 8              | 2 ICLK                  |  |
| 008 73F9h  | ICU    | Interrupt Source Priority Register 249    | IPR249   | 8              | 8              | 2 ICLK                  |  |
| 008 73FAh  | ICU    | Interrupt Source Priority Register 250    | IPR250   | 8              | 8              | 2 ICLK                  |  |
| 008 73FBh  | ICU    | Interrupt Source Priority Register 251    | IPR251   | 8              | 8              | 2 ICLK                  |  |
| 008 73FCh  | ICU    | Interrupt Source Priority Register 252    | IPR252   | 8              | 8              | 2 ICLK                  |  |
| 008 73FDh  | ICU    | Interrupt Source Priority Register 253    | IPR253   | 8              | 8              | 2 ICLK                  |  |
| 008 73FEh  | ICU    | Interrupt Source Priority Register 254    | IPR254   | 8              | 8              | 2 ICLK                  |  |
| 008 73FFh  | ICU    | Interrupt Source Priority Register 255    | IPR255   | 8              | 8              | 2 ICLK                  |  |
| 008 7400h  | ICU    | DMAC Activation Request Select Register 0 | DMRSR0   | 8              | 8              | 2 ICLK                  |  |
| 008 7404h  | ICU    | DMAC Activation Request Select Register 1 | DMRSR1   | 8              | 8              | 2 ICLK                  |  |
| 008 7408h  | ICU    | DMAC Activation Request Select Register 2 | DMRSR2   | 8              | 8              | 2 ICLK                  |  |
| 008 740Ch  | ICU    | DMAC Activation Request Select Register 3 | DMRSR3   | 8              | 8              | 2 ICLK                  |  |
| 008 7500h  | ICU    | IRQ Control Register 0                    | IRQCR0   | 8              | 8              | 2 ICLK                  |  |
| 008 7501h  | ICU    | IRQ Control Register 1                    | IRQCR1   | 8              | 8              | 2 ICLK                  |  |
| 008 7502h  | ICU    | IRQ Control Register 2                    | IRQCR2   | 8              | 8              | 2 ICLK                  |  |



Table 4.1 List of I/O Registers (Address Order) (12 / 42)

|           | Module |                                              | Register  | Number  | Access | Number of Access Cy | rcles                      |
|-----------|--------|----------------------------------------------|-----------|---------|--------|---------------------|----------------------------|
| Address   | Symbol | Register Name                                | Symbol    | of Bits | Size   | ICLK ≥ PCLK         | ICLK <pclk< th=""></pclk<> |
| 008 7503h | ICU    | IRQ Control Register 3                       | IRQCR3    | 8       | 8      | 2 10                | CLK                        |
| 008 7504h | ICU    | IRQ Control Register 4                       | IRQCR4    | 8       | 8      | 2 10                | CLK                        |
| 008 7505h | ICU    | IRQ Control Register 5                       | IRQCR5    | 8       | 8      | 2 10                | CLK                        |
| 008 7506h | ICU    | IRQ Control Register 6                       | IRQCR6    | 8       | 8      | 210                 | CLK                        |
| 008 7507h | ICU    | IRQ Control Register 7                       | IRQCR7    | 8       | 8      | 2 10                | CLK                        |
| 008 7510h | ICU    | IRQ Pin Digital Filter Enable Register 0     | IRQFLTE0  | 8       | 8      | 210                 | CLK                        |
| 008 7514h | ICU    | IRQ Pin Digital Filter Setting Register 0    | IRQFLTC0  | 16      | 16     | 2 10                | CLK                        |
| 008 7580h | ICU    | Non-Maskable Interrupt Status Register       | NMISR     | 8       | 8      | 2 10                | CLK                        |
| 008 7581h | ICU    | Non-Maskable Interrupt Enable Register       | NMIER     | 8       | 8      | 2 10                | CLK                        |
| 008 7582h | ICU    | Non-Maskable Interrupt Status Clear Register | NMICLR    | 8       | 8      | 2 10                | CLK                        |
| 008 7583h | ICU    | NMI Pin Interrupt Control Register           | NMICR     | 8       | 8      | 2 10                | CLK                        |
| 008 7590h | ICU    | NMI Pin Digital Filter Enable Register       | NMIFLTE   | 8       | 8      | 2 10                | CLK                        |
| 008 7594h | ICU    | NMI Pin Digital Filter Setting Register      | NMIFLTC   | 8       | 8      | 2 10                | CLK                        |
| 008 8000h | CMT    | Compare Match Timer Start Register 0         | CMSTR0    | 16      | 16     | 2 or 3 PCLKB        | 2 ICLK                     |
| 008 8002h | CMT0   | Compare Match Timer Control Register         | CMCR      | 16      | 16     | 2 or 3 PCLKB        | 2 ICLK                     |
| 08 8004h  | CMT0   | Compare Match Counter                        | CMCNT     | 16      | 16     | 2 or 3 PCLKB        | 2 ICLK                     |
| 008 8006h | CMT0   | Compare Match Constant Register              | CMCOR     | 16      | 16     | 2 or 3 PCLKB        | 2 ICLK                     |
| 008 8008h | CMT1   | Compare Match Timer Control Register         | CMCR      | 16      | 16     | 2 or 3 PCLKB        | 2 ICLK                     |
| 008 800Ah | CMT1   | Compare Match Counter                        | CMCNT     | 16      | 16     | 2 or 3 PCLKB        | 2 ICLK                     |
| 008 800Ch | CMT1   | Compare Match Constant Register              | CMCOR     | 16      | 16     | 2 or 3 PCLKB        | 2 ICLK                     |
| 008 8010h | CMT    | Compare Match Timer Start Register 1         | CMSTR1    | 16      | 16     | 2 or 3 PCLKB        | 2 ICLK                     |
| 008 8012h | CMT2   | Compare Match Timer Control Register         | CMCR      | 16      | 16     | 2 or 3 PCLKB        | 2 ICLK                     |
| 008 8014h | CMT2   | Compare Match Counter                        | CMCNT     | 16      | 16     | 2 or 3 PCLKB        | 2 ICLK                     |
| 008 8016h | CMT2   | Compare Match Constant Register              | CMCOR     | 16      | 16     | 2 or 3 PCLKB        | 2 ICLK                     |
| 008 8018h | CMT3   | Compare Match Timer Control Register         | CMCR      | 16      | 16     | 2 or 3 PCLKB        | 2 ICLK                     |
| 008 801Ah | CMT3   | Compare Match Counter                        | CMCNT     | 16      | 16     | 2 or 3 PCLKB        | 2 ICLK                     |
| 008 801Ch | CMT3   | Compare Match Constant Register              | CMCOR     | 16      | 16     | 2 or 3 PCLKB        | 2 ICLK                     |
| 008 8020h | WDT    | WDT Refresh Register                         | WDTRR     | 8       | 8      | 2 or 3 PCLKB        | 2 ICLK                     |
| 008 8022h | WDT    | WDT Control Register                         | WDTCR     | 16      | 16     | 2 or 3 PCLKB        | 2 ICLK                     |
| 008 8024h | WDT    | WDT Status Register                          | WDTSR     | 16      | 16     | 2 or 3 PCLKB        | 2 ICLK                     |
| 008 8026h | WDT    | WDT Reset Control Register                   | WDTRCR    | 8       | 8      | 2 or 3 PCLKB        | 2 ICLK                     |
| 008 8030h | IWDT   | IWDT Refresh Register                        | IWDTRR    | 8       | 8      | 2 or 3 PCLKB        | 2 ICLK                     |
| 008 8032h | IWDT   | IWDT Control Register                        | IWDTCR    | 16      | 16     | 2 or 3 PCLKB        | 2 ICLK                     |
| 008 8034h | IWDT   | IWDT Status Register                         | IWDTSR    | 16      | 16     | 2 or 3 PCLKB        | 2 ICLK                     |
| 008 8036h | IWDT   | IWDT Reset Control Register                  | IWDTRCR   | 8       | 8      | 2 or 3 PCLKB        | 2 ICLK                     |
| 008 8038h | IWDT   | IWDT Count Stop Control Register             | IWDTCSTPR | 8       | 8      | 2 or 3 PCLKB        | 2 ICLK                     |
| 008 8040h | DA     | D/A Data Register 0                          | DADR0     | 16      | 16     | 2 or 3 PCLKB        | 2 ICLK                     |
| 008 8042h | DA     | D/A Data Register 1                          | DADR1     | 16      | 16     | 2 or 3 PCLKB        | 2 ICLK                     |
| 008 8044h | DA     | D/A Control Register                         | DACR      | 8       | 8      | 2 or 3 PCLKB        | 2 ICLK                     |
| 008 8045h | DA     | DADRm Format Select Register                 | DADPR     | 8       | 8      | 2 or 3 PCLKB        | 2 ICLK                     |
| 008 8046h | DA     | D/A A/D Synchronous Start Control Register   | DAADSCR   | 8       | 8      | 2 or 3 PCLKB        | 2 ICLK                     |
| 008 8047h | DA     | D/A VREF Control Register                    | DAVREFCR  | 8       | 8      | 2 or 3 PCLKB        | 2 ICLK                     |
| 008 8100h | TPU    | Timer Start Register                         | TSTR      | 8       | 8      | 2 or 3 PCLKB        | 2 ICLK                     |
| 008 8101h | TPU    | Timer Synchronous Register                   | TSYR      | 8       | 8      | 2 or 3 PCLKB        | 2 ICLK                     |
| 008 8108h | TPU0   | Noise Filter Control Register                | NFCR      | 8       | 8      | 2 or 3 PCLKB        | 2 ICLK                     |
| 008 8109h | TPU1   | Noise Filter Control Register                | NFCR      | 8       | 8      | 2 or 3 PCLKB        | 2 ICLK                     |
| 008 810Ah | TPU2   | Noise Filter Control Register                | NFCR      | 8       | 8      | 2 or 3 PCLKB        | 2 ICLK                     |
| 008 810Bh | TPU3   | Noise Filter Control Register                | NFCR      | 8       | 8      | 2 or 3 PCLKB        | 2 ICLK                     |
| 008 810Ch | TPU4   | Noise Filter Control Register                | NFCR      | 8       | 8      | 2 or 3 PCLKB        | 2 ICLK                     |
| 008 810Dh | TPU5   | Noise Filter Control Register                | NFCR      | 8       | 8      | 2 or 3 PCLKB        | 2 ICLK                     |
| 08 8110h  | TPU0   | Timer Control Register                       | TCR       | 8       | 8      | 2 or 3 PCLKB        | 2 ICLK                     |
|           | 00     | or control regioter                          | TOIL      | U       | U      | 2 01 0 1 OLND       | Z IOLIN                    |



Table 4.1 List of I/O Registers (Address Order) (13 / 42)

|           | Module |                                 | Register | Number  | Access | Number of Access | Cycles                     |
|-----------|--------|---------------------------------|----------|---------|--------|------------------|----------------------------|
| ddress    | Symbol | Register Name                   | Symbol   | of Bits | Size   | ICLK ≥ PCLK      | ICLK <pclk< th=""></pclk<> |
| 008 8112h | TPU0   | Timer I/O Control Register H    | TIORH    | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 08 8113h  | TPU0   | Timer I/O Control Register L    | TIORL    | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 08 8114h  | TPU0   | Timer Interrupt Enable Register | TIER     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 08 8115h  | TPU0   | Timer Status Register           | TSR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 8116h | TPU0   | Timer Counter                   | TCNT     | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 8118h | TPU0   | Timer General Register A        | TGRA     | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 08 811Ah  | TPU0   | Timer General Register B        | TGRB     | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 811Ch | TPU0   | Timer General Register C        | TGRC     | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 811Eh | TPU0   | Timer General Register D        | TGRD     | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 8120h | TPU1   | Timer Control Register          | TCR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 08 8121h  | TPU1   | Timer Mode Register             | TMDR     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 8122h | TPU1   | Timer I/O Control Register      | TIOR     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 08 8124h  | TPU1   | Timer Interrupt Enable Register | TIER     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 08 8125h  | TPU1   | Timer Status Register           | TSR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 08 8126h  | TPU1   | Timer Counter                   | TCNT     | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 08 8128h  | TPU1   | Timer General Register A        | TGRA     | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 08 812Ah  | TPU1   | Timer General Register B        | TGRB     | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 8130h | TPU2   | Timer Control Register          | TCR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 08 8131h  | TPU2   | Timer Mode Register             | TMDR     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 8132h | TPU2   | Timer I/O Control Register      | TIOR     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 8134h | TPU2   | Timer Interrupt Enable Register | TIER     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 08 8135h  | TPU2   | Timer Status Register           | TSR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 08 8136h  | TPU2   | Timer Counter                   | TCNT     | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 8138h | TPU2   | Timer General Register A        | TGRA     | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 813Ah | TPU2   | Timer General Register B        | TGRB     | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 8140h | TPU3   | Timer Control Register          | TCR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 8141h | TPU3   | Timer Mode Register             | TMDR     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 8142h | TPU3   | Timer I/O Control Register H    | TIORH    | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 8143h | TPU3   |                                 | TIORL    | 8       | 8      |                  | 2 ICLK                     |
|           |        | Timer I/O Control Register L    |          |         |        | 2 or 3 PCLKB     |                            |
| 008 8144h | TPU3   | Timer Interrupt Enable Register | TIER     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 8145h | TPU3   | Timer Status Register           | TSR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 8146h | TPU3   | Timer Counter                   | TCNT     | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 08 8148h  | TPU3   | Timer General Register A        | TGRA     | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 814Ah | TPU3   | Timer General Register B        | TGRB     | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 814Ch | TPU3   | Timer General Register C        | TGRC     | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 814Eh | TPU3   | Timer General Register D        | TGRD     | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 08 8150h  | TPU4   | Timer Control Register          | TCR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 8151h | TPU4   | Timer Mode Register             | TMDR     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 8152h | TPU4   | Timer I/O Control Register      | TIOR     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 8154h | TPU4   | Timer Interrupt Enable Register | TIER     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 8155h | TPU4   | Timer Status Register           | TSR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 8156h | TPU4   | Timer Counter                   | TCNT     | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 08 8158h  | TPU4   | Timer General Register A        | TGRA     | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 08 815Ah  | TPU4   | Timer General Register B        | TGRB     | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 8160h | TPU5   | Timer Control Register          | TCR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 08 8161h  | TPU5   | Timer Mode Register             | TMDR     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 8162h | TPU5   | Timer I/O Control Register      | TIOR     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 08 8164h  | TPU5   | Timer Interrupt Enable Register | TIER     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 8165h | TPU5   | Timer Status Register           | TSR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 08 8166h  | TPU5   | Timer Counter                   | TCNT     | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 08 8168h  | TPU5   | Timer General Register A        | TGRA     | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 08 816Ah  | TPU5   | Timer General Register B        | TGRB     | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |

Table 4.1 List of I/O Registers (Address Order) (14 / 42)

| Address<br>1008 8200h<br>1008 8201h<br>1008 8202h<br>1008 8203h | Module<br>Symbol<br>TMR0 | Register Name                                                  | Register<br>Symbol | Number<br>of Bits | Access<br>Size  | ICLK ≥ PCLK                  | ICLK <pclk< th=""></pclk<> |
|-----------------------------------------------------------------|--------------------------|----------------------------------------------------------------|--------------------|-------------------|-----------------|------------------------------|----------------------------|
| 008 8201h<br>008 8202h                                          |                          | Timor Control Bogistor                                         |                    |                   |                 |                              | IOLIK VI OLIK              |
| 008 8202h                                                       |                          | Timer Control Register                                         | TCR                | 8                 | 8               | 2 or 3 PCLKB                 | 2 ICLK                     |
|                                                                 | TMR1                     | Timer Control Register                                         | TCR                | 8                 | 8               | 2 or 3 PCLKB                 | 2 ICLK                     |
| nno oanah                                                       | TMR0                     | Timer Control/Status Register                                  | TCSR               | 8                 | 8               | 2 or 3 PCLKB                 | 2 ICLK                     |
| 000 020311                                                      | TMR1                     | Timer Control/Status Register                                  | TCSR               | 8                 | 8               | 2 or 3 PCLKB                 | 2 ICLK                     |
| 008 8204h                                                       | TMR0                     | Time Constant Register A                                       | TCORA              | 8                 | 8               | 2 or 3 PCLKB                 | 2 ICLK                     |
| 008 8205h                                                       | TMR1                     | Time Constant Register A                                       | TCORA              | 8                 | 8* <sup>1</sup> | 2 or 3 PCLKB                 | 2 ICLK                     |
| 008 8206h                                                       | TMR0                     | Time Constant Register B                                       | TCORB              | 8                 | 8               | 2 or 3 PCLKB                 | 2 ICLK                     |
| 008 8207h                                                       | TMR1                     | Time Constant Register B                                       | TCORB              | 8                 | 8*1             | 2 or 3 PCLKB                 | 2 ICLK                     |
| 008 8208h                                                       | TMR0                     | Timer Counter                                                  | TCNT               | 8                 | 8               | 2 or 3 PCLKB                 | 2 ICLK                     |
| 008 8209h                                                       | TMR1                     | Timer Counter                                                  | TCNT               | 8                 | 8*1             | 2 or 3 PCLKB                 | 2 ICLK                     |
| 008 820Ah                                                       | TMR0                     | Timer Counter Control Register                                 | TCCR               | 8                 | 8               | 2 or 3 PCLKB                 | 2 ICLK                     |
| 008 820Bh                                                       | TMR1                     | Timer Counter Control Register                                 | TCCR               | 8                 | 8* <sup>1</sup> | 2 or 3 PCLKB                 | 2 ICLK                     |
| 008 820Ch                                                       | TMR0                     | Timer Count Start Register                                     | TCSTR              | 8                 | 8               | 2 or 3 PCLKB                 | 2 ICLK                     |
| 008 8210h                                                       | TMR2                     | Timer Control Register                                         | TCR                | 8                 | 8               | 2 or 3 PCLKB                 | 2 ICLK                     |
| 008 8211h                                                       | TMR3                     | Timer Control Register                                         | TCR                | 8                 | 8               | 2 or 3 PCLKB                 | 2 ICLK                     |
| 008 8212h                                                       | TMR2                     | Timer Control/Status Register                                  | TCSR               | 8                 | 8               | 2 or 3 PCLKB                 | 2 ICLK                     |
| 008 8213h                                                       | TMR3                     | Timer Control/Status Register                                  | TCSR               | 8                 | 8               | 2 or 3 PCLKB                 | 2 ICLK                     |
| 008 8214h                                                       | TMR2                     | Time Constant Register A                                       | TCORA              | 8                 | 8               | 2 or 3 PCLKB                 | 2 ICLK                     |
| 008 8215h                                                       | TMR3                     | Time Constant Register A                                       | TCORA              | 8                 | 8*1             | 2 or 3 PCLKB                 | 2 ICLK                     |
| 008 8216h                                                       | TMR2                     | Time Constant Register B                                       | TCORB              | 8                 | 8               | 2 or 3 PCLKB                 | 2 ICLK                     |
| 008 8217h                                                       | TMR3                     | Time Constant Register B                                       | TCORB              | 8                 | 8* <sup>1</sup> | 2 or 3 PCLKB                 | 2 ICLK                     |
| 008 8218h                                                       | TMR2                     | Timer Counter                                                  | TCNT               | 8                 | 8               | 2 or 3 PCLKB                 | 2 ICLK                     |
| 008 8219h                                                       | TMR3                     | Timer Counter                                                  | TCNT               | 8                 | 8*1             | 2 or 3 PCLKB                 | 2 ICLK                     |
| 008 821Ah                                                       | TMR2                     | Timer Counter Control Register                                 | TCCR               | 8                 | 8               | 2 or 3 PCLKB                 | 2 ICLK                     |
| 008 821Bh                                                       | TMR3                     | Timer Counter Control Register                                 | TCCR               | 8                 | 8*1             | 2 or 3 PCLKB                 | 2 ICLK                     |
| 008 821Ch                                                       | TMR2                     | Timer Count Start Register                                     | TCSTR              | 8                 | 8               | 2 or 3 PCLKB                 | 2 ICLK                     |
| 008 8280h                                                       | CRC                      | CRC Control Register                                           | CRCCR              | 8                 | 8               | 2 or 3 PCLKB                 | 2 ICLK                     |
| 008 8281h                                                       | CRC                      | CRC Data Input Register                                        | CRCDIR             | 8                 | 8               | 2 or 3 PCLKB                 | 2 ICLK                     |
| 008 8282h                                                       | CRC                      | CRC Data Output Register                                       | CRCDOR             | 16                | 16              | 2 or 3 PCLKB                 | 2 ICLK                     |
| 008 8300h                                                       | RIIC0                    | I <sup>2</sup> C Bus Control Register 1                        | ICCR1              | 8                 | 8               | 2 or 3 PCLKB                 | 2 ICLK                     |
| 008 8301h                                                       | RIIC0                    | I <sup>2</sup> C Bus Control Register 2                        | ICCR2              | 8                 | 8               | 2 or 3 PCLKB                 | 2 ICLK                     |
| 008 8302h                                                       | RIIC0                    | I <sup>2</sup> C Bus Mode Register 1                           | ICMR1              | 8                 | 8               | 2 or 3 PCLKB                 | 2 ICLK                     |
| 008 8303h                                                       | RIIC0                    | I <sup>2</sup> C Bus Mode Register 2                           | ICMR2              | 8                 | 8               | 2 or 3 PCLKB                 | 2 ICLK                     |
| 008 8304h                                                       | RIIC0                    | I <sup>2</sup> C Bus Mode Register 3                           | ICMR3              | 8                 | 8               | 2 or 3 PCLKB                 | 2 ICLK                     |
| 008 8305h                                                       | RIIC0                    | I <sup>2</sup> C Bus Function Enable Register                  | ICFER              | 8                 | 8               | 2 or 3 PCLKB                 | 2 ICLK                     |
| 008 8306h                                                       | RIIC0                    | I <sup>2</sup> C Bus Status Enable Register                    | ICSER              | 8                 | 8               | 2 or 3 PCLKB                 | 2 ICLK                     |
| 008 8307h                                                       | RIIC0                    | I <sup>2</sup> C Bus Interrupt Enable Register                 | ICIER              | 8                 | 8               | 2 or 3 PCLKB                 | 2 ICLK                     |
| 008 8308h                                                       | RIIC0                    | I <sup>2</sup> C Bus Status Register 1                         | ICSR1              | 8                 | 8               | 2 or 3 PCLKB                 | 2 ICLK                     |
| 008 8309h                                                       | RIIC0                    | I <sup>2</sup> C Bus Status Register 2                         | ICSR2              | 8                 | 8               | 2 or 3 PCLKB                 | 2 ICLK                     |
| 008 830Ah                                                       | RIIC0                    | Slave Address Register L0                                      | SARL0              | 8                 | 8               | 2 or 3 PCLKB                 | 2 ICLK                     |
| 008 830Bh                                                       | RIIC0                    | Slave Address Register U0                                      | SARU0              | 8                 | 8               | 2 or 3 PCLKB                 | 2 ICLK                     |
| 008 830Ch                                                       | RIIC0                    | Slave Address Register U1                                      | SARL1              | 8                 | 8               | 2 or 3 PCLKB                 | 2 ICLK                     |
| 008 830CH                                                       | RIIC0                    | Slave Address Register U1                                      | SARU1              | 8                 | 8               | 2 or 3 PCLKB                 | 2 ICLK                     |
| 008 830Eh                                                       | RIIC0                    | Slave Address Register U1                                      | SARL2              | 8                 | 8               | 2 or 3 PCLKB                 | 2 ICLK                     |
| 008 830Fh                                                       | RIIC0                    | Slave Address Register U2                                      | SARU2              | 8                 | 8               | 2 or 3 PCLKB                 | 2 ICLK                     |
|                                                                 |                          | •                                                              |                    |                   |                 |                              |                            |
| 008 8310h                                                       | RIIC0                    | I <sup>2</sup> C Bus Bit Rate Low-Level Register               | ICBRL              | 8                 | 8               | 2 or 3 PCLKB                 | 2 ICLK                     |
| 008 8311h                                                       | RIIC0                    | I <sup>2</sup> C Bus Bit Rate High-Level Register              | ICBRH              | 8                 | 8               | 2 or 3 PCLKB                 | 2 ICLK                     |
| 008 8312h                                                       | RIIC0                    | I <sup>2</sup> C Bus Transmit Data Register                    | ICDRT              | 8                 | 8               | 2 or 3 PCLKB                 | 2 ICLK                     |
| 008 8313h                                                       | RIIC0                    | I <sup>2</sup> C Bus Receive Data Register                     | ICDRR              | 8                 | 8               | 2 or 3 PCLKB                 | 2 ICLK                     |
| 008 8380h                                                       | RSPI0                    | RSPI Control Register                                          | SPCR               | 8                 | 8               | 2 or 3 PCLKB                 | 2 ICLK                     |
| 008 8381h                                                       | RSPI0<br>RSPI0           | RSPI Slave Select Polarity Register  RSPI Pin Control Register | SSLP<br>SPPCR      | 8                 | 8               | 2 or 3 PCLKB<br>2 or 3 PCLKB | 2 ICLK<br>2 ICLK           |

Table 4.1 List of I/O Registers (Address Order) (15 / 42)

|           | Module |                                                                    | Register | Number  | Access | Number of Access | Cycles                     |
|-----------|--------|--------------------------------------------------------------------|----------|---------|--------|------------------|----------------------------|
| ddress    | Symbol | Register Name                                                      | Symbol   | of Bits | Size   | ICLK ≥ PCLK      | ICLK <pclk< th=""></pclk<> |
| 008 8383h | RSPI0  | RSPI Status Register                                               | SPSR     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 08 8384h  | RSPI0  | RSPI Data Register                                                 | SPDR     | 32      | 16, 32 | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 8388h | RSPI0  | RSPI Sequence Control Register                                     | SPSCR    | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 8389h | RSPI0  | RSPI Sequence Status Register                                      | SPSSR    | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 838Ah | RSPI0  | RSPI Bit Rate Register                                             | SPBR     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 838Bh | RSPI0  | RSPI Data Control Register                                         | SPDCR    | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 838Ch | RSPI0  | RSPI Clock Delay Register                                          | SPCKD    | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 838Dh | RSPI0  | RSPI Slave Select Negation Delay Register                          | SSLND    | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 838Eh | RSPI0  | RSPI Next-Access Delay Register                                    | SPND     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 838Fh | RSPI0  | RSPI Control Register 2                                            | SPCR2    | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 8390h | RSPI0  | RSPI Command Register 0                                            | SPCMD0   | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 8392h | RSPI0  | RSPI Command Register 1                                            | SPCMD1   | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 8394h | RSPI0  | RSPI Command Register 2                                            | SPCMD2   | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 8396h | RSPI0  | RSPI Command Register 3                                            | SPCMD3   | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 8398h | RSPI0  | RSPI Command Register 4                                            | SPCMD4   | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 839Ah | RSPI0  | RSPI Command Register 5                                            | SPCMD5   | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 839Ch | RSPI0  | RSPI Command Register 6                                            | SPCMD6   | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 839Eh | RSPI0  | RSPI Command Register 7                                            | SPCMD7   | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 8410h | IrDA   | IrDA Control Register                                              | IRCR     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 8900h | POE    | Input Level Control/Status Register 1                              | ICSR1    | 16      | 8, 16  | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 8902h | POE    | Output Level Control/Status Register 1                             | OCSR1    | 16      | 8, 16  | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 8908h | POE    | Input Level Control/Status Register 2                              | ICSR2    | 16      | 8, 16  | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 890Ah | POE    | Software Port Output Enable Register                               | SPOER    | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 890Bh | POE    | Port Output Enable Control Register 1                              | POECR1   | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 890Ch | POE    | Port Output Enable Control Register 2                              | POECR2   | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 890Eh | POE    | Input Level Control/Status Register 3                              | ICSR3    | 16      | 8, 16  | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 9000h | S12AD  | A/D Control Register                                               | ADCSR    | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 9004h | S12AD  | A/D Channel Select Register A0                                     | ADANSA0  | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 9006h | S12AD  | A/D Channel Select Register A1                                     | ADANSA1  | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 9008h | S12AD  | A/D-Converted Value Addition/Average Function Select<br>Register 0 | ADADS0   | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 900Ah | S12AD  | A/D-Converted Value Addition/Average Function Select Register 1    | ADADS1   | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 900Ch | S12AD  | A/D-Converted Value Addition/Average Count Select Register         | ADADC    | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 900Eh | S12AD  | A/D Control Extended Register                                      | ADCER    | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 9010h | S12AD  | A/D Conversion Start Trigger Select Register                       | ADSTRGR  | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 9012h | S12AD  | A/D Conversion Extended Input Control Register                     | ADEXICR  | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 9014h | S12AD  | A/D Channel Select Register B0                                     | ADANSB0  | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 9016h | S12AD  | A/D Channel Select Register B1                                     | ADANSB1  | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 9018h | S12AD  | A/D Data Duplication Register                                      | ADDBLDR  | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 901Ah | S12AD  | A/D Temperature Sensor Data Register                               | ADTSDR   | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 901Ch | S12AD  | A/D Internal Reference Voltage Data Register                       | ADOCDR   | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 901Eh | S12AD  | A/D Self-Diagnosis Data Register                                   | ADRD     | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 9020h | S12AD  | A/D Data Register 0                                                | ADDR0    | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 9022h | S12AD  | A/D Data Register 1                                                | ADDR1    | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 9024h | S12AD  | A/D Data Register 2                                                | ADDR2    | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 9026h | S12AD  | A/D Data Register 3                                                | ADDR3    | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 9028h | S12AD  | A/D Data Register 4                                                | ADDR4    | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 902Ah | S12AD  | A/D Data Register 5                                                | ADDR5    | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 902Ch | S12AD  | A/D Data Register 6                                                | ADDR6    | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 902Eh | S12AD  | A/D Data Register 7                                                | ADDR7    | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 9040h | S12AD  | A/D Data Register 16                                               | ADDR16   | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |

Table 4.1 List of I/O Registers (Address Order) (16 / 42)

|                         | Module         |                                                                                                                             | Register           | Number  | Access | Number of Access | Cycles                     |
|-------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------|--------------------|---------|--------|------------------|----------------------------|
| Address                 | Symbol         | Register Name                                                                                                               | Symbol             | of Bits | Size   | ICLK ≥ PCLK      | ICLK <pclk< th=""></pclk<> |
| 0008 9042h              | S12AD          | A/D Data Register 17                                                                                                        | ADDR17             | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 9044h               | S12AD          | A/D Data Register 18                                                                                                        | ADDR18             | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 9046h               | S12AD          | A/D Data Register 19                                                                                                        | ADDR19             | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 9048h               | S12AD          | A/D Data Register 20                                                                                                        | ADDR20             | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 0008 904Ah              | S12AD          | A/D Data Register 21                                                                                                        | ADDR21             | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 0008 904Ch              | S12AD          | A/D Data Register 22                                                                                                        | ADDR22             | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 0008 904Eh              | S12AD          | A/D Data Register 23                                                                                                        | ADDR23             | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 9050h               | S12AD          | A/D Data Register 24                                                                                                        | ADDR24             | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 9052h               | S12AD          | A/D Data Register 25                                                                                                        | ADDR25             | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 9055h               | S12AD          | A/D Data Register 26                                                                                                        | ADDR26             | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 9056h               | S12AD          | A/D Data Register 27                                                                                                        | ADDR27             | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 9058h               | S12AD          | A/D Data Register 28                                                                                                        | ADDR28             | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 905Ah               | S12AD          | A/D Data Register 29                                                                                                        | ADDR29             | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 905Ch               | S12AD          | A/D Data Register 30                                                                                                        | ADDR30             | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 905Eh               | S12AD          | A/D Data Register 31                                                                                                        | ADDR31             | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 907Ah               | S12AD          | A/D Disconnection Detection Control Register                                                                                | ADDISCR            | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 907Dh               | S12AD          | A/D Event Link Control Register                                                                                             | ADELCCR            | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 9080h               | S12AD          | A/D Group Scan Priority Control Register                                                                                    | ADGSPCR            | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 908Ah               | S12AD          | A/D High-Side/Low-Side Reference Voltage Control Register                                                                   | ADHVREFCNT         | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 908Ch               | S12AD          | A/D Compare Function Window A/B Status Monitor Register                                                                     | ADWINMON           | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 9090h               | S12AD          | A/D Compare Function Control Register                                                                                       | ADCMPCR            | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 9092h               | S12AD          | A/D Compare Function Window A Extended Input Select Register                                                                | ADCMPANSER         | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 9093h               | S12AD          | A/D Compare Function Window A Extended Input<br>Comparison Condition Setting Register                                       | ADCMPLER           | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 9094h               | S12AD          | A/D Compare Function Window A Channel Select Register 0                                                                     | ADCMPANSR0         | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 9096h               | S12AD          | A/D Compare Function Window A Channel Select Register 1                                                                     | ADCMPANSR1         | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 9098h               | S12AD          | A/D Compare Function Window A Comparison Condition<br>Setting Register 0                                                    | ADCMPLR0           | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 909Ah               | S12AD          | A/D Compare Function Window A Comparison Condition<br>Setting Register 1                                                    | ADCMPLR1           | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 909Ch               | S12AD          | A/D Compare Function Window A Lower-Side Level Setting Register                                                             | ADCMPDR0           | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 909Eh               | S12AD          | A/D Compare Function Window A Upper-Side Level Setting Register                                                             |                    | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 0008 90A0h              | S12AD          | A/D Compare Function Window A Channel Status Register  0  A/D Compare Function Window A Channel Status Register             | ADCMPSR0  ADCMPSR1 | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 90A2h<br>008 90A4h  | S12AD<br>S12AD | A/D Compare Function Window A Extended Input Channel  A/D Compare Function Window A Extended Input Channel                  | ADCMPSER           | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 90A4h<br>008 90A6h  | S12AD<br>S12AD | A/D Compare Function Window A Extended Input Channel Status Register  A/D Compare Function Window B Channel Select Register | ADCMPBNSR          | 16<br>8 | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 90A8h               | S12AD<br>S12AD | A/D Compare Function Window B Charmer Select Register  A/D Compare Function Window B Lower-Side Level Setting               | ADWINLLB           | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 90AAh               | S12AD<br>S12AD | Register  A/D Compare Function Window B Lower-Side Level Setting Register                                                   | ADWINULB           | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 90ACh               | S12AD          | Register  A/D Compare Function Window B Channel Status Register                                                             | ADCMPBSR           | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 90B0h               | S12AD          | A/D Data Storage Buffer Register 0                                                                                          | ADBUF0             | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 90B2h               | S12AD          | A/D Data Storage Buffer Register 1                                                                                          | ADBUF1             | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 90B2H               | S12AD          | A/D Data Storage Buffer Register 2                                                                                          | ADBUF2             | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 90B411<br>008 90B6h | S12AD<br>S12AD | A/D Data Storage Buffer Register 2  A/D Data Storage Buffer Register 3                                                      | ADBUF3             | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 90B8h               | S12AD<br>S12AD |                                                                                                                             | ADBUF3             | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
|                         |                | A/D Data Storage Buffer Register 4                                                                                          |                    |         |        |                  |                            |
| 0008 90BAh              | S12AD          | A/D Data Storage Buffer Register 5                                                                                          | ADBUF5             | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 90BCh               | S12AD          | A/D Data Storage Buffer Register 6                                                                                          | ADBUF6             | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |



Table 4.1 List of I/O Registers (Address Order) (17 / 42)

|                      | Module |                                          | Register | Number  | Access | Number of Access | Cycles                     |
|----------------------|--------|------------------------------------------|----------|---------|--------|------------------|----------------------------|
| Address              | Symbol | Register Name                            | Symbol   | of Bits | Size   | ICLK ≥ PCLK      | ICLK <pclk< th=""></pclk<> |
| 008 90C0h            | S12AD  | A/D Data Storage Buffer Register 8       | ADBUF8   | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 90C2h            | S12AD  | A/D Data Storage Buffer Register 9       | ADBUF9   | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 90C4h            | S12AD  | A/D Data Storage Buffer Register 10      | ADBUF10  | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 90C6h            | S12AD  | A/D Data Storage Buffer Register 11      | ADBUF11  | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 90C8h            | S12AD  | A/D Data Storage Buffer Register 12      | ADBUF12  | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 90CAh            | S12AD  | A/D Data Storage Buffer Register 13      | ADBUF13  | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 90CCh            | S12AD  | A/D Data Storage Buffer Register 14      | ADBUF14  | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 90CEh            | S12AD  | A/D Data Storage Buffer Register 15      | ADBUF15  | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 90D0h            | S12AD  | A/D Data Storage Buffer Enable Register  | ADBUFEN  | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 90D2h            | S12AD  | A/D Data Storage Buffer Pointer Register | ADBUFPTR | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 90DDh            | S12AD  | A/D Sampling State Register L            | ADSSTRL  | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 90DEh            | S12AD  | A/D Sampling State Register T            | ADSSTRT  | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 90DFh            | S12AD  | A/D Sampling State Register O            | ADSSTRO  | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 90E0h            | S12AD  | A/D Sampling State Register 0            | ADSSTR0  | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 90E1h            | S12AD  | A/D Sampling State Register 1            | ADSSTR1  | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 90E2h            | S12AD  | A/D Sampling State Register 2            | ADSSTR2  | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 90E3h            | S12AD  | A/D Sampling State Register 3            | ADSSTR3  | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 90E4h            | S12AD  | A/D Sampling State Register 4            | ADSSTR4  | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 90E5h            | S12AD  | A/D Sampling State Register 5            | ADSSTR5  | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 90E6h            | S12AD  | A/D Sampling State Register 6            | ADSSTR6  | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 90E7h            | S12AD  | A/D Sampling State Register 7            | ADSSTR7  | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A000h            | SCI0   | Serial Mode Register                     | SMR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A001h            | SCI0   | Bit Rate Register                        | BRR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A002h            | SCI0   | Serial Control Register                  | SCR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A003h            | SCI0   | Transmit Data Register                   | TDR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A004h            | SCI0   | Serial Status Register                   | SSR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A005h            | SCI0   | Receive Data Register                    | RDR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A006h            | SCI0   | Smart Card Mode Register                 | SCMR     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A007h            | SCI0   | Serial Extended Mode Register            | SEMR     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A008h            | SCI0   | Noise Filter Setting Register            | SNFR     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A009h            | SCI0   | I <sup>2</sup> C Mode Register 1         | SIMR1    | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A00Ah            | SCI0   | I <sup>2</sup> C Mode Register 2         | SIMR2    | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A00Bh            | SCI0   | I <sup>2</sup> C Mode Register 3         | SIMR3    | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A00Ch            | SCI0   | I <sup>2</sup> C Status Register         | SISR     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A00Dh            | SCI0   | SPI Mode Register                        | SPMR     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A00Eh            | SCI0   | Transmit Data Register HL                | TDRHL    | 16      | 16     | 4 or 5 PCLKB     | 2 ICLK                     |
| 008 A00Eh            | SCI0   | Transmit Data Register H                 | TDRH     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A00Fh            | SCI0   | Transmit Data Register L                 | TDRL     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A010h            | SCI0   | Receive Data Register HL                 | RDRHL    | 16      | 16     | 4 or 5 PCLKB     | 2 ICLK                     |
| 008 A010h            | SCI0   | Receive Data Register H                  | RDRH     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A011h            | SCI0   | Receive Data Register L                  | RDRL     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A012h            | SCI0   | Modulation Duty Register                 | MDDR     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A020h            | SCI1   | Serial Mode Register                     | SMR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A02011           | SCI1   | Bit Rate Register                        | BRR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 08 A022h             | SCI1   | Serial Control Register                  | SCR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 08 A023h             | SCI1   | Transmit Data Register                   | TDR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 108 A02311           | SCI1   | Serial Status Register                   | SSR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
|                      |        | <u> </u>                                 |          |         |        |                  |                            |
| 008 A025h            | SCI1   | Receive Data Register                    | RDR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A026h            | SCI1   | Smart Card Mode Register                 | SCMR     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 08 A027h<br>08 A028h | SCI1   | Serial Extended Mode Register            | SEMR     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK<br>2 ICLK           |
|                      | SCI1   | Noise Filter Setting Register            | SNFR     | 8       |        | 2 or 3 PCLKB     |                            |

Table 4.1 List of I/O Registers (Address Order) (18 / 42)

|           | Module |                                  | Register | Number  | Access | Number of Access | Cycles                     |
|-----------|--------|----------------------------------|----------|---------|--------|------------------|----------------------------|
| Address   | Symbol | Register Name                    | Symbol   | of Bits | Size   | ICLK ≥ PCLK      | ICLK <pclk< th=""></pclk<> |
| 008 A02Ah | SCI1   | I <sup>2</sup> C Mode Register 2 | SIMR2    | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A02Bh | SCI1   | I <sup>2</sup> C Mode Register 3 | SIMR3    | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A02Ch | SCI1   | I <sup>2</sup> C Status Register | SISR     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A02Dh | SCI1   | SPI Mode Register                | SPMR     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A02Eh | SCI1   | Transmit Data Register HL        | TDRHL    | 16      | 16     | 4 or 5 PCLKB     | 2 ICLK                     |
| 008 A02Eh | SCI1   | Transmit Data Register H         | TDRH     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A02Fh | SCI1   | Transmit Data Register L         | TDRL     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A030h | SCI1   | Receive Data Register HL         | RDRHL    | 16      | 16     | 4 or 5 PCLKB     | 2 ICLK                     |
| 008 A030h | SCI1   | Receive Data Register H          | RDRH     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A031h | SCI1   | Receive Data Register L          | RDRL     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A032h | SCI1   | Modulation Duty Register         | MDDR     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A0A0h | SCI5   | Serial Mode Register             | SMR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A0A1h | SCI5   | Bit Rate Register                | BRR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A0A2h | SCI5   | Serial Control Register          | SCR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A0A3h | SCI5   | Transmit Data Register           | TDR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A0A4h | SCI5   | Serial Status Register           | SSR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A0A5h | SCI5   | Receive Data Register            | RDR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A0A6h | SCI5   | Smart Card Mode Register         | SCMR     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A0A7h | SCI5   | Serial Extended Mode Register    | SEMR     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A0A8h | SCI5   | Noise Filter Setting Register    | SNFR     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A0A9h | SCI5   | I <sup>2</sup> C Mode Register 1 | SIMR1    | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A0AAh | SCI5   | I <sup>2</sup> C Mode Register 2 | SIMR2    | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A0ABh | SCI5   | I <sup>2</sup> C Mode Register 3 | SIMR3    | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
|           | SCI5   |                                  | SISR     | 8       | 8      |                  | 2 ICLK                     |
| 008 A0ACh |        | I <sup>2</sup> C Status Register |          |         |        | 2 or 3 PCLKB     |                            |
| 008 A0ADh | SCI5   | SPI Mode Register                | SPMR     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A0AEh | SCI5   | Transmit Data Register HL        | TDRHL    | 16      | 16     | 4 or 5 PCLKB     | 2 ICLK                     |
| 008 A0AEh | SCI5   | Transmit Data Register H         | TDRH     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A0AFh | SCI5   | Transmit Data Register L         | TDRL     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A0B0h | SCI5   | Receive Data Register HL         | RDRHL    | 16      | 16     | 4 or 5 PCLKB     | 2 ICLK                     |
| 008 A0B0h | SCI5   | Receive Data Register H          | RDRH     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A0B1h | SCI5   | Receive Data Register L          | RDRL     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A0B2h | SCI5   | Modulation Duty Register         | MDDR     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A0C0h | SCI6   | Serial Mode Register             | SMR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A0C1h | SCI6   | Bit Rate Register                | BRR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A0C2h | SCI6   | Serial Control Register          | SCR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A0C3h | SCI6   | Transmit Data Register           | TDR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A0C4h | SCI6   | Serial Status Register           | SSR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A0C5h | SCI6   | Receive Data Register            | RDR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A0C6h | SCI6   | Smart Card Mode Register         | SCMR     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A0C7h | SCI6   | Serial Extended Mode Register    | SEMR     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A0C8h | SCI6   | Noise Filter Setting Register    | SNFR     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A0C9h | SCI6   | I <sup>2</sup> C Mode Register 1 | SIMR1    | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A0CAh | SCI6   | I <sup>2</sup> C Mode Register 2 | SIMR2    | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A0CBh | SCI6   | I <sup>2</sup> C Mode Register 3 | SIMR3    | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A0CCh | SCI6   | I <sup>2</sup> C Status Register | SISR     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A0CDh | SCI6   | SPI Mode Register                | SPMR     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A0CEh | SCI6   | Transmit Data Register HL        | TDRHL    | 16      | 16     | 4 or 5 PCLKB     | 2 ICLK                     |
| 008 A0CEh | SCI6   | Transmit Data Register H         | TDRH     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A0CFh | SCI6   | Transmit Data Register L         | TDRL     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A0D0h | SCI6   | Receive Data Register HL         | RDRHL    | 16      | 16     | 4 or 5 PCLKB     | 2 ICLK                     |
|           |        |                                  |          |         |        |                  |                            |
| 008 A0D0h | SCI6   | Receive Data Register H          | RDRH     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |

Table 4.1 List of I/O Registers (Address Order) (19 / 42)

|            | Module |                                  | Register | Number  | Access | Number of Access | Cycles                     |
|------------|--------|----------------------------------|----------|---------|--------|------------------|----------------------------|
| Address    | Symbol | Register Name                    | Symbol   | of Bits | Size   | ICLK ≥ PCLK      | ICLK <pclk< th=""></pclk<> |
| 0008 A0D2h | SCI6   | Modulation Duty Register         | MDDR     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0008 A100h | SCI8   | Serial Mode Register             | SMR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0008 A101h | SCI8   | Bit Rate Register                | BRR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0008 A102h | SCI8   | Serial Control Register          | SCR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0008 A103h | SCI8   | Transmit Data Register           | TDR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0008 A104h | SCI8   | Serial Status Register           | SSR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0008 A105h | SCI8   | Receive Data Register            | RDR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0008 A106h | SCI8   | Smart Card Mode Register         | SCMR     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0008 A107h | SCI8   | Serial Extended Mode Register    | SEMR     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0008 A108h | SCI8   | Noise Filter Setting Register    | SNFR     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0008 A109h | SCI8   | I <sup>2</sup> C Mode Register 1 | SIMR1    | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0008 A10Ah | SCI8   | I <sup>2</sup> C Mode Register 2 | SIMR2    | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0008 A10Bh | SCI8   | I <sup>2</sup> C Mode Register 3 | SIMR3    | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0008 A10Ch | SCI8   | I <sup>2</sup> C Status Register | SISR     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0008 A10Dh | SCI8   | SPI Mode Register                | SPMR     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0008 A10Eh | SCI8   | Transmit Data Register HL        | TDRHL    | 16      | 16     | 4 or 5 PCLKB     | 2 ICLK                     |
| 0008 A10Eh | SCI8   | Transmit Data Register H         | TDRH     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0008 A10Fh | SCI8   | Transmit Data Register L         | TDRL     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0008 A110h | SCI8   | Receive Data Register HL         | RDRHL    | 16      | 16     | 4 or 5 PCLKB     | 2 ICLK                     |
| 0008 A110h | SCI8   | Receive Data Register H          | RDRH     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0008 A111h | SCI8   | Receive Data Register L          | RDRL     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0008 A112h | SCI8   | Modulation Duty Register         | MDDR     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0008 A120h | SCI9   | Serial Mode Register             | SMR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0008 A121h | SCI9   | Bit Rate Register                | BRR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0008 A122h | SCI9   | Serial Control Register          | SCR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0008 A123h | SCI9   | Transmit Data Register           | TDR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0008 A124h | SCI9   | Serial Status Register           | SSR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0008 A125h | SCI9   | Receive Data Register            | RDR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0008 A126h | SCI9   | Smart Card Mode Register         | SCMR     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0008 A127h | SCI9   | Serial Extended Mode Register    | SEMR     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0008 A128h | SCI9   | Noise Filter Setting Register    | SNFR     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0008 A129h | SCI9   | I <sup>2</sup> C Mode Register 1 | SIMR1    | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0008 A12Ah | SCI9   | I <sup>2</sup> C Mode Register 2 | SIMR2    | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0008 A12Bh | SCI9   | I <sup>2</sup> C Mode Register 3 | SIMR3    | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0008 A12Ch | SCI9   | I <sup>2</sup> C Status Register | SISR     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0008 A12Dh | SCI9   | SPI Mode Register                | SPMR     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0008 A12Eh | SCI9   | Transmit Data Register HL        | TDRHL    | 16      | 16     | 4 or 5 PCLKB     | 2 ICLK                     |
| 0008 A12Eh | SCI9   | Transmit Data Register H         | TDRH     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0008 A12Fh | SCI9   | Transmit Data Register L         | TDRL     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0008 A130h | SCI9   | Receive Data Register HL         | RDRHL    | 16      | 16     | 4 or 5 PCLKB     | 2 ICLK                     |
| 0008 A130h | SCI9   | Receive Data Register H          | RDRH     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0008 A131h | SCI9   | Receive Data Register L          | RDRL     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0008 A132h | SCI9   | Modulation Duty Register         | MDDR     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0008 A500h | SSI0   | Control Register                 | SSICR    | 32      | 32     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A504h  | SSI0   | Status Register                  | SSISR    | 32      | 32     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 A510h  | SSI0   | FIFO Control Register            | SSIFCR   | 32      | 32     | 2 or 3 PCLKB     | 2 ICLK                     |
|            | SSI0   | ·                                | SSIFCR   | 32      | 32     |                  | 2 ICLK                     |
| 0008 A514h |        | FIFO Status Register             |          |         |        | 2 or 3 PCLKB     |                            |
| 0008 A518h | SSI0   | Transmit FIFO Data Register      | SSIFTDR  | 32      | 32     | 2 or 3 PCLKB     | 2 ICLK                     |
| 0008 A51Ch | SSI0   | Receive FIFO Data Register       | SSIFRDR  | 32      | 32     | 2 or 3 PCLKB     | 2 ICLK                     |

Table 4.1 List of I/O Registers (Address Order) (20 / 42)

|            | Module |                              | Register | Number  | Access | Number of Access                                                                  | Cycles                                                          |
|------------|--------|------------------------------|----------|---------|--------|-----------------------------------------------------------------------------------|-----------------------------------------------------------------|
| Address    | Symbol | Register Name                | Symbol   | of Bits | Size   | ICLK ≥ PCLK                                                                       | ICLK <pclk< th=""></pclk<>                                      |
| 0008 AC00h | SDHI   | Command Register             | SDCMD    | 32      | 32     | 3 or 4 PCLKB<br>cycles when<br>reading,<br>2 or 3 PCLKB<br>cycles when<br>writing | 3 ICLK cycles when<br>reading,<br>2 ICLK cycles when<br>writing |
| 0008 AC08h | SDHI   | Argument Register            | SDARG    | 32      | 32     | 3 or 4 PCLKB<br>cycles when<br>reading,<br>2 or 3 PCLKB<br>cycles when<br>writing | 3 ICLK cycles when<br>reading,<br>2 ICLK cycles when<br>writing |
| 0008 AC10h | SDHI   | Data Stop Register           | SDSTOP   | 32      | 32     | 3 or 4 PCLKB<br>cycles when<br>reading,<br>2 or 3 PCLKB<br>cycles when<br>writing | 3 ICLK cycles when<br>reading,<br>2 ICLK cycles when<br>writing |
| 0008 AC14h | SDHI   | Block Count Register         | SDBLKCNT | 32      | 32     | 3 or 4 PCLKB<br>cycles when<br>reading,<br>2 or 3 PCLKB<br>cycles when<br>writing | 3 ICLK cycles when<br>reading,<br>2 ICLK cycles when<br>writing |
| 0008 AC18h | SDHI   | Response Register 10         | SDRSP10  | 32      | 32     | 3 or 4 PCLKB<br>cycles when<br>reading,<br>2 or 3 PCLKB<br>cycles when<br>writing | 3 ICLK cycles when<br>reading,<br>2 ICLK cycles when<br>writing |
| 0008 AC20h | SDHI   | Response Register 32         | SDRSP32  | 32      | 32     | 3 or 4 PCLKB<br>cycles when<br>reading,<br>2 or 3 PCLKB<br>cycles when<br>writing | 3 ICLK cycles when<br>reading,<br>2 ICLK cycles when<br>writing |
| 0008 AC28h | SDHI   | Response Register 54         | SDRSP54  | 32      | 32     | 3 or 4 PCLKB<br>cycles when<br>reading,<br>2 or 3 PCLKB<br>cycles when<br>writing | 3 ICLK cycles when<br>reading,<br>2 ICLK cycles when<br>writing |
| 0008 AC30h | SDHI   | Response Register 76         | SDRSP76  | 32      | 32     | 3 or 4 PCLKB<br>cycles when<br>reading,<br>2 or 3 PCLKB<br>cycles when<br>writing | 3 ICLK cycles when<br>reading,<br>2 ICLK cycles when<br>writing |
| 0008 AC38h | SDHI   | SD Status Register 1         | SDSTS1   | 32      | 32     | 3 or 4 PCLKB<br>cycles when<br>reading,<br>2 or 3 PCLKB<br>cycles when<br>writing | 3 ICLK cycles when<br>reading,<br>2 ICLK cycles when<br>writing |
| 0008 AC3Ch | SDHI   | SD Status Register 2         | SDSTS2   | 32      | 32     | 3 or 4 PCLKB<br>cycles when<br>reading,<br>2 or 3 PCLKB<br>cycles when<br>writing | 3 ICLK cycles when<br>reading,<br>2 ICLK cycles when<br>writing |
| 0008 AC40h | SDHI   | SD Interrupt Mask Register 1 | SDIMSK1  | 32      | 32     | 3 or 4 PCLKB<br>cycles when<br>reading,<br>2 or 3 PCLKB<br>cycles when<br>writing | 3 ICLK cycles when<br>reading,<br>2 ICLK cycles when<br>writing |
| 0008 AC44h | SDHI   | SD Interrupt Mask Register 2 | SDIMSK2  | 32      | 32     | 3 or 4 PCLKB<br>cycles when<br>reading,<br>2 or 3 PCLKB<br>cycles when<br>writing | 3 ICLK cycles when<br>reading,<br>2 ICLK cycles when<br>writing |
| 0008 AC48h | SDHI   | SDHI Clock Control Register  | SDCLKCR  | 32      | 32     | 3 or 4 PCLKB<br>cycles when<br>reading,<br>2 or 3 PCLKB<br>cycles when<br>writing | 3 ICLK cycles when<br>reading,<br>2 ICLK cycles when<br>writing |

Table 4.1 List of I/O Registers (Address Order) (21 / 42)

|            | Module |                                        | Register | Number  | Access | Number of Access                                                                  | Lycies                                                          |
|------------|--------|----------------------------------------|----------|---------|--------|-----------------------------------------------------------------------------------|-----------------------------------------------------------------|
| Address    | Symbol | Register Name                          | Symbol   | of Bits | Size   | ICLK ≥ PCLK                                                                       | ICLK <pclk< th=""></pclk<>                                      |
| 0008 AC4Ch | SDHI   | Transfer Data Size Register            | SDSIZE   | 32      | 32     | 3 or 4 PCLKB<br>cycles when<br>reading,<br>2 or 3 PCLKB<br>cycles when<br>writing | 3 ICLK cycles when<br>reading,<br>2 ICLK cycles when<br>writing |
| 0008 AC50h | SDHI   | Card Access Option Register            | SDOPT    | 32      | 32     | 3 or 4 PCLKB<br>cycles when<br>reading,<br>2 or 3 PCLKB<br>cycles when<br>writing | 3 ICLK cycles when<br>reading,<br>2 ICLK cycles when<br>writing |
| 0008 AC58h | SDHI   | SD Error Status Register 1             | SDERSTS1 | 32      | 32     | 3 or 4 PCLKB<br>cycles when<br>reading,<br>2 or 3 PCLKB<br>cycles when<br>writing | 3 ICLK cycles when<br>reading,<br>2 ICLK cycles when<br>writing |
| 0008 AC5Ch | SDHI   | SD Error Status Register 2             | SDERSTS2 | 32      | 32     | 3 or 4 PCLKB<br>cycles when<br>reading,<br>2 or 3 PCLKB<br>cycles when<br>writing | 3 ICLK cycles when<br>reading,<br>2 ICLK cycles when<br>writing |
| 0008 AC60h | SDHI   | SD Buffer Register                     | SDBUFR   | 32      | 32     | 3 or 4 PCLKB<br>cycles when<br>reading,<br>2 or 3 PCLKB<br>cycles when<br>writing | 3 ICLK cycles when<br>reading,<br>2 ICLK cycles when<br>writing |
| 0008 AC68h | SDHI   | SDIO Mode Control Register             | SDIOMD   | 32      | 32     | 3 or 4 PCLKB<br>cycles when<br>reading,<br>2 or 3 PCLKB<br>cycles when<br>writing | 3 ICLK cycles when<br>reading,<br>2 ICLK cycles when<br>writing |
| 0008 AC6Ch | SDHI   | SDIO Status Register                   | SDIOSTS  | 32      | 32     | 3 or 4 PCLKB<br>cycles when<br>reading,<br>2 or 3 PCLKB<br>cycles when<br>writing | 3 ICLK cycles when<br>reading,<br>2 ICLK cycles when<br>writing |
| 0008 AC70h | SDHI   | SDIO Interrupt Mask Register           | SDIOIMSK | 32      | 32     | 3 or 4 PCLKB<br>cycles when<br>reading,<br>2 or 3 PCLKB<br>cycles when<br>writing | 3 ICLK cycles when<br>reading,<br>2 ICLK cycles when<br>writing |
| 0008 ADB0h | SDHI   | DMA Transfer Enable Register           | SDDMAEN  | 32      | 32     | 3 or 4 PCLKB<br>cycles when<br>reading,<br>2 or 3 PCLKB<br>cycles when<br>writing | 3 ICLK cycles when<br>reading,<br>2 ICLK cycles when<br>writing |
| 0008 ADC0h | SDHI   | SDHI Software Reset Register           | SDRST    | 32      | 32     | 3 or 4 PCLKB<br>cycles when<br>reading,<br>2 or 3 PCLKB<br>cycles when<br>writing | 3 ICLK cycles when<br>reading,<br>2 ICLK cycles when<br>writing |
| 0008 ADE0h | SDHI   | Swap Control Register                  | SDSWAP   | 32      | 32     | 3 or 4 PCLKB<br>cycles when<br>reading,<br>2 or 3 PCLKB<br>cycles when<br>writing | 3 ICLK cycles when<br>reading,<br>2 ICLK cycles when<br>writing |
| 0008 B000h | CAC    | CAC Control Register 0                 | CACR0    | 8       | 8      | 2 or 3 PCLKB                                                                      | 2 ICLK                                                          |
| 0008 B001h | CAC    | CAC Control Register 1                 | CACR1    | 8       | 8      | 2 or 3 PCLKB                                                                      | 2 ICLK                                                          |
| 0008 B002h | CAC    | CAC Control Register 2                 | CACR2    | 8       | 8      | 2 or 3 PCLKB                                                                      | 2 ICLK                                                          |
| 0008 B003h | CAC    | CAC Interrupt Request Enable Register  | CAICR    | 8       | 8      | 2 or 3 PCLKB                                                                      | 2 ICLK                                                          |
| 0008 B004h | CAC    | CAC Status Register                    | CASTR    | 8       | 8      | 2 or 3 PCLKB                                                                      | 2 ICLK                                                          |
| 0008 B006h | CAC    | CAC Upper-Limit Value Setting Register | CAULVR   | 16      | 16     | 2 or 3 PCLKB                                                                      | 2 ICLK                                                          |
| 0008 B008h | CAC    | CAC Lower-Limit Value Setting Register | CALLVR   | 16      | 16     | 2 or 3 PCLKB                                                                      | 2 ICLK                                                          |
| 0008 B00Ah | CAC    | CAC Counter Buffer Register            | CACNTBR  | 16      | 16     | 2 or 3 PCLKB                                                                      | 2 ICLK                                                          |
| 0008 B080h | DOC    | DOC Control Register                   | DOCR     | 8       | 8      | 2 or 3 PCLKB                                                                      | 2 ICLK                                                          |
| 0008 B082h | DOC    | DOC Data Input Register                | DODIR    | 16      | 16     | 2 or 3 PCLKB                                                                      | 2 ICLK                                                          |

Table 4.1 List of I/O Registers (Address Order) (22 / 42)

|           | Module |                                               | Register | Number  | Access | Number of Access | Cycles                     |
|-----------|--------|-----------------------------------------------|----------|---------|--------|------------------|----------------------------|
| Address   | Symbol | Register Name                                 | Symbol   | of Bits | Size   | ICLK ≥ PCLK      | ICLK <pclk< th=""></pclk<> |
| 008 B084h | DOC    | DOC Data Setting Register                     | DODSR    | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 B100h | ELC    | Event Link Control Register                   | ELCR     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 B102h | ELC    | Event Link Setting Register 1                 | ELSR1    | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 B103h | ELC    | Event Link Setting Register 2                 | ELSR2    | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 B104h | ELC    | Event Link Setting Register 3                 | ELSR3    | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 B105h | ELC    | Event Link Setting Register 4                 | ELSR4    | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 B108h | ELC    | Event Link Setting Register 7                 | ELSR7    | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 B109h | ELC    | Event Link Setting Register 8                 | ELSR8    | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 B10Bh | ELC    | Event Link Setting Register 10                | ELSR10   | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 B10Dh | ELC    | Event Link Setting Register 12                | ELSR12   | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 B10Fh | ELC    | Event Link Setting Register 14                | ELSR14   | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 B110h | ELC    | Event Link Setting Register 15                | ELSR15   | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 B111h | ELC    | Event Link Setting Register 16                | ELSR16   | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 B113h | ELC    | Event Link Setting Register 18                | ELSR18   | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 B114h | ELC    | Event Link Setting Register 19                | ELSR19   | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 B115h | ELC    | Event Link Setting Register 20                | ELSR20   | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 B116h | ELC    | Event Link Setting Register 21                | ELSR21   | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 B117h | ELC    | Event Link Setting Register 22                | ELSR22   | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 B118h | ELC    | Event Link Setting Register 23                | ELSR23   | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 B119h | ELC    | Event Link Setting Register 24                | ELSR24   | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 B11Ah | ELC    | Event Link Setting Register 25                | ELSR25   | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 B11Bh | ELC    | Event Link Setting Register 26                | ELSR26   | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 B11Ch | ELC    | Event Link Setting Register 27                | ELSR27   | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 B11Dh | ELC    | Event Link Setting Register 28                | ELSR28   | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 B11Eh | ELC    | Event Link Setting Register 29                | ELSR29   | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 B11Fh | ELC    | • •                                           | ELOPA    | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
|           | ELC    | Event Link Option Setting Register A          | ELOPA    |         |        |                  |                            |
| 008 B120h |        | Event Link Option Setting Register B          |          | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 B121h | ELC    | Event Link Option Setting Register C          | ELOPC    | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 B122h | ELC    | Event Link Option Setting Register D          | ELOPD    | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 B123h | ELC    | Port Group Setting Register 1                 | PGR1     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 B124h | ELC    | Port Group Setting Register 2                 | PGR2     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 B125h | ELC    | Port Group Control Register 1                 | PGC1     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 B126h | ELC    | Port Group Control Register 2                 | PGC2     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 B127h | ELC    | Port Buffer Register 1                        | PDBF1    | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 B128h | ELC    | Port Buffer Register 2                        | PDBF2    | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 B129h | ELC    | Event Link Port Setting Register 0            | PEL0     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 B12Ah | ELC    | Event Link Port Setting Register 1            | PEL1     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 B12Bh | ELC    | Event Link Port Setting Register 2            | PEL2     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 B12Ch | ELC    | Event Link Port Setting Register 3            | PEL3     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 B12Dh | ELC    | Event Link Software Event Generation Register | ELSEGR   | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 B300h | SCI12  | Serial Mode Register                          | SMR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 B301h | SCI12  | Bit Rate Register                             | BRR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 B302h | SCI12  | Serial Control Register                       | SCR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 B303h | SCI12  | Transmit Data Register                        | TDR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 B304h | SCI12  | Serial Status Register                        | SSR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 B305h | SCI12  | Receive Data Register                         | RDR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 B306h | SCI12  | Smart Card Mode Register                      | SCMR     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 B307h | SCI12  | Serial Extended Mode Register                 | SEMR     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 B308h | SCI12  | Noise Filter Setting Register                 | SNFR     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 B309h | SCI12  | I <sup>2</sup> C Mode Register 1              | SIMR1    | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 B30Ah | SCI12  | I <sup>2</sup> C Mode Register 2              | SIMR2    | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
|           | SCI12  | I <sup>2</sup> C Mode Register 3              | SIMR3    | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |

Table 4.1 List of I/O Registers (Address Order) (23 / 42)

|           | Module |                                         | Register   | Number  | Access | Number of Access | Cycles                     |
|-----------|--------|-----------------------------------------|------------|---------|--------|------------------|----------------------------|
| ddress    | Symbol | Register Name                           | Symbol     | of Bits | Size   | ICLK ≥ PCLK      | ICLK <pclk< th=""></pclk<> |
| 08 B30Ch  | SCI12  | I <sup>2</sup> C Status Register        | SISR       | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 08 B30Dh  | SCI12  | SPI Mode Register                       | SPMR       | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 08 B30Eh  | SCI12  | Transmit Data Register HL               | TDRHL      | 16      | 16     | 4 or 5 PCLKB     | 2 ICLK                     |
| 008 B30Eh | SCI12  | Transmit Data Register H                | TDRH       | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 B30Fh | SCI12  | Transmit Data Register L                | TDRL       | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 08 B310h  | SCI12  | Receive Data Register HL                | RDRHL      | 16      | 16     | 4 or 5 PCLKB     | 2 ICLK                     |
| 008 B310h | SCI12  | Receive Data Register H                 | RDRH       | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 B311h | SCI12  | Receive Data Register L                 | RDRL       | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 B312h | SCI12  | Modulation Duty Register                | MDDR       | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 B320h | SCI12  | Extended Serial Module Enable Register  | ESMER      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 08 B321h  | SCI12  | Control Register 0                      | CR0        | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 B322h | SCI12  | Control Register 1                      | CR1        | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 08 B323h  | SCI12  | Control Register 2                      | CR2        | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 08 B324h  | SCI12  | Control Register 3                      | CR3        | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 08 B325h  | SCI12  | Port Control Register                   | PCR        | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 08 B326h  | SCI12  | Interrupt Control Register              | ICR        | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 08 B327h  | SCI12  | Status Register                         | STR        | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 B328h | SCI12  | Status Clear Register                   | STCR       | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 08 B329h  | SCI12  | Control Field 0 Data Register           | CF0DR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 B32Ah | SCI12  | Control Field 0 Compare Enable Register | CF0CR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 B32Bh | SCI12  | Control Field 0 Receive Data Register   | CF0RR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 08 B32Ch  | SCI12  | Primary Control Field 1 Data Register   | PCF1DR     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 B32Dh | SCI12  | Secondary Control Field 1 Data Register | SCF1DR     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 B32Eh | SCI12  | Control Field 1 Compare Enable Register | CF1CR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 B32Fh | SCI12  | Control Field 1 Receive Data Register   | CF1RR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 B330h | SCI12  | Timer Control Register                  | TCR        | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 08 B331h  | SCI12  | Timer Mode Register                     | TMR        | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 08 B332h  | SCI12  | Timer Prescaler Register                | TPRE       | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 B333h | SCI12  | Timer Count Register                    | TCNT       | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 C000h | PORT0  | Port Direction Register                 | PDR        | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 C001h | PORT1  | Port Direction Register                 | PDR        | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 C002h | PORT2  | Port Direction Register                 | PDR        | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 C003h | PORT3  | Port Direction Register                 | PDR        | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 C004h | PORT4  | Port Direction Register                 | PDR        | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 C005h | PORT5  | Port Direction Register                 | PDR        | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 C003h | PORTA  | Port Direction Register                 | PDR        | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 08 C00An  | PORTB  | Port Direction Register                 | PDR        | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
|           |        | · · · · · · · · · · · · · · · · · · ·   |            |         |        |                  |                            |
| 108 C00Ch | PORTO  | Port Direction Register                 | PDR<br>PDR | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 108 C00Dh | PORTD  | Port Direction Register                 |            |         |        | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 C00Eh | PORTE  | Port Direction Register                 | PDR        | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 C011h | PORTH  | Port Direction Register                 | PDR        | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 C012h | PORTJ  | Port Orientia Register                  | PDR        | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 08 C020h  | PORT0  | Port Output Data Register               | PODR       | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 08 C021h  | PORT1  | Port Output Data Register               | PODR       | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 08 C022h  | PORT2  | Port Output Data Register               | PODR       | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 08 C023h  | PORT3  | Port Output Data Register               | PODR       | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 C024h | PORT4  | Port Output Data Register               | PODR       | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 08 C025h  | PORT5  | Port Output Data Register               | PODR       | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 08 C02Ah  | PORTA  | Port Output Data Register               | PODR       | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 08 C02Bh  | PORTB  | Port Output Data Register               | PODR       | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 008 C02Ch | PORTC  | Port Output Data Register               | PODR       | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 08 C02Dh  | PORTD  | Port Output Data Register               | PODR       | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |

Table 4.1 List of I/O Registers (Address Order) (24 / 42)

|            | Module |                               | Register | Number  | Access | Number of Access Cycles                                                     |                                                                 |  |
|------------|--------|-------------------------------|----------|---------|--------|-----------------------------------------------------------------------------|-----------------------------------------------------------------|--|
| Address    | Symbol | Register Name                 | Symbol   | of Bits | Size   | ICLK ≥ PCLK                                                                 | ICLK <pclk< th=""></pclk<>                                      |  |
| 0008 C02Eh | PORTE  | Port Output Data Register     | PODR     | 8       | 8      | 2 or 3 PCLKB                                                                | 2 ICLK                                                          |  |
| 0008 C031h | PORTH  | Port Output Data Register     | PODR     | 8       | 8      | 2 or 3 PCLKB                                                                | 2 ICLK                                                          |  |
| 0008 C032h | PORTJ  | Port Output Data Register     | PODR     | 8       | 8      | 2 or 3 PCLKB                                                                | 2 ICLK                                                          |  |
| 0008 C040h | PORT0  | Port Input Data Register      | PIDR     | 8       | 8      | 3 or 4 PCLKB cycles<br>when reading,<br>2 or 3 PCLKB cycles<br>when writing | 3 ICLK cycles when<br>reading,<br>2 ICLK cycles when<br>writing |  |
| 0008 C041h | PORT1  | Port Input Data Register      | PIDR     | 8       | 8      | 3 or 4 PCLKB cycles<br>when reading,<br>2 or 3 PCLKB cycles<br>when writing | 3 ICLK cycles when<br>reading,<br>2 ICLK cycles when<br>writing |  |
| 0008 C042h | PORT2  | Port Input Data Register      | PIDR     | 8       | 8      | 3 or 4 PCLKB cycles<br>when reading,<br>2 or 3 PCLKB cycles<br>when writing | 3 ICLK cycles when<br>reading,<br>2 ICLK cycles when<br>writing |  |
| 0008 C043h | PORT3  | Port Input Data Register      | PIDR     | 8       | 8      | 3 or 4 PCLKB cycles<br>when reading,<br>2 or 3 PCLKB cycles<br>when writing | 3 ICLK cycles whe<br>reading,<br>2 ICLK cycles whe<br>writing   |  |
| 0008 C044h | PORT4  | Port Input Data Register      | PIDR     | 8       | 8      | 3 or 4 PCLKB cycles<br>when reading,<br>2 or 3 PCLKB cycles<br>when writing | 3 ICLK cycles when<br>reading,<br>2 ICLK cycles when<br>writing |  |
| 0008 C045h | PORT5  | Port Input Data Register      | PIDR     | 8       | 8      | 3 or 4 PCLKB cycles<br>when reading,<br>2 or 3 PCLKB cycles<br>when writing | 3 ICLK cycles whe<br>reading,<br>2 ICLK cycles whe<br>writing   |  |
| 0008 C04Ah | PORTA  | Port Input Data Register      | PIDR     | 8       | 8      | 3 or 4 PCLKB cycles<br>when reading,<br>2 or 3 PCLKB cycles<br>when writing | 3 ICLK cycles whe<br>reading,<br>2 ICLK cycles whe<br>writing   |  |
| 0008 C04Bh | PORTB  | Port Input Data Register      | PIDR     | 8       | 8      | 3 or 4 PCLKB cycles<br>when reading,<br>2 or 3 PCLKB cycles<br>when writing | 3 ICLK cycles whe<br>reading,<br>2 ICLK cycles whe<br>writing   |  |
| 0008 C04Ch | PORTC  | Port Input Data Register      | PIDR     | 8       | 8      | 3 or 4 PCLKB cycles<br>when reading,<br>2 or 3 PCLKB cycles<br>when writing | 3 ICLK cycles whe<br>reading,<br>2 ICLK cycles whe<br>writing   |  |
| 0008 C04Dh | PORTD  | Port Input Data Register      | PIDR     | 8       | 8      | 3 or 4 PCLKB cycles<br>when reading,<br>2 or 3 PCLKB cycles<br>when writing | 3 ICLK cycles whe<br>reading,<br>2 ICLK cycles whe<br>writing   |  |
| 0008 C04Eh | PORTE  | Port Input Data Register      | PIDR     | 8       | 8      | 3 or 4 PCLKB cycles<br>when reading,<br>2 or 3 PCLKB cycles<br>when writing | 3 ICLK cycles whe<br>reading,<br>2 ICLK cycles whe<br>writing   |  |
| 0008 C051h | PORTH  | Port Input Data Register      | PIDR     | 8       | 8      | 3 or 4 PCLKB cycles<br>when reading,<br>2 or 3 PCLKB cycles<br>when writing | 3 ICLK cycles whe<br>reading,<br>2 ICLK cycles whe<br>writing   |  |
| 0008 C052h | PORTJ  | Port Input Data Register      | PIDR     | 8       | 8      | 3 or 4 PCLKB cycles<br>when reading,<br>2 or 3 PCLKB cycles<br>when writing | 3 ICLK cycles whe<br>reading,<br>2 ICLK cycles whe<br>writing   |  |
| 008 C060h  | PORT0  | Port Mode Register            | PMR      | 8       | 8      | 2 or 3 PCLKB                                                                | 2 ICLK                                                          |  |
| 008 C061h  | PORT1  | Port Mode Register            | PMR      | 8       | 8      | 2 or 3 PCLKB                                                                | 2 ICLK                                                          |  |
| 008 C062h  | PORT2  | Port Mode Register            | PMR      | 8       | 8      | 2 or 3 PCLKB                                                                | 2 ICLK                                                          |  |
| 008 C063h  | PORT3  | Port Mode Register            | PMR      | 8       | 8      | 2 or 3 PCLKB                                                                | 2 ICLK                                                          |  |
| 008 C064h  | PORT4  | Port Mode Register            | PMR      | 8       | 8      | 2 or 3 PCLKB                                                                | 2 ICLK                                                          |  |
| 008 C065h  | PORT5  | Port Mode Register            | PMR      | 8       | 8      | 2 or 3 PCLKB                                                                | 2 ICLK                                                          |  |
| 008 C06Ah  | PORTA  | Port Mode Register            | PMR      | 8       | 8      | 2 or 3 PCLKB                                                                | 2 ICLK                                                          |  |
| 008 C06Bh  | PORTB  | Port Mode Register            | PMR      | 8       | 8      | 2 or 3 PCLKB                                                                | 2 ICLK                                                          |  |
| 008 C06Ch  | PORTC  | Port Mode Register            | PMR      | 8       | 8      | 2 or 3 PCLKB                                                                | 2 ICLK                                                          |  |
| 0008 C06Dh | PORTD  | Port Mode Register            | PMR      | 8       | 8      | 2 or 3 PCLKB                                                                | 2 ICLK                                                          |  |
| 0008 C06Eh | PORTE  | Port Mode Register            | PMR      | 8       | 8      | 2 or 3 PCLKB                                                                | 2 ICLK                                                          |  |
| 0008 C071h | PORTH  | Port Mode Register            | PMR      | 8       | 8      | 2 or 3 PCLKB                                                                | 2 ICLK                                                          |  |
| 0008 C072h | PORTJ  | Port Mode Register            | PMR      | 8       | 8      | 2 or 3 PCLKB                                                                | 2 ICLK                                                          |  |
| 0008 C082h | PORT1  | Open Drain Control Register 0 | ODR0     | 8       | 8, 16  | 2 or 3 PCLKB                                                                | 2 ICLK                                                          |  |

Table 4.1 List of I/O Registers (Address Order) (25 / 42)

|           | Module |                                   | Register         | Number  | Access | Number of Access Cycles |                            |  |
|-----------|--------|-----------------------------------|------------------|---------|--------|-------------------------|----------------------------|--|
| ddress    | Symbol | Register Name                     | Symbol           | of Bits | Size   | ICLK ≥ PCLK             | ICLK <pclk< th=""></pclk<> |  |
| 08 C083h  | PORT1  | Open Drain Control Register 1     | ODR1             | 8       | 8, 16  | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 08 C084h  | PORT2  | Open Drain Control Register 0     | ODR0             | 8       | 8, 16  | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 08 C085h  | PORT2  | Open Drain Control Register 1     | ODR1             | 8       | 8, 16  | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 08 C086h  | PORT3  | Open Drain Control Register 0     | ODR0             | 8       | 8, 16  | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 08 C087h  | PORT3  | Open Drain Control Register 1     | ODR1             | 8       | 8, 16  | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 008 C08Ah | PORT5  | Open Drain Control Register 0     | ODR0             | 8       | 8, 16  | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 08 C08Bh  | PORT5  | Open Drain Control Register 1     | ODR1             | 8       | 8, 16  | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 08 C094h  | PORTA  | Open Drain Control Register 0     | ODR0             | 8       | 8, 16  | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 08 C095h  | PORTA  | Open Drain Control Register 1     | ODR1             | 8       | 8, 16  | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 008 C096h | PORTB  | Open Drain Control Register 0     | ODR0             | 8       | 8, 16  | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 08 C097h  | PORTB  | Open Drain Control Register 1     | ODR1             | 8       | 8, 16  | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 08 C098h  | PORTC  | Open Drain Control Register 0     | ODR0             | 8       | 8, 16  | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 08 C099h  | PORTC  | Open Drain Control Register 1     | ODR1             | 8       | 8, 16  | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 08 C09Ch  | PORTE  | Open Drain Control Register 0     | ODR0             | 8       | 8, 16  | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 08 C09Dh  | PORTE  | Open Drain Control Register 1     | ODR1             | 8       | 8, 16  | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 08 C0A4h  | PORTJ  | Open Drain Control Register 0     | ODR0             | 8       | 8, 16  | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 08 C0C0h  | PORT0  | Pull-Up Control Register          | PCR              | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 08 C0C1h  | PORT1  | Pull-Up Control Register          | PCR              | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 08 C0C2h  | PORT2  | Pull-Up Control Register          | PCR              | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 08 C0C3h  | PORT3  | Pull-Up Control Register          | PCR              | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 08 C0C4h  | PORT4  | Pull-Up Control Register          | PCR              | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 08 C0C5h  | PORT5  | Pull-Up Control Register          | PCR              | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 008 C0CAh | PORTA  | Pull-Up Control Register          | PCR              | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 008 C0CBh | PORTB  | Pull-Up Control Register          | PCR              | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 008 C0CCh | PORTC  | Pull-Up Control Register          | PCR              | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 008 C0CDh | PORTD  | Pull-Up Control Register          | PCR              | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 08 C0CEh  | PORTE  | Pull-Up Control Register          | PCR              | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 008 C0D1h | PORTH  | Pull-Up Control Register          | PCR              | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 008 C0D2h | PORTJ  | Pull-Up Control Register          | PCR              | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 008 C0E1h | PORT1  | Drive Capacity Control Register   | DSCR             | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 008 C0E2h | PORT2  | Drive Capacity Control Register   | DSCR             | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 008 C0E3h | PORT3  | Drive Capacity Control Register   | DSCR             | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 008 C0E5h | PORT5  | Drive Capacity Control Register   | DSCR             | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 008 C0EAh | PORTA  | Drive Capacity Control Register   | DSCR             | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 08 C0EBh  | PORTB  | Drive Capacity Control Register   | DSCR             | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 008 C0ECh | PORTC  | Drive Capacity Control Register   | DSCR             | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 08 C0EDh  | PORTD  | Drive Capacity Control Register   | DSCR             | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 08 C0EEh  | PORTE  | Drive Capacity Control Register   | DSCR             | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 08 C0F1h  | PORTH  | Drive Capacity Control Register   | DSCR             | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 08 C0F2h  | PORTJ  | Drive Capacity Control Register   | DSCR             | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 008 C100h | MPC    | CS Output Enable Register         | PFCSE            | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 08 C100H  | MPC    | Address Output Enable Register 0  | PFAOE0           | 8       | 8, 16  | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 008 C104H | MPC    | Address Output Enable Register 1  | PFAOE1           | 8       | 8, 16  | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 08 C106h  | MPC    | External Bus Control Register 0   | PFBCR0           | 8       | 8, 16  | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 08 C10011 | MPC    | External Bus Control Register 1   | PFBCR1           | 8       | 8, 16  | 2 or 3 PCLKB            | 2 ICLK                     |  |
|           |        |                                   |                  |         |        |                         |                            |  |
| 08 C11Fh  | MPC    | Write-Protect Register            | PWPR             | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 008 C120h | PORT   | Port Switching Register B         | PSRB             | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 108 C121h | PORT   | Port Switching Register A         | PSRA             | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 08 C143h  | MPC    | P03 Pin Function Control Register | P03PFS           | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 08 C145h  | MPC    | P05 Pin Function Control Register | P05PFS<br>P07PFS | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 08 C147h  | MPC    | P07 Pin Function Control Register |                  | 8       | 8      | 2 or 3 PCLKB            |                            |  |

Table 4.1 List of I/O Registers (Address Order) (26 / 42)

|           | Module |                                   | Register         | Number  | Access | Number of Access Cycles      |                            |  |
|-----------|--------|-----------------------------------|------------------|---------|--------|------------------------------|----------------------------|--|
| ddress    | Symbol | Register Name                     | Symbol           | of Bits | Size   | ICLK ≥ PCLK                  | ICLK <pclk< th=""></pclk<> |  |
| 08 C14Bh  | MPC    | P13 Pin Function Control Register | P13PFS           | 8       | 8      | 2 or 3 PCLKB                 | 2 ICLK                     |  |
| 08 C14Ch  | MPC    | P14 Pin Function Control Register | P14PFS           | 8       | 8      | 2 or 3 PCLKB                 | 2 ICLK                     |  |
| 08 C14Dh  | MPC    | P15 Pin Function Control Register | P15PFS           | 8       | 8      | 2 or 3 PCLKB                 | 2 ICLK                     |  |
| 08 C14Eh  | MPC    | P16 Pin Function Control Register | P16PFS           | 8       | 8      | 2 or 3 PCLKB                 | 2 ICLK                     |  |
| 08 C14Fh  | MPC    | P17 Pin Function Control Register | P17PFS           | 8       | 8      | 2 or 3 PCLKB                 | 2 ICLK                     |  |
| 08 C150h  | MPC    | P20 Pin Function Control Register | P20PFS           | 8       | 8      | 2 or 3 PCLKB                 | 2 ICLK                     |  |
| 08 C151h  | MPC    | P21 Pin Function Control Register | P21PFS           | 8       | 8      | 2 or 3 PCLKB                 | 2 ICLK                     |  |
| 08 C152h  | MPC    | P22 Pin Function Control Register | P22PFS           | 8       | 8      | 2 or 3 PCLKB                 | 2 ICLK                     |  |
| 08 C153h  | MPC    | P23 Pin Function Control Register | P23PFS           | 8       | 8      | 2 or 3 PCLKB                 | 2 ICLK                     |  |
| 008 C154h | MPC    | P24 Pin Function Control Register | P24PFS           | 8       | 8      | 2 or 3 PCLKB                 | 2 ICLK                     |  |
| 08 C155h  | MPC    | P25 Pin Function Control Register | P25PFS           | 8       | 8      | 2 or 3 PCLKB                 | 2 ICLK                     |  |
| 08 C156h  | MPC    | P26 Pin Function Control Register | P26PFS           | 8       | 8      | 2 or 3 PCLKB                 | 2 ICLK                     |  |
| 08 C157h  | MPC    | P27 Pin Function Control Register | P27PFS           | 8       | 8      | 2 or 3 PCLKB                 | 2 ICLK                     |  |
| 08 C158h  | MPC    | P30 Pin Function Control Register | P30PFS           | 8       | 8      | 2 or 3 PCLKB                 | 2 ICLK                     |  |
| 08 C159h  | MPC    | P31 Pin Function Control Register | P31PFS           | 8       | 8      | 2 or 3 PCLKB                 | 2 ICLK                     |  |
| 08 C15Ah  | MPC    | P32 Pin Function Control Register | P32PFS           | 8       | 8      | 2 or 3 PCLKB                 | 2 ICLK                     |  |
| 08 C15Bh  | MPC    | P33 Pin Function Control Register | P33PFS           | 8       | 8      | 2 or 3 PCLKB                 | 2 ICLK                     |  |
| 08 C15Ch  | MPC    | P34 Pin Function Control Register | P34PFS           | 8       | 8      | 2 or 3 PCLKB                 | 2 ICLK                     |  |
| 08 C160h  | MPC    | P40 Pin Function Control Register | P40PFS           | 8       | 8      | 2 or 3 PCLKB                 | 2 ICLK                     |  |
| 08 C161h  | MPC    | P41 Pin Function Control Register | P41PFS           | 8       | 8      | 2 or 3 PCLKB                 | 2 ICLK                     |  |
| 08 C162h  | MPC    | P42 Pin Function Control Register | P42PFS           | 8       | 8      | 2 or 3 PCLKB                 | 2 ICLK                     |  |
| 08 C163h  | MPC    | P43 Pin Function Control Register | P43PFS           | 8       | 8      | 2 or 3 PCLKB                 | 2 ICLK                     |  |
| 08 C164h  | MPC    | P44 Pin Function Control Register | P44PFS           | 8       | 8      | 2 or 3 PCLKB                 | 2 ICLK                     |  |
| 08 C165h  | MPC    | P45 Pin Function Control Register | P45PFS           | 8       | 8      | 2 or 3 PCLKB                 | 2 ICLK                     |  |
| 008 C166h | MPC    | P46 Pin Function Control Register | P46PFS           | 8       | 8      | 2 or 3 PCLKB                 | 2 ICLK                     |  |
| 008 C167h | MPC    | P47 Pin Function Control Register | P47PFS           | 8       | 8      | 2 or 3 PCLKB                 | 2 ICLK                     |  |
| 008 C168h | MPC    | P50 Pin Function Control Register | P50PFS           | 8       | 8      | 2 or 3 PCLKB                 | 2 ICLK                     |  |
| 008 C169h | MPC    | P51 Pin Function Control Register | P51PFS           | 8       | 8      | 2 or 3 PCLKB                 | 2 ICLK                     |  |
| 08 C16Ah  | MPC    | P52 Pin Function Control Register | P52PFS           | 8       | 8      | 2 or 3 PCLKB                 | 2 ICLK                     |  |
| 08 C16Bh  | MPC    | P53 Pin Function Control Register | P53PFS           | 8       | 8      | 2 or 3 PCLKB                 | 2 ICLK                     |  |
| 08 C16Ch  | MPC    | P54 Pin Function Control Register | P54PFS           | 8       | 8      | 2 or 3 PCLKB                 | 2 ICLK                     |  |
| 008 C16Dh | MPC    | P55 Pin Function Control Register | P55PFS           | 8       | 8      | 2 or 3 PCLKB                 | 2 ICLK                     |  |
| 008 C190h | MPC    | PA0 Pin Function Control Register | PAOPFS           | 8       | 8      | 2 or 3 PCLKB                 | 2 ICLK                     |  |
| 008 C191h | MPC    | PA1 Pin Function Control Register | PA1PFS           | 8       | 8      | 2 or 3 PCLKB                 | 2 ICLK                     |  |
| 008 C192h | MPC    | PA2 Pin Function Control Register | PA2PFS           | 8       | 8      | 2 or 3 PCLKB                 | 2 ICLK                     |  |
| 008 C193h | MPC    | PA3 Pin Function Control Register | PA3PFS           | 8       | 8      | 2 or 3 PCLKB                 | 2 ICLK                     |  |
| 08 C194h  | MPC    | PA4 Pin Function Control Register | PA4PFS           | 8       | 8      | 2 or 3 PCLKB                 | 2 ICLK                     |  |
| 08 C195h  | MPC    | PA5 Pin Function Control Register | PA5PFS           | 8       | 8      | 2 or 3 PCLKB                 | 2 ICLK                     |  |
| 08 C196h  | MPC    | PA6 Pin Function Control Register | PA6PFS           | 8       | 8      | 2 or 3 PCLKB                 | 2 ICLK                     |  |
| 08 C197h  | MPC    | PA7 Pin Function Control Register | PA7PFS           | 8       | 8      | 2 or 3 PCLKB                 | 2 ICLK                     |  |
| 008 C198h | MPC    | PB0 Pin Function Control Register | PB0PFS           | 8       | 8      | 2 or 3 PCLKB                 | 2 ICLK                     |  |
| 08 C199h  | MPC    | PB1 Pin Function Control Register | PB1PFS           | 8       | 8      | 2 or 3 PCLKB                 | 2 ICLK                     |  |
| 08 C19Ah  | MPC    | PB2 Pin Function Control Register | PB2PFS           | 8       | 8      | 2 or 3 PCLKB                 | 2 ICLK                     |  |
| 08 C19Bh  | MPC    | PB3 Pin Function Control Register | PB3PFS           | 8       | 8      | 2 or 3 PCLKB                 | 2 ICLK                     |  |
| 08 C19Ch  | MPC    | PB4 Pin Function Control Register | PB4PFS           | 8       | 8      | 2 or 3 PCLKB                 | 2 ICLK                     |  |
|           | MPC    |                                   |                  |         |        |                              |                            |  |
| 08 C19Dh  | MPC    | PB5 Pin Function Control Register | PB5PFS           | 8       | 8      | 2 or 3 PCLKB                 | 2 ICLK                     |  |
| 08 C19Eh  |        | PB6 Pin Function Control Register | PB6PFS           | 8       | 8      | 2 or 3 PCLKB                 | 2 ICLK                     |  |
| 08 C19Fh  | MPC    | PB7 Pin Function Control Register | PB7PFS           | 8       | 8      | 2 or 3 PCLKB                 | 2 ICLK                     |  |
| 08 C1A0h  | MPC    | PC0 Pin Function Control Register | PC0PFS           | 8       | 8      | 2 or 3 PCLKB                 | 2 ICLK                     |  |
| 08 C1A1h  | MPC    | PC1 Pin Function Control Register | PC1PFS<br>PC2PFS | 8       | 8      | 2 or 3 PCLKB<br>2 or 3 PCLKB | 2 ICLK                     |  |
| 08 C1A2h  | MPC    | PC2 Pin Function Control Register |                  |         | 8      |                              | 2 ICLK                     |  |

Table 4.1 List of I/O Registers (Address Order) (27 / 42)

|                        | Module | ıle                                                       | Register  | Number  | Access | Number of Access Cycles |                            |  |
|------------------------|--------|-----------------------------------------------------------|-----------|---------|--------|-------------------------|----------------------------|--|
| Address                | Symbol | Register Name                                             | Symbol    | of Bits | Size   | ICLK ≥ PCLK             | ICLK <pclk< th=""></pclk<> |  |
| 008 C1A4h              | MPC    | PC4 Pin Function Control Register                         | PC4PFS    | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 008 C1A5h              | MPC    | PC5 Pin Function Control Register                         | PC5PFS    | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 008 C1A6h              | MPC    | PC6 Pin Function Control Register                         | PC6PFS    | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 008 C1A7h              | MPC    | PC7 Pin Function Control Register                         | PC7PFS    | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 008 C1A8h              | MPC    | PD0 Pin Function Control Register                         | PD0PFS    | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 008 C1A9h              | MPC    | PD1 Pin Function Control Register                         | PD1PFS    | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 008 C1AAh              | MPC    | PD2 Pin Function Control Register                         | PD2PFS    | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 008 C1ABh              | MPC    | PD3 Pin Function Control Register                         | PD3PFS    | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 008 C1ACh              | MPC    | PD4 Pin Function Control Register                         | PD4PFS    | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 008 C1ADh              | MPC    | PD5 Pin Function Control Register                         | PD5PFS    | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 008 C1AEh              | MPC    | PD6 Pin Function Control Register                         | PD6PFS    | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 008 C1AFh              | MPC    | PD7 Pin Function Control Register                         | PD7PFS    | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 008 C1B0h              | MPC    | PE0 Pin Function Control Register                         | PE0PFS    | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 008 C1B1h              | MPC    | PE1 Pin Function Control Register                         | PE1PFS    | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 008 C1B2h              | MPC    | PE2 Pin Function Control Register                         | PE2PFS    | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 008 C1B3h              | MPC    | PE3 Pin Function Control Register                         | PE3PFS    | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 008 C1B4h              | MPC    | PE4 Pin Function Control Register                         | PE4PFS    | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 008 C1B5h              | MPC    | PE5 Pin Function Control Register                         | PE5PFS    | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 008 C1B6h              | MPC    | PE6 Pin Function Control Register                         | PE6PFS    | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 008 C1B7h              | MPC    | PE7 Pin Function Control Register                         | PE7PFS    | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 008 C1C8h              | MPC    | PH0 Pin Function Control Register                         | PH0PFS    | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 008 C1C9h              | MPC    | PH1 Pin Function Control Register                         | PH1PFS    | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 008 C1CAh              | MPC    | PH2 Pin Function Control Register                         | PH2PFS    | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 008 C1CBh              | MPC    | PH3 Pin Function Control Register                         | PH3PFS    | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 008 C1D3h              | MPC    | PJ3 Pin Function Control Register                         | PJ3PFS    | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 008 C290h              | SYSTEM | Reset Status Register 0                                   | RSTSR0    | 8       | 8      | 4 or 5 PCLKB            | 2 or 3 ICLI                |  |
| 008 C291h              | SYSTEM | Reset Status Register 1                                   | RSTSR1    | 8       | 8      | 4 or 5 PCLKB            | 2 or 3 ICLI                |  |
| 008 C293h              | SYSTEM | Main Clock Oscillator Forced Oscillation Control Register | MOFCR     | 8       | 8      | 4 or 5 PCLKB            | 2 or 3 ICLI                |  |
| 008 C297h              | SYSTEM | Voltage Monitoring Circuit Control Register               | LVCMPCR   | 8       | 8      | 4 or 5 PCLKB            | 2 or 3 ICLI                |  |
| 008 C298h              | SYSTEM | Voltage Detection Level Select Register                   | LVDLVLR   | 8       | 8      | 4 or 5 PCLKB            | 2 or 3 ICLI                |  |
| 008 C29Ah              | SYSTEM | Voltage Monitoring 1 Circuit Control Register 0           | LVD1CR0   | 8       | 8      | 4 or 5 PCLKB            | 2 or 3 ICLI                |  |
| 008 C29Bh              | SYSTEM | Voltage Monitoring 2 Circuit Control Register 0           | LVD2CR0   | 8       | 8      | 4 or 5 PCLKB            | 2 or 3 ICLI                |  |
| 008 C29Dh              | SYSTEM | VBATT Control Register                                    | VBATTCR   | 8       | 8      | 4 or 5 PCLKB            | 2 or 3 ICLI                |  |
| 008 C29Eh              | SYSTEM | VBATT Status Register                                     | VBATTSR   | 8       | 8      | 4 or 5 PCLKB            | 2 or 3 ICL                 |  |
| 008 C29Fh              | SYSTEM | VBATT Pin Voltage Drop Detection Interrupt Control        | VBTLVDICR | 8       | 8      | 4 or 5 PCLKB            | 2 or 3 ICL                 |  |
| 008 C400h              | RTC    | Register 64-Hz Counter                                    | R64CNT    | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 008 C402h              | RTC    | Second Counter                                            | RSECCNT   | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 008 C402h              | RTC    | Binary Counter 0                                          | BCNT0     | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 008 C404h              | RTC    | Minute Counter                                            | RMINCNT   | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 008 C404h              | RTC    | Binary Counter 1                                          | BCNT1     | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 008 C406h              | RTC    | Hour Counter                                              | RHRCNT    | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 008 C406h              | RTC    | Binary Counter 2                                          | BCNT2     | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 008 C408h              | RTC    | Day-of-Week Counter                                       | RWKCNT    | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 008 C408h              | RTC    | Binary Counter 3                                          | BCNT3     | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 008 C408h              | RTC    | Date Counter                                              | RDAYCNT   | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 008 C40An              | RTC    | Month Counter                                             | RMONCNT   | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
|                        |        |                                                           |           |         |        |                         |                            |  |
| 008 C40Eh              | RTC    | Year Counter                                              | RYRCNT    | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 008 C410h              | RTC    | Second Alarm Register                                     | RSECAR    | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
|                        | RTC    | Binary Counter 0 Alarm Register                           | BCNT0AR   | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 008 C410h<br>008 C412h | RTC    | Minute Alarm Register                                     | RMINAR    | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |



Table 4.1 List of I/O Registers (Address Order) (28 / 42)

|                        | Module |                                         | Register | Number  | Access |              |                            |  |
|------------------------|--------|-----------------------------------------|----------|---------|--------|--------------|----------------------------|--|
| ddress                 | Symbol | Register Name                           | Symbol   | of Bits | Size   | ICLK ≥ PCLK  | ICLK <pclk< th=""></pclk<> |  |
| 008 C414h              | RTC    | Hour Alarm Register                     | RHRAR    | 8       | 8      | 2 or 3 PCLKB | 2 ICLK                     |  |
| 08 C414h               | RTC    | Binary Counter 2 Alarm Register         | BCNT2AR  | 8       | 8      | 2 or 3 PCLKB | 2 ICLK                     |  |
| 008 C416h              | RTC    | Day-of-Week Alarm Register              | RWKAR    | 8       | 8      | 2 or 3 PCLKB | 2 ICLK                     |  |
| 008 C416h              | RTC    | Binary Counter 3 Alarm Register         | BCNT3AR  | 8       | 8      | 2 or 3 PCLKB | 2 ICLK                     |  |
| 008 C418h              | RTC    | Date Alarm Register                     | RDAYAR   | 8       | 8      | 2 or 3 PCLKB | 2 ICLK                     |  |
| 008 C418h              | RTC    | Binary Counter 0 Alarm Enable Register  | BCNT0AER | 8       | 8      | 2 or 3 PCLKB | 2 ICLK                     |  |
| 08 C41Ah               | RTC    | Month Alarm Register                    | RMONAR   | 8       | 8      | 2 or 3 PCLKB | 2 ICLK                     |  |
| 008 C41Ah              | RTC    | Binary Counter 1 Alarm Enable Register  | BCNT1AER | 8       | 8      | 2 or 3 PCLKB | 2 ICLK                     |  |
| 08 C41Ch               | RTC    | Year Alarm Register                     | RYRAR    | 16      | 16     | 2 or 3 PCLKB | 2 ICLK                     |  |
| 08 C41Ch               | RTC    | Binary Counter 2 Alarm Enable Register  | BCNT2AER | 16      | 16     | 2 or 3 PCLKB | 2 ICLK                     |  |
| 08 C41Eh               | RTC    | Year Alarm Enable Register              | RYRAREN  | 8       | 8      | 2 or 3 PCLKB | 2 ICLK                     |  |
| 08 C41Eh               | RTC    | Binary Counter 3 Alarm Enable Register  | BCNT3AER | 8       | 8      | 2 or 3 PCLKB | 2 ICLK                     |  |
| 08 C422h               | RTC    | RTC Control Register 1                  | RCR1     | 8       | 8      | 2 or 3 PCLKB | 2 ICLK                     |  |
| 08 C424h               | RTC    | RTC Control Register 2                  | RCR2     | 8       | 8      | 2 or 3 PCLKB | 2 ICLK                     |  |
| 08 C426h               | RTC    | RTC Control Register 3                  | RCR3     | 8       | 8      | 2 or 3 PCLKB | 2 ICLK                     |  |
| 008 C42Eh              | RTC    | Time Error Adjustment Register          | RADJ     | 8       | 8      | 2 or 3 PCLKB | 2 ICLK                     |  |
| 08 C440h               | RTC    | Time Capture Control Register 0         | RTCCR0   | 8       | 8      | 2 or 3 PCLKB | 2 ICLK                     |  |
| 08 C442h               | RTC    | Time Capture Control Register 1         | RTCCR1   | 8       | 8      | 2 or 3 PCLKB | 2 ICLK                     |  |
| 08 C444h               | RTC    | Time Capture Control Register 2         | RTCCR2   | 8       | 8      | 2 or 3 PCLKB | 2 ICLK                     |  |
| 008 C452h              | RTC    | Second Capture Register 0               | RSECCP0  | 8       | 8      | 2 or 3 PCLKB | 2 ICLK                     |  |
| 008 C452h              | RTC    | BCNT0 Capture Register 0                | BCNT0CP0 | 8       | 8      | 2 or 3 PCLKB | 2 ICLK                     |  |
| 08 C454h               | RTC    | Minute Capture Register 0               | RMINCP0  | 8       | 8      | 2 or 3 PCLKB | 2 ICLK                     |  |
| 008 C454h              | RTC    | BCNT1 Capture Register 0                | BCNT1CP0 | 8       | 8      | 2 or 3 PCLKB | 2 ICLK                     |  |
| 008 C456h              | RTC    | Hour Capture Register 0                 | RHRCP0   | 8       | 8      | 2 or 3 PCLKB | 2 ICLK                     |  |
| 008 C456h              | RTC    | BCNT2 Capture Register 0                | BCNT2CP0 | 8       | 8      | 2 or 3 PCLKB | 2 ICLK                     |  |
| 008 C45Ah              | RTC    | Date Capture Register 0                 | RDAYCP0  | 8       | 8      | 2 or 3 PCLKB | 2 ICLK                     |  |
| 08 C45Ah               | RTC    | BCNT3 Capture Register 0                | BCNT3CP0 | 8       | 8      | 2 or 3 PCLKB | 2 ICLK                     |  |
| 008 C45Ch              | RTC    | Month Capture Register 0                | RMONCP0  | 8       | 8      | 2 or 3 PCLKB | 2 ICLK                     |  |
| 008 C462h              | RTC    | Second Capture Register 1               | RSECCP1  | 8       | 8      | 2 or 3 PCLKB | 2 ICLK                     |  |
| 008 C462h              | RTC    | BCNT0 Capture Register 1                | BCNT0CP1 | 8       | 8      | 2 or 3 PCLKB | 2 ICLK                     |  |
| 008 C464h              | RTC    | Minute Capture Register 1               | RMINCP1  | 8       | 8      | 2 or 3 PCLKB | 2 ICLK                     |  |
| 008 C464h              | RTC    | BCNT1 Capture Register 1                | BCNT1CP1 | 8       | 8      | 2 or 3 PCLKB | 2 ICLK                     |  |
| 008 C466h              | RTC    | Hour Capture Register 1                 | RHRCP1   | 8       | 8      | 2 or 3 PCLKB | 2 ICLK                     |  |
| 008 C466h              | RTC    | BCNT2 Capture Register 1                | BCNT2CP1 | 8       | 8      | 2 or 3 PCLKB | 2 ICLK                     |  |
| 008 C46Ah              | RTC    | Date Capture Register 1                 | RDAYCP1  | 8       | 8      | 2 or 3 PCLKB | 2 ICLK                     |  |
| 008 C46Ah              | RTC    | BCNT3 Capture Register 1                | BCNT3CP1 | 8       | 8      | 2 or 3 PCLKB | 2 ICLK                     |  |
| 008 C46Ch              | RTC    | Month Capture Register 1                | RMONCP1  | 8       | 8      | 2 or 3 PCLKB | 2 ICLK                     |  |
| 008 C472h              | RTC    | Second Capture Register 2               | RSECCP2  | 8       | 8      | 2 or 3 PCLKB | 2 ICLK                     |  |
| 008 C472h              | RTC    | BCNT0 Capture Register 2                | BCNT0CP2 | 8       | 8      | 2 or 3 PCLKB | 2 ICLK                     |  |
| 008 C472H              | RTC    |                                         | RMINCP2  | 8       | 8      | 2 or 3 PCLKB | 2 ICLK                     |  |
|                        |        | Minute Capture Register 2               |          |         |        |              |                            |  |
| 008 C474h<br>008 C476h | RTC    | BCNT1 Capture Register 2                | BCNT1CP2 | 8       | 8      | 2 or 3 PCLKB | 2 ICLK                     |  |
|                        | RTC    | Hour Capture Register 2                 | RHRCP2   | 8       | 8      | 2 or 3 PCLKB | 2 ICLK                     |  |
| 08 C476h               | RTC    | BCNT2 Capture Register 2                | BCNT2CP2 | 8       | 8      | 2 or 3 PCLKB | 2 ICLK                     |  |
| 08 C47Ah               | RTC    | Date Capture Register 2                 | RDAYCP2  | 8       | 8      | 2 or 3 PCLKB | 2 ICLK                     |  |
| 08 C47Ah               | RTC    | BCNT3 Capture Register 2                | BCNT3CP2 | 8       | 8      | 2 or 3 PCLKB | 2 ICLK                     |  |
| 08 C47Ch               | RTC    | Month Capture Register 2                | RMONCP2  | 8       | 8      | 2 or 3 PCLKB | 2 ICLK                     |  |
| 08 C580h               | CMPB   | Comparator B Control Register 1         | CPBCNT1  | 8       | 8      | 2 or 3 PCLKB | 2 ICLK                     |  |
| 08 C581h               | CMPB   | Comparator B Control Register 2         | CPBCNT2  | 8       | 8      | 2 or 3 PCLKB | 2 ICLK                     |  |
| 08 C582h               | CMPB   | Comparator B Flag Register              | CPBFLG   | 8       | 8      | 2 or 3 PCLKB | 2 ICLK                     |  |
| 08 C583h               | CMPB   | Comparator B Interrupt Control Register | CPBINT   | 8       | 8      | 2 or 3 PCLKB | 2 ICLK                     |  |
| 008 C584h              | CMPB   | Comparator B Filter Select Register     | CPBF     | 8       | 8      | 2 or 3 PCLKB | 2 ICLK                     |  |
| 008 C585h              | CMPB   | Comparator B Mode Select Register       | CPBMD    | 8       | 8      | 2 or 3 PCLKB | 2 ICLK                     |  |

Table 4.1 List of I/O Registers (Address Order) (29 / 42)

|            | Module |                                                       | Register  | Number  | Access |                    |                                                                                                    |  |
|------------|--------|-------------------------------------------------------|-----------|---------|--------|--------------------|----------------------------------------------------------------------------------------------------|--|
| Address    | Symbol | Register Name                                         | Symbol    | of Bits | Size   | ICLK ≥ PCLK        | ICLK <pclk< th=""></pclk<>                                                                         |  |
| 0008 C586h | CMPB   | Comparator B Reference Input Voltage Select Register  | CPBREF    | 8       | 8      | 2 or 3 PCLKB       | 2 ICLK                                                                                             |  |
| 008 C587h  | CMPB   | Comparator B Output Control Register                  | CPBOCR    | 8       | 8      | 2 or 3 PCLKB       | 2 ICLK                                                                                             |  |
| 008 C5A0h  | CMPB   | Comparator B1 Control Register 1                      | CPB1CNT1  | 8       | 8      | 2 or 3 PCLKB       | 2 ICLK                                                                                             |  |
| 008 C5A1h  | СМРВ   | Comparator B1 Control Register 2                      | CPB1CNT2  | 8       | 8      | 2 or 3 PCLKB       | 2 ICLK                                                                                             |  |
| 008 C5A2h  | CMPB   | Comparator B1 Flag Register                           | CPB1FLG   | 8       | 8      | 2 or 3 PCLKB       | 2 ICLK                                                                                             |  |
| 008 C5A3h  | CMPB   | Comparator B1 Interrupt Control Register              | CPB1INT   | 8       | 8      | 2 or 3 PCLKB       | 2 ICLK                                                                                             |  |
| 008 C5A4h  | CMPB   | Comparator B1 Filter Select Register                  | CPB1F     | 8       | 8      | 2 or 3 PCLKB       | 2 ICLK                                                                                             |  |
| 008 C5A5h  | CMPB   | Comparator B1 Mode Select Register                    | CPB1MD    | 8       | 8      | 2 or 3 PCLKB       | 2 ICLK                                                                                             |  |
| 008 C5A6h  | СМРВ   | Comparator B1 Reference Input Voltage Select Register | CPB1REF   | 8       | 8      | 2 or 3 PCLKB       | 2 ICLK                                                                                             |  |
| 008 C5A7h  | СМРВ   | Comparator B1 Output Control Register                 | CPB1OCR   | 8       | 8      | 2 or 3 PCLKB       | 2 ICLK                                                                                             |  |
| 000A 0000h | USB0   | System Configuration Control Register                 | SYSCFG    | 16      | 16     | 3, 4 PCLKB         | 2 ICLK                                                                                             |  |
| 000A 0004h | USB0   | System Configuration Status Register 0                | SYSSTS0   | 16      | 16     | 9 PCLKB<br>or more | Rounded up to the<br>nearest integer<br>greater than 1 + 9<br>(frequency ratio of<br>ICLK/PCLKB)*2 |  |
| 000A 0008h | USB0   | Device State Control Register 0                       | DVSTCTR0  | 16      | 16     | 9 PCLKB<br>or more | Rounded up to the<br>nearest integer<br>greater than 1 + 9<br>(frequency ratio of<br>ICLK/PCLKB)*2 |  |
| 000A 0014h | USB0   | CFIFO Port Register                                   | CFIFO     | 16      | 16     | 3, 4 PCLKB         | 2 ICLK                                                                                             |  |
| 00A 0018h  | USB0   | D0FIFO Port Register                                  | D0FIFO    | 16      | 16     | 3, 4 PCLKB         | 2 ICLK                                                                                             |  |
| 00A 001Ch  | USB0   | D1FIFO Port Register                                  | D1FIFO    | 16      | 16     | 3, 4 PCLKB         | 2 ICLK                                                                                             |  |
| 00A 0020h  | USB0   | CFIFO Port Select Register                            | CFIFOSEL  | 16      | 16     | 3, 4 PCLKB         | 2 ICLK                                                                                             |  |
| 00A 0022h  | USB0   | CFIFO Port Control Register                           | CFIFOCTR  | 16      | 16     | 3, 4 PCLKB         | 2 ICLK                                                                                             |  |
| 00A 0028h  | USB0   | D0FIFO Port Select Register                           | D0FIFOSEL | 16      | 16     | 3, 4 PCLKB         | 2 ICLK                                                                                             |  |
| 00A 002Ah  | USB0   | D0FIFO Port Control Register                          | D0FIFOCTR | 16      | 16     | 3, 4 PCLKB         | 2 ICLK                                                                                             |  |
| 00A 002Ch  | USB0   | D1FIFO Port Select Register                           | D1FIFOSEL | 16      | 16     | 3, 4 PCLKB         | 2 ICLK                                                                                             |  |
| 000A 002Eh | USB0   | D1FIFO Port Control Register                          | D1FIFOCTR | 16      | 16     | 3, 4 PCLKB         | 2 ICLK                                                                                             |  |
| 000A 0030h | USB0   | Interrupt Enable Register 0                           | INTENB0   | 16      | 16     | 9 PCLKB<br>or more | Frequency with 1 + x (frequency ratio ICLK/PCLKB)*2                                                |  |
| 000A 0032h | USB0   | Interrupt Enable Register 1                           | INTENB1   | 16      | 16     | 9 PCLKB<br>or more | Frequency with 1 + x (frequency ratio ICLK/PCLKB)*2                                                |  |
| 000A 0036h | USB0   | BRDY Interrupt Enable Register                        | BRDYENB   | 16      | 16     | 9 PCLKB<br>or more | Frequency with 1 +<br>× (frequency ratio of ICLK/PCLKB)*2                                          |  |
| 000A 0038h | USB0   | NRDY Interrupt Enable Register                        | NRDYENB   | 16      | 16     | 9 PCLKB<br>or more | Frequency with 1 +<br>× (frequency ratio of ICLK/PCLKB)*2                                          |  |
| 000A 003Ah | USB0   | BEMP Interrupt Enable Register                        | BEMPENB   | 16      | 16     | 9 PCLKB<br>or more | Frequency with 1 +<br>× (frequency ratio<br>ICLK/PCLKB)*2                                          |  |
| 000A 003Ch | USB0   | SOF Output Configuration Register                     | SOFCFG    | 16      | 16     | 9 PCLKB<br>or more | Frequency with 1 + x (frequency ratio ICLK/PCLKB)*2                                                |  |
| 000A 0040h | USB0   | Interrupt Status Register 0                           | INTSTS0   | 16      | 16     | 9 PCLKB<br>or more | Frequency with 1 +<br>× (frequency ratio<br>ICLK/PCLKB)*2                                          |  |
| 000A 0042h | USB0   | Interrupt Status Register 1                           | INTSTS1   | 16      | 16     | 9 PCLKB<br>or more | Frequency with 1 +<br>× (frequency ratio<br>ICLK/PCLKB)*2                                          |  |
| 000A 0046h | USB0   | BRDY Interrupt Status Register                        | BRDYSTS   | 16      | 16     | 9 PCLKB<br>or more | Frequency with 1 + x (frequency ratio of ICLK/PCLKB)*2                                             |  |
| 000A 0048h | USB0   | NRDY Interrupt Status Register                        | NRDYSTS   | 16      | 16     | 9 PCLKB<br>or more | Frequency with 1 +<br>× (frequency ratio of ICLK/PCLKB)*2                                          |  |
| 000A 004Ah | USB0   | BEMP Interrupt Status Register                        | BEMPSTS   | 16      | 16     | 9 PCLKB<br>or more | Frequency with 1 + x (frequency ratio ICLK/PCLKB)*2                                                |  |
| 000A 004Ch | USB0   | Frame Number Register                                 | FRMNUM    | 16      | 16     | 9 PCLKB<br>or more | Frequency with 1 + x (frequency ratio of ICLK/PCLKB)*2                                             |  |

Table 4.1 List of I/O Registers (Address Order) (30 / 42)

|            | Module |                                           | Register | Number of Bits | Access<br>Size | Number of Access Cycles |                                                                |  |
|------------|--------|-------------------------------------------|----------|----------------|----------------|-------------------------|----------------------------------------------------------------|--|
| Address    | Symbol |                                           | Symbol   |                |                | ICLK ≥ PCLK             | ICLK <pclk< th=""></pclk<>                                     |  |
| 000A 0054h | USB0   | USB Request Type Register                 | USBREQ   | 16             | 16             | 9 PCLKB<br>or more      | Frequency with 1 + 9<br>× (frequency ratio of<br>ICLK/PCLKB)*2 |  |
| 000A 0056h | USB0   | USB Request Value Register                | USBVAL   | 16             | 16             | 9 PCLKB<br>or more      | Frequency with 1 + 9<br>× (frequency ratio of<br>ICLK/PCLKB)*2 |  |
| 000A 0058h | USB0   | USB Request Index Register                | USBINDX  | 16             | 16             | 9 PCLKB<br>or more      | Frequency with 1 + 9<br>× (frequency ratio of<br>ICLK/PCLKB)*2 |  |
| 000A 005Ah | USB0   | USB Request Length Register               | USBLENG  | 16             | 16             | 9 PCLKB<br>or more      | Frequency with 1 + 9 x (frequency ratio of ICLK/PCLKB)*2       |  |
| 000A 005Ch | USB0   | DCP Configuration Register                | DCPCFG   | 16             | 16             | 9 PCLKB<br>or more      | Frequency with 1 + 9<br>× (frequency ratio of<br>ICLK/PCLKB)*2 |  |
| 000A 005Eh | USB0   | DCP Maximum Packet Size Register          | DCPMAXP  | 16             | 16             | 9 PCLKB<br>or more      | Frequency with 1 + 9<br>× (frequency ratio of<br>ICLK/PCLKB)*2 |  |
| 000A 0060h | USB0   | DCP Control Register                      | DCPCTR   | 16             | 16             | 9 PCLKB<br>or more      | Frequency with 1 + 9<br>× (frequency ratio of<br>ICLK/PCLKB)*2 |  |
| 000A 0064h | USB0   | Pipe Window Select Register               | PIPESEL  | 16             | 16             | 9 PCLKB<br>or more      | Frequency with 1 + 9<br>× (frequency ratio of<br>ICLK/PCLKB)*2 |  |
| 000A 0068h | USB0   | Pipe Configuration Register               | PIPECFG  | 16             | 16             | 9 PCLKB<br>or more      | Frequency with 1 + 9<br>× (frequency ratio of<br>ICLK/PCLKB)*2 |  |
| 000A 006Ch | USB0   | Pipe Maximum Packet Size Register         | PIPEMAXP | 16             | 16             | 9 PCLKB<br>or more      | Frequency with 1 + 9<br>× (frequency ratio of<br>ICLK/PCLKB)*2 |  |
| 000A 006Eh | USB0   | Pipe Cycle Control Register               | PIPEPERI | 16             | 16             | 9 PCLKB<br>or more      | Frequency with 1 + 9<br>× (frequency ratio of<br>ICLK/PCLKB)*2 |  |
| 000A 0070h | USB0   | PIPE1 Control Register                    | PIPE1CTR | 16             | 16             | 9 PCLKB<br>or more      | Frequency with 1 + 9<br>× (frequency ratio of<br>ICLK/PCLKB)*2 |  |
| 000A 0072h | USB0   | PIPE2 Control Register                    | PIPE2CTR | 16             | 16             | 9 PCLKB<br>or more      | Frequency with 1 + 9<br>× (frequency ratio of<br>ICLK/PCLKB)*2 |  |
| 000A 0074h | USB0   | PIPE3 Control Register                    | PIPE3CTR | 16             | 16             | 9 PCLKB<br>or more      | Frequency with 1 + 9<br>× (frequency ratio of<br>ICLK/PCLKB)*2 |  |
| 000A 0076h | USB0   | PIPE4 Control Register                    | PIPE4CTR | 16             | 16             | 9 PCLKB<br>or more      | Frequency with 1 + 9<br>× (frequency ratio of<br>ICLK/PCLKB)*2 |  |
| 000A 0078h | USB0   | PIPE5 Control Register                    | PIPE5CTR | 16             | 16             | 9 PCLKB<br>or more      | Frequency with 1 + 9<br>× (frequency ratio of<br>ICLK/PCLKB)*2 |  |
| 000A 007Ah | USB0   | PIPE6 Control Register                    | PIPE6CTR | 16             | 16             | 9 PCLKB<br>or more      | Frequency with 1 + 9<br>× (frequency ratio of<br>ICLK/PCLKB)*2 |  |
| 000A 007Ch | USB0   | PIPE7 Control Register                    | PIPE7CTR | 16             | 16             | 9 PCLKB<br>or more      | Frequency with 1 + 9<br>× (frequency ratio of<br>ICLK/PCLKB)*2 |  |
| 000A 007Eh | USB0   | PIPE8 Control Register                    | PIPE8CTR | 16             | 16             | 9 PCLKB<br>or more      | Frequency with 1 + 9<br>× (frequency ratio of<br>ICLK/PCLKB)*2 |  |
| 000A 0080h | USB0   | PIPE9 Control Register                    | PIPE9CTR | 16             | 16             | 9 PCLKB<br>or more      | Frequency with 1 + 9<br>× (frequency ratio of<br>ICLK/PCLKB)*2 |  |
| 000A 0090h | USB0   | PIPE1 Transaction Counter Enable Register | PIPE1TRE | 16             | 16             | 9 PCLKB<br>or more      | Frequency with 1 + 9<br>× (frequency ratio of<br>ICLK/PCLKB)*2 |  |
| 000A 0092h | USB0   | PIPE1 Transaction Counter Register        | PIPE1TRN | 16             | 16             | 9 PCLKB<br>or more      | Frequency with 1 + 9<br>× (frequency ratio of<br>ICLK/PCLKB)*2 |  |
| 000A 0094h | USB0   | PIPE2 Transaction Counter Enable Register | PIPE2TRE | 16             | 16             | 9 PCLKB<br>or more      | Frequency with 1 + 9<br>× (frequency ratio of<br>ICLK/PCLKB)*2 |  |
| 000A 0096h | USB0   | PIPE2 Transaction Counter Register        | PIPE2TRN | 16             | 16             | 9 PCLKB<br>or more      | Frequency with 1 + 9<br>× (frequency ratio of ICLK/PCLKB)*2    |  |

Table 4.1 List of I/O Registers (Address Order) (31 / 42)

|            | Module |                                                                    | Register   | Number  | Access | Number of Access   | Cycles                                                         |
|------------|--------|--------------------------------------------------------------------|------------|---------|--------|--------------------|----------------------------------------------------------------|
| Address    | Symbol | Register Name                                                      | Symbol     | of Bits | Size   | ICLK ≥ PCLK        | ICLK <pclk< th=""></pclk<>                                     |
| 000A 0098h | USB0   | PIPE3 Transaction Counter Enable Register                          | PIPE3TRE   | 16      | 16     | 9 PCLKB<br>or more | Frequency with 1 + 9 × (frequency ratio of ICLK/PCLKB)*2       |
| 000A 009Ah | USB0   | PIPE3 Transaction Counter Register                                 | PIPE3TRN   | 16      | 16     | 9 PCLKB<br>or more | Frequency with 1 + 9 × (frequency ratio of ICLK/PCLKB)*2       |
| 000A 009Ch | USB0   | PIPE4 Transaction Counter Enable Register                          | PIPE4TRE   | 16      | 16     | 9 PCLKB<br>or more | Frequency with 1 + 9 × (frequency ratio of ICLK/PCLKB)*2       |
| 000A 009Eh | USB0   | PIPE4 Transaction Counter Register                                 | PIPE4TRN   | 16      | 16     | 9 PCLKB<br>or more | Frequency with 1 + 9 × (frequency ratio of ICLK/PCLKB)*2       |
| 000A 00A0h | USB0   | PIPE5 Transaction Counter Enable Register                          | PIPE5TRE   | 16      | 16     | 9 PCLKB<br>or more | Frequency with 1 + 9<br>× (frequency ratio of<br>ICLK/PCLKB)*2 |
| 000A 00A2h | USB0   | PIPE5 Transaction Counter Register                                 | PIPE5TRN   | 16      | 16     | 9 PCLKB<br>or more | Frequency with 1 + 9<br>× (frequency ratio of<br>ICLK/PCLKB)*2 |
| 000A 00B0h | USB0   | BC Control Register 0                                              | USBBCCTRL0 | 16      | 16     | 9 PCLKB<br>or more | Frequency with 1 + 9<br>× (frequency ratio of<br>ICLK/PCLKB)*2 |
| 000A 00CCh | USB0   | USB Module Control Register                                        | USBMC      | 16      | 16     | 9 PCLKB<br>or more | Frequency with 1 + 9<br>× (frequency ratio of<br>ICLK/PCLKB)*2 |
| 000A 00D0h | USB0   | Device Address 0 Configuration Register                            | DEVADD0    | 16      | 16     | 9 PCLKB<br>or more | Frequency with 1 + 9<br>× (frequency ratio of<br>ICLK/PCLKB)*2 |
| 000A 00D2h | USB0   | Device Address 1 Configuration Register                            | DEVADD1    | 16      | 16     | 9 PCLKB<br>or more | Frequency with 1 + 9<br>× (frequency ratio of<br>ICLK/PCLKB)*2 |
| 000A 00D4h | USB0   | Device Address 2 Configuration Register                            | DEVADD2    | 16      | 16     | 9 PCLKB<br>or more | Frequency with 1 + 9<br>× (frequency ratio o<br>ICLK/PCLKB)*2  |
| 000A 00D6h | USB0   | Device Address 3 Configuration Register                            | DEVADD3    | 16      | 16     | 9 PCLKB<br>or more | Frequency with 1 + 9<br>× (frequency ratio o<br>ICLK/PCLKB)*2  |
| 000A 00D8h | USB0   | Device Address 4 Configuration Register                            | DEVADD4    | 16      | 16     | 9 PCLKB<br>or more | Frequency with 1 + 9<br>× (frequency ratio o<br>ICLK/PCLKB)*2  |
| 000A 00DAh | USB0   | Device Address 5 Configuration Register                            | DEVADD5    | 16      | 16     | 9 PCLKB<br>or more | Frequency with 1 + 9<br>× (frequency ratio o<br>ICLK/PCLKB)*2  |
| 000A 0900h | CTSU   | CTSU Control Register 0                                            | CTSUCR0    | 8       | 8      | 2 or 3 PCLKB       | 2 ICLK                                                         |
| 000A 0901h | CTSU   | CTSU Control Register 1                                            | CTSUCR1    | 8       | 8      | 2 or 3 PCLKB       | 2 ICLK                                                         |
| 000A 0902h | CTSU   | CTSU Synchronous Noise Reduction Setting Register                  | CTSUSDPRS  | 8       | 8      | 2 or 3 PCLKB       | 2 ICLK                                                         |
| 000A 0903h | CTSU   | CTSU Sensor Stabilization Wait Control Register                    | CTSUSST    | 8       | 8      | 2 or 3 PCLKB       | 2 ICLK                                                         |
| 000A 0904h | CTSU   | CTSU Measurement Channel Register 0                                | CTSUMCH0   | 8       | 8      | 2 or 3 PCLKB       | 2 ICLK                                                         |
| 000A 0905h | CTSU   | CTSU Measurement Channel Register 1                                | CTSUMCH1   | 8       | 8      | 2 or 3 PCLKB       | 2 ICLK                                                         |
| 000A 0906h | CTSU   | CTSU Channel Enable Control Register 0                             | CTSUCHAC0  | 8       | 8      | 2 or 3 PCLKB       | 2 ICLK                                                         |
| 000A 0907h | CTSU   | CTSU Channel Enable Control Register 1                             | CTSUCHAC1  | 8       | 8      | 2 or 3 PCLKB       | 2 ICLK                                                         |
| 000A 0908h | CTSU   | CTSU Channel Enable Control Register 2                             | CTSUCHAC2  | 8       | 8      | 2 or 3 PCLKB       | 2 ICLK                                                         |
| 000A 0909h | CTSU   | CTSU Channel Enable Control Register 3                             | CTSUCHAC3  | 8       | 8      | 2 or 3 PCLKB       | 2 ICLK                                                         |
| 000A 090Ah | CTSU   | CTSU Channel Enable Control Register 4                             | CTSUCHAC4  | 8       | 8      | 2 or 3 PCLKB       | 2 ICLK                                                         |
| 000A 090Bh | CTSU   | CTSU Channel Transmit/Receive Control Register 0                   | CTSUCHTRC0 | 8       | 8      | 2 or 3 PCLKB       | 2 ICLK                                                         |
| 000A 090Ch | CTSU   | CTSU Channel Transmit/Receive Control Register 1                   | CTSUCHTRC1 | 8       | 8      | 2 or 3 PCLKB       | 2 ICLK                                                         |
| 000A 090Dh | CTSU   | CTSU Channel Transmit/Receive Control Register 2                   | CTSUCHTRC2 | 8       | 8      | 2 or 3 PCLKB       | 2 ICLK                                                         |
| 000A 090Eh | CTSU   | CTSU Channel Transmit/Receive Control Register 3                   | CTSUCHTRC3 | 8       | 8      | 2 or 3 PCLKB       | 2 ICLK                                                         |
| 000A 090Fh | CTSU   | CTSU Channel Transmit/Receive Control Register 4                   | CTSUCHTRC4 | 8       | 8      | 2 or 3 PCLKB       | 2 ICLK                                                         |
| 000A 0910h | CTSU   | CTSU High-Pass Noise Reduction Control Register                    | CTSUDCLKC  | 8       | 8      | 2 or 3 PCLKB       | 2 ICLK                                                         |
| 000A 0911h | CTSU   | CTSU Status Register                                               | CTSUST     | 8       | 8      | 2 or 3 PCLKB       | 2 ICLK                                                         |
| 000A 0912h | CTSU   | CTSU High-Pass Noise Reduction Spectrum Diffusion Control Register | CTSUSSC    | 16      | 16     | 2 or 3 PCLKB       | 2 ICLK                                                         |
| 000A 0914h | CTSU   | CTSU Sensor Offset Register 0                                      | CTSUSO0    | 16      | 16     | 2 or 3 PCLKB       | 2 ICLK                                                         |
| 000A 0916h | CTSU   | CTSU Sensor Offset Register 1                                      | CTSUSO1    | 16      | 16     | 2 or 3 PCLKB       | 2 ICLK                                                         |
| 000A 0918h | CTSU   | CTSU Sensor Counter                                                | CTSUSC     | 16      | 16     | 2 or 3 PCLKB       | 2 ICLK                                                         |

Table 4.1 List of I/O Registers (Address Order) (32 / 42)

|           | Module |                                                         | Register | Number  | Access | Number of Access Cycles |                            |  |
|-----------|--------|---------------------------------------------------------|----------|---------|--------|-------------------------|----------------------------|--|
| Address   | Symbol | Register Name                                           | Symbol   | of Bits | Size   | ICLK ≥ PCLK             | ICLK <pclk< th=""></pclk<> |  |
| 00A 091Ah | CTSU   | CTSU Reference Counter                                  | CTSURC   | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 091Ch | CTSU   | CTSU Error Status Register                              | CTSUERRS | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8300h | CAN0   | Bit Configuration Register L                            | CFGL     | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8302h | CAN0   | Bit Configuration Register H                            | CFGH     | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8304h | CAN0   | Control Register L                                      | CTRL     | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8306h | CAN0   | Control Register H                                      | CTRH     | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8308h | CAN0   | Status Register L                                       | STSL     | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 830Ah | CAN0   | Status Register H                                       | STSH     | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 830Ch | CAN0   | Error Flag Register L                                   | ERFLL    | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 830Eh | CAN0   | Error Flag Register H                                   | ERFLH    | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8322h | CAN    | Global Configuration Register L                         | GCFGL    | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8324h | CAN    | Global Configuration Register H                         | GCFGH    | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8326h | CAN    | Global Control Register L                               | GCTRL    | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8328h | CAN    | Global Control Register H                               | GCTRH    | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 832Ah | CAN    | Global Status Register                                  | GSTS     | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 832Ch | CAN    | Global Error Flag Register                              | GERFLL   | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 832Eh | CAN    | Timestamp Register                                      | GTSC     | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8330h | CAN    | Receive Rule Number Configuration Register              | GAFLCFG  | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8332h | CAN    | Receive Buffer Number Configuration Register            | RMNB     | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8334h | CAN    | Receive Buffer Receive Complete Flag Register           | RMND0    | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8338h | CAN    | Receive FIFO Control Register 0                         | RFCC0    | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 833Ah | CAN    |                                                         | RFCC1    | 16      |        | 2 or 3 PCLKB            | 2 ICLK                     |  |
|           | CAN    | Receive FIFO Control Register 1                         |          |         | 16     |                         |                            |  |
| 00A 8340h |        | Receive FIFO Status Register 0                          | RFSTS0   | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8342h | CAN    | Receive FIFO Status Register 1                          | RFSTS1   | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8348h | CAN    | Receive FIFO Pointer Control Register 0                 | RFPCTR0  | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 834Ah | CAN    | Receive FIFO Pointer Control Register 1                 | RFPCTR1  | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8350h | CAN0   | Transmit/Receive FIFO Control Register 0L               | CFCCL0   | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8352h | CAN0   | Transmit/Receive FIFO Control Register 0H               | CFCCH0   | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8358h | CAN0   | Transmit/Receive FIFO Status Register 0                 | CFSTS0   | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 835Ch | CAN0   | Transmit/Receive FIFO Pointer Control Register 0        | CFPCTR0  | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8360h | CAN    | Receive FIFO Message Lost Status Register               | RFMSTS   | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8361h | CAN0   | Transmit/Receive FIFO Message Lost Status Register      | CFMSTS   | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8362h | CAN    | Receive FIFO Interrupt Status Register                  | RFISTS   | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8363h | CAN    | Transmit/Receive FIFO Receive Interrupt Status Register | CFISTS   | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8364h | CAN0   | Transmit Buffer Control Register 0                      | TMC0     | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8365h | CAN0   | Transmit Buffer Control Register 1                      | TMC1     | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8366h | CAN0   | Transmit Buffer Control Register 2                      | TMC2     | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8367h | CAN0   | Transmit Buffer Control Register 3                      | TMC3     | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 836Ch | CAN0   | Transmit Buffer Status Register 0                       | TMSTS0   | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 836Dh | CAN0   | Transmit Buffer Status Register 1                       | TMSTS1   | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 836Eh | CAN0   | Transmit Buffer Status Register 2                       | TMSTS2   | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 836Fh | CAN0   | Transmit Buffer Status Register 3                       | TMSTS3   | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8374h | CAN0   | Transmit Buffer Transmit Request Status Register        | TMTRSTS  | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8376h | CAN0   | Transmit Buffer Transmit Complete Status Register       | TMTCSTS  | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8378h | CAN0   | Transmit Buffer Transmit Abort Status Register          | TMTASTS  | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 837Ah | CAN0   | Transmit Buffer Interrupt Enable Register               | TMIEC    | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 837Ch | CAN0   | Transmit History Buffer Control Register                | THLCC0   | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8380h | CAN0   | Transmit History Buffer Status Register                 | THLSTS0  | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8384h | CAN0   | Transmit History Buffer Pointer Control Register        | THLPCTR0 | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
|           |        |                                                         |          |         |        |                         |                            |  |
| 00A 8388h | CAN    | Global Transmit Interrupt Status Register               | GTINTSTS | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 838Ah | CAN    | Global RAM Window Control Register                      | GRWCR    | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |



Table 4.1 List of I/O Registers (Address Order) (33 / 42)

|           | Module |                                                              | Register | Number  | Access | Number of Access Cycles |                            |  |
|-----------|--------|--------------------------------------------------------------|----------|---------|--------|-------------------------|----------------------------|--|
| ddress    | Symbol | Register Name                                                | Symbol   | of Bits | Size   | ICLK ≥ PCLK             | ICLK <pclk< th=""></pclk<> |  |
| 00A 838Eh | CAN    | Global Test Control Register                                 | GTSTCTRL | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 0A 8394h  | CAN    | Global Test Protection Unlock Register                       | GLOCKK   | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83A0h | CAN    | Receive Rule Entry Register 0AL                              | GAFLIDL0 | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83A0h | CAN    | Receive Buffer Register 0AL                                  | RMIDL0   | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83A2h | CAN    | Receive Rule Entry Register 0AH                              | GAFLIDH0 | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83A2h | CAN    | Receive Buffer Register 0AH                                  | RMIDH0   | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83A4h | CAN    | Receive Rule Entry Register 0BL                              | GAFLML0  | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83A4h | CAN    | Receive Buffer Register 0BL                                  | RMTS0    | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83A6h | CAN    | Receive Rule Entry Register 0BH                              | GAFLMH0  | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83A6h | CAN    | Receive Buffer Register 0BH                                  | RMPTR0   | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 0A 83A8h  | CAN    | Receive Rule Entry Register 0CL                              | GAFLPL0  | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83A8h | CAN    | Receive Buffer Register 0CL                                  | RMDF00   | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 0A 83AAh  | CAN    | Receive Rule Entry Register 0CH                              | GAFLPH0  | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 0A 83AAh  | CAN    | Receive Buffer Register 0CH                                  | RMDF10   | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 0A 83ACh  | CAN    | Receive Rule Entry Register 1AL                              | GAFLIDL1 | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83ACh | CAN    | Receive Buffer Register 0DL                                  | RMDF20   | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83AEh | CAN    | Receive Rule Entry Register 1AH                              | GAFLIDH1 | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83AEh | CAN    | Receive Buffer Register 0DH                                  | RMDF30   | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83B0h | CAN    | Receive Rule Entry Register 1BL                              | GAFLML1  | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83B0h | CAN    | Receive Buffer Register 1AL                                  | RMIDL1   | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83B2h | CAN    | Receive Rule Entry Register 1BH                              | GAFLMH1  | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83B2h | CAN    | Receive Buffer Register 1AH                                  | RMIDH1   | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83B4h | CAN    | Receive Rule Entry Register 1CL                              | GAFLPL1  | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83B4h | CAN    | Receive Buffer Register 1BL                                  | RMTS1    | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83B6h | CAN    | Receive Rule Entry Register 1CH                              | GAFLPH1  | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83B6h | CAN    | Receive Buffer Register 1BH                                  | RMPTR1   | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83B8h | CAN    | Receive Rule Entry Register 2AL                              | GAFLIDL2 | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83B8h | CAN    | Receive Buffer Register 1CL                                  | RMDF01   | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83BAh | CAN    | Receive Rule Entry Register 2AH                              | GAFLIDH2 | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83BAh | CAN    | Receive Buffer Register 1CH                                  | RMDF11   | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83BCh | CAN    | Receive Rule Entry Register 2BL                              | GAFLML2  | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83BCh | CAN    | Receive Buffer Register 1DL                                  | RMDF21   | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83BEh | CAN    | Receive Rule Entry Register 2BH                              | GAFLMH2  | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83BEh | CAN    | Receive Buffer Register 1DH                                  | RMDF31   | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83C0h | CAN    | Receive Rule Entry Register 2CL                              | GAFLPL2  | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83C0h | CAN    | Receive Buffer Register 2AL                                  | RMIDL2   | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83C2h | CAN    | Receive Rule Entry Register 2CH                              | GAFLPH2  | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83C2h | CAN    | Receive Buffer Register 2AH                                  | RMIDH2   | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83C4h | CAN    | Receive Rule Entry Register 3AL                              | GAFLIDL3 | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83C4h | CAN    | Receive Buffer Register 2BL                                  | RMTS2    | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83C6h | CAN    | Receive Rule Entry Register 3AH                              | GAFLIDH3 | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83C6h | CAN    | Receive Rule Entry Register 3AH  Receive Buffer Register 2BH | RMPTR2   | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83C8h | CAN    | Receive Rule Entry Register 3BL                              | GAFLML3  | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 0A 83C8h  | CAN    | Receive Rufe Entry Register 3BL  Receive Buffer Register 2CL | RMDF02   | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
|           |        |                                                              |          |         |        |                         |                            |  |
| 0A 83CAh  | CAN    | Receive Rule Entry Register 3BH                              | GAFLMH3  | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 0A 83CAh  | CAN    | Receive Buffer Register 2CH                                  | RMDF12   | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83CCh | CAN    | Receive Rule Entry Register 3CL                              | GAFLPL3  | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 0A 83CCh  | CAN    | Receive Buffer Register 2DL                                  | RMDF22   | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83CEh | CAN    | Receive Rule Entry Register 3CH                              | GAFLPH3  | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 0A 83CEh  | CAN    | Receive Buffer Register 2DH                                  | RMDF32   | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83D0h | CAN    | Receive Rule Entry Register 4AL                              | GAFLIDL4 | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83D0h | CAN    | Receive Buffer Register 3AL                                  | RMIDL3   | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |

Table 4.1 List of I/O Registers (Address Order) (34 / 42)

| A dalaa . | Module |                                                              | Register | Number  | Access | Number of Access Cycles |                            |  |
|-----------|--------|--------------------------------------------------------------|----------|---------|--------|-------------------------|----------------------------|--|
| ddress    | Symbol | Register Name                                                | Symbol   | of Bits | Size   | ICLK ≥ PCLK             | ICLK <pclk< th=""></pclk<> |  |
| 00A 83D2h | CAN    | Receive Rule Entry Register 4AH                              | GAFLIDH4 | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 0A 83D2h  | CAN    | Receive Buffer Register 3AH                                  | RMIDH3   | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83D4h | CAN    | Receive Rule Entry Register 4BL                              | GAFLML4  | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83D4h | CAN    | Receive Buffer Register 3BL                                  | RMTS3    | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83D6h | CAN    | Receive Rule Entry Register 4BH                              | GAFLMH4  | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83D6h | CAN    | Receive Buffer Register 3BH                                  | RMPTR3   | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83D8h | CAN    | Receive Rule Entry Register 4CL                              | GAFLPL4  | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83D8h | CAN    | Receive Buffer Register 3CL                                  | RMDF03   | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83DAh | CAN    | Receive Rule Entry Register 4CH                              | GAFLPH4  | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83DAh | CAN    | Receive Buffer Register 3CH                                  | RMDF13   | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 0A 83DCh  | CAN    | Receive Rule Entry Register 5AL                              | GAFLIDL5 | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83DCh | CAN    | Receive Buffer Register 3DL                                  | RMDF23   | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 0A 83DEh  | CAN    | Receive Rule Entry Register 5AH                              | GAFLIDH5 | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 0A 83DEh  | CAN    | Receive Buffer Register 3DH                                  | RMDF33   | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 0A 83E0h  | CAN    | Receive Rule Entry Register 5BL                              | GAFLML5  | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 0A 83E0h  | CAN    | Receive Buffer Register 4AL                                  | RMIDL4   | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 0A 83E2h  | CAN    | Receive Rule Entry Register 5BH                              | GAFLMH5  | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83E2h | CAN    | Receive Buffer Register 4AH                                  | RMIDH4   | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 0A 83E4h  | CAN    | Receive Rule Entry Register 5CL                              | GAFLPL5  | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83E4h | CAN    | Receive Buffer Register 4BL                                  | RMTS4    | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83E6h | CAN    | Receive Rule Entry Register 5CH                              | GAFLPH5  | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 0A 83E6h  | CAN    | Receive Buffer Register 4BH                                  | RMPTR4   | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83E8h | CAN    | Receive Rule Entry Register 6AL                              | GAFLIDL6 | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83E8h | CAN    | Receive Buffer Register 4CL                                  | RMDF04   | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83EAh | CAN    | Receive Rule Entry Register 6AH                              | GAFLIDH6 | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83EAh | CAN    | Receive Buffer Register 4CH                                  | RMDF14   | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83ECh | CAN    | Receive Rule Entry Register 6BL                              | GAFLML6  | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 0A 83ECh  | CAN    | Receive Buffer Register 4DL                                  | RMDF24   | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83EEh | CAN    | Receive Rule Entry Register 6BH                              | GAFLMH6  | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 0A 83EEh  | CAN    | Receive Buffer Register 4DH                                  | RMDF34   | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83F0h | CAN    | Receive Rule Entry Register 6CL                              | GAFLPL6  | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83F0h | CAN    | Receive Buffer Register 5AL                                  | RMIDL5   | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83F2h | CAN    | Receive Rule Entry Register 6CH                              | GAFLPH6  | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
|           | CAN    |                                                              | RMIDH5   | 16      | 16     |                         | 2 ICLK                     |  |
| 00A 83F2h |        | Receive Buffer Register 5AH                                  |          |         |        | 2 or 3 PCLKB            |                            |  |
| 00A 83F4h | CAN    | Receive Rule Entry Register 7AL  Receive Buffer Register 5BL | GAFLIDL7 | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83F4h | CAN    |                                                              | RMTS5    | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83F6h | CAN    | Receive Rule Entry Register 7AH                              | GAFLIDH7 | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83F6h | CAN    | Receive Buffer Register 5BH                                  | RMPTR5   | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83F8h | CAN    | Receive Rule Entry Register 7BL                              | GAFLML7  | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83F8h | CAN    | Receive Buffer Register 5CL                                  | RMDF05   | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83FAh | CAN    | Receive Rule Entry Register 7BH                              | GAFLMH7  | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 83FAh | CAN    | Receive Buffer Register 5CH                                  | RMDF15   | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 0A 83FCh  | CAN    | Receive Rule Entry Register 7CL                              | GAFLPL7  | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 0A 83FCh  | CAN    | Receive Buffer Register 5DL                                  | RMDF25   | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 0A 83FEh  | CAN    | Receive Rule Entry Register 7CH                              | GAFLPH7  | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 0A 83FEh  | CAN    | Receive Buffer Register 5DH                                  | RMDF35   | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8400h | CAN    | Receive Rule Entry Register 8AL                              | GAFLIDL8 | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 0A 8400h  | CAN    | Receive Buffer Register 6AL                                  | RMIDL6   | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 0A 8402h  | CAN    | Receive Rule Entry Register 8AH                              | GAFLIDH8 | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 0A 8402h  | CAN    | Receive Buffer Register 6AH                                  | RMIDH6   | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 0A 8404h  | CAN    | Receive Rule Entry Register 8BL                              | GAFLML8  | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8404h | CAN    | Receive Buffer Register 6BL                                  | RMTS6    | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |

Table 4.1 List of I/O Registers (Address Order) (35 / 42)

|                         | Module |                                                               | Register  | Number  | Access | Number of Access Cycles |                            |  |
|-------------------------|--------|---------------------------------------------------------------|-----------|---------|--------|-------------------------|----------------------------|--|
| Address                 | Symbol | Register Name                                                 | Symbol    | of Bits | Size   | ICLK ≥ PCLK             | ICLK <pclk< th=""></pclk<> |  |
| 00A 8406h               | CAN    | Receive Rule Entry Register 8BH                               | GAFLMH8   | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8406h               | CAN    | Receive Buffer Register 6BH                                   | RMPTR6    | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8408h               | CAN    | Receive Rule Entry Register 8CL                               | GAFLPL8   | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8408h               | CAN    | Receive Buffer Register 6CL                                   | RMDF06    | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 840Ah               | CAN    | Receive Rule Entry Register 8CH                               | GAFLPH8   | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 840Ah               | CAN    | Receive Buffer Register 6CH                                   | RMDF16    | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 840Ch               | CAN    | Receive Rule Entry Register 9AL                               | GAFLIDL9  | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 840Ch               | CAN    | Receive Buffer Register 6DL                                   | RMDF26    | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 840Eh               | CAN    | Receive Rule Entry Register 9AH                               | GAFLIDH9  | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 840Eh               | CAN    | Receive Buffer Register 6DH                                   | RMDF36    | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 0A 8410h                | CAN    | Receive Rule Entry Register 9BL                               | GAFLML9   | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 0A 8410h                | CAN    | Receive Buffer Register 7AL                                   | RMIDL7    | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 0A 8412h                | CAN    | Receive Rule Entry Register 9BH                               | GAFLMH9   | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 0A 8412h                | CAN    | Receive Buffer Register 7AH                                   | RMIDH7    | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 0A 8414h                | CAN    | Receive Rule Entry Register 9CL                               | GAFLPL9   | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8414h               | CAN    | Receive Buffer Register 7BL                                   | RMTS7     | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 0A 8416h                | CAN    | Receive Rule Entry Register 9CH                               | GAFLPH9   | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8416h               | CAN    | Receive Buffer Register 7BH                                   | RMPTR7    | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 0A 8418h                | CAN    | Receive Rule Entry Register 10AL                              | GAFLIDL10 | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8418h               | CAN    | Receive Buffer Register 7CL                                   | RMDF07    | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 841Ah               | CAN    | Receive Rule Entry Register 10AH                              | GAFLIDH10 | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 0A 841Ah                | CAN    | Receive Buffer Register 7CH                                   | RMDF17    | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 0A 841Ch                | CAN    | Receive Rule Entry Register 10BL                              | GAFLML10  | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 841Ch               | CAN    | Receive Buffer Register 7DL                                   | RMDF27    | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 841Eh               | CAN    | Receive Rule Entry Register 10BH                              | GAFLMH10  | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 841Eh               | CAN    | Receive Buffer Register 7DH                                   | RMDF37    | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8420h               | CAN    | Receive Rule Entry Register 10CL                              | GAFLPL10  | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8420h               | CAN    | Receive Buffer Register 8AL                                   | RMIDL8    | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8422h               | CAN    | Receive Rule Entry Register 10CH                              | GAFLPH10  | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8422h               | CAN    | Receive Buffer Register 8AH                                   | RMIDH8    | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8424h               | CAN    | Receive Rule Entry Register 11AL                              | GAFLIDL11 | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8424h               | CAN    | Receive Buffer Register 8BL                                   | RMTS8     | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8426h               | CAN    | Receive Rule Entry Register 11AH                              | GAFLIDH11 | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8426h               | CAN    | Receive Buffer Register 8BH                                   | RMPTR8    | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8428h               | CAN    | Receive Rule Entry Register 11BL                              | GAFLML11  | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8428h               | CAN    | Receive Buffer Register 8CL                                   | RMDF08    | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 842Ah               | CAN    | Receive Rule Entry Register 11BH                              | GAFLMH11  | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 842Ah               | CAN    | Receive Buffer Register 8CH                                   | RMDF18    | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 842Ch               | CAN    | Receive Rule Entry Register 11CL                              | GAFLPL11  | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 842Ch               | CAN    | Receive Buffer Register 8DL                                   | RMDF28    | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 842Eh               | CAN    | Receive Rule Entry Register 11CH                              | GAFLPH11  | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 842Eh               | CAN    | Receive Buffer Register 8DH                                   | RMDF38    | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8430h               | CAN    | Receive Rule Entry Register 12AL                              | GAFLIDL12 | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8430h               | CAN    | Receive Buffer Register 9AL                                   | RMIDL9    | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 0A 8432h                | CAN    | Receive Rule Entry Register 12AH                              | GAFLIDH12 | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 0A 8432h                | CAN    | Receive Buffer Register 9AH                                   | RMIDH9    | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 0A 8434h                | CAN    | Receive Rule Entry Register 12BL                              | GAFLML12  | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 0A 8434h                | CAN    | Receive Buffer Register 9BL                                   | RMTS9     | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 10A 843411<br>10A 8436h | CAN    | Receive Bullet Register 9BL  Receive Rule Entry Register 12BH | GAFLMH12  | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
|                         |        |                                                               |           |         |        |                         |                            |  |
| 0A 8436h                | CAN    | Receive Buffer Register 9BH                                   | RMPTR9    | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 0A 8438h                | CAN    | Receive Rule Entry Register 12CL                              | GAFLPL12  | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |



Table 4.1 List of I/O Registers (Address Order) (36 / 42)

| مالم لم ۸ | Module |                                  | Register            | Number  | Access | Number of Access Cycles |                            |  |
|-----------|--------|----------------------------------|---------------------|---------|--------|-------------------------|----------------------------|--|
| ddress    | Symbol | Register Name                    | Symbol              | of Bits | Size   | ICLK ≥ PCLK             | ICLK <pclk< th=""></pclk<> |  |
| 00A 843Ah | CAN    | Receive Rule Entry Register 12CH | GAFLPH12            | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 843Ah | CAN    | Receive Buffer Register 9CH      | RMDF19              | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 843Ch | CAN    | Receive Rule Entry Register 13AL | GAFLIDL13           | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 843Ch | CAN    | Receive Buffer Register 9DL      | RMDF29              | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 843Eh | CAN    | Receive Rule Entry Register 13AH | GAFLIDH13           | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 843Eh | CAN    | Receive Buffer Register 9DH      | RMDF39              | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8440h | CAN    | Receive Rule Entry Register 13BL | GAFLML13            | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8440h | CAN    | Receive Buffer Register 10AL     | RMIDL10             | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8442h | CAN    | Receive Rule Entry Register 13BH | GAFLMH13            | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8442h | CAN    | Receive Buffer Register 10AH     | RMIDH10             | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8444h | CAN    | Receive Rule Entry Register 13CL | GAFLPL13            | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8444h | CAN    | Receive Buffer Register 10BL     | RMTS10              | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8446h | CAN    | Receive Rule Entry Register 13CH | GAFLPH13            | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8446h | CAN    | Receive Buffer Register 10BH     | RMPTR10             | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8448h | CAN    | Receive Rule Entry Register 14AL | GAFLIDL14           | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8448h | CAN    | Receive Buffer Register 10CL     | RMDF010             | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 844Ah | CAN    | Receive Rule Entry Register 14AH | GAFLIDH14           | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 844Ah | CAN    | Receive Buffer Register 10CH     | RMDF110             | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 844Ch | CAN    | Receive Rule Entry Register 14BL | GAFLML14            | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 844Ch | CAN    | Receive Buffer Register 10DL     | RMDF210             | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 844Eh | CAN    | Receive Rule Entry Register 14BH | GAFLMH14            | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 844Eh | CAN    | Receive Buffer Register 10DH     | RMDF310             | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8450h | CAN    | Receive Rule Entry Register 14CL | GAFLPL14            | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8450h | CAN    | Receive Buffer Register 11AL     | RMIDL11             | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8452h | CAN    | Receive Rule Entry Register 14CH | GAFLPH14            | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8452h | CAN    | Receive Buffer Register 11AH     | RMIDH11             | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8454h | CAN    | Receive Rule Entry Register 15AL | GAFLIDL15           | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8454h | CAN    | Receive Buffer Register 11BL     | RMTS11              | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8456h | CAN    | Receive Rule Entry Register 15AH | GAFLIDH15           | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8456h | CAN    | Receive Buffer Register 11BH     | RMPTR11             | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8458h | CAN    | Receive Rule Entry Register 15BL | GAFLML15            | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8458h | CAN    |                                  | RMDF011             | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
|           |        | Receive Buffer Register 11CL     |                     |         |        |                         |                            |  |
| 00A 845Ah | CAN    | Receive Rule Entry Register 15BH | GAFLMH15<br>RMDF111 | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 845Ah | CAN    | Receive Buffer Register 11CH     |                     | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 845Ch | CAN    | Receive Rule Entry Register 15CL | GAFLPL15            | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 845Ch | CAN    | Receive Buffer Register 11DL     | RMDF211             | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 845Eh | CAN    | Receive Rule Entry Register 15CH | GAFLPH15            | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 845Eh | CAN    | Receive Buffer Register 11DH     | RMDF311             | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8460h | CAN    | Receive Buffer Register 12AL     | RMIDL12             | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8462h | CAN    | Receive Buffer Register 12AH     | RMIDH12             | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8464h | CAN    | Receive Buffer Register 12BL     | RMTS12              | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8466h | CAN    | Receive Buffer Register 12BH     | RMPTR12             | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8468h | CAN    | Receive Buffer Register 12CL     | RMDF012             | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 846Ah | CAN    | Receive Buffer Register 12CH     | RMDF112             | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 846Ch | CAN    | Receive Buffer Register 12DL     | RMDF212             | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 846Eh | CAN    | Receive Buffer Register 12DH     | RMDF312             | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8470h | CAN    | Receive Buffer Register 13AL     | RMIDL13             | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8472h | CAN    | Receive Buffer Register 13AH     | RMIDH13             | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8474h | CAN    | Receive Buffer Register 13BL     | RMTS13              | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8476h | CAN    | Receive Buffer Register 13BH     | RMPTR13             | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8478h | CAN    | Receive Buffer Register 13CL     | RMDF013             | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 847Ah | CAN    | Receive Buffer Register 13CH     | RMDF113             | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |



Table 4.1 List of I/O Registers (Address Order) (37 / 42)

| Middless S 00A 847Ch C 00A 847Ch C 00A 847Ch C 00A 8480h C 00A 8482h C 00A 8484h C 00A 8488h C 00A 848Ah C 00A 848Ah C 00A 848Ch C 00A 849Ch C                          | Module Symbol CAN | Register Name  Receive Buffer Register 13DL  Receive Buffer Register 13DH  Receive Buffer Register 14AL  Receive Buffer Register 14AH  Receive Buffer Register 14BH  Receive Buffer Register 14CL  Receive Buffer Register 14CH  Receive Buffer Register 14CH  Receive Buffer Register 14DL  Receive Buffer Register 14DH  Receive Buffer Register 15AL  Receive Buffer Register 15AH  Receive Buffer Register 15BL  Receive Buffer Register 15BH | Register<br>Symbol<br>RMDF213<br>RMDF313<br>RMIDL14<br>RMIDH14<br>RMTS14<br>RMPTR14<br>RMDF014<br>RMDF114<br>RMDF214<br>RMDF314<br>RMDF314<br>RMIDL15<br>RMIDH15 | Number of Bits  16  16  16  16  16  16  16  16  16  1 | Access<br>Size  16  16  16  16  16  16  16  16  16  1 | 2 or 3 PCLKB | 2 ICLK                                                                |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|
| 00A 847Eh C 00A 8480h C 00A 8482h C 00A 8484h C 00A 8486h C 00A 8486h C 00A 8488h C 00A 848Ch C 00A 849Ch C 00A 849Ch C 00A 849Ch C 00A 849Ch C 00A 849Eh C 00A 849Ch C 00A 849Eh C 00A 849Ch C                         | CAN               | Receive Buffer Register 13DH Receive Buffer Register 14AL Receive Buffer Register 14AH Receive Buffer Register 14BL Receive Buffer Register 14BH Receive Buffer Register 14CL Receive Buffer Register 14CH Receive Buffer Register 14CH Receive Buffer Register 14DL Receive Buffer Register 14DH Receive Buffer Register 15AL Receive Buffer Register 15AH Receive Buffer Register 15BL Receive Buffer Register 15BH                             | RMDF313 RMIDL14 RMIDH14 RMTS14 RMPTR14 RMDF014 RMDF114 RMDF214 RMDF314 RMDF314 RMIDL15 RMIDH15                                                                   | 16<br>16<br>16<br>16<br>16<br>16<br>16<br>16<br>16    | 16<br>16<br>16<br>16<br>16<br>16<br>16<br>16          | 2 or 3 PCLKB                                                                  | 2 ICLK |
| 00A 8480h C 00A 8482h C 00A 8484h C 00A 8486h C 00A 8488h C 00A 8488h C 00A 848Ch C 00A 848Ch C 00A 8490h C 00A 8494h C 00A 8496h C 00A 8498h C 00A 8498h C 00A 8496h C | CAN               | Receive Buffer Register 14AL Receive Buffer Register 14BL Receive Buffer Register 14BL Receive Buffer Register 14BH Receive Buffer Register 14CL Receive Buffer Register 14CL Receive Buffer Register 14CH Receive Buffer Register 14DL Receive Buffer Register 14DH Receive Buffer Register 15AL Receive Buffer Register 15AH Receive Buffer Register 15BL Receive Buffer Register 15BH                                                          | RMIDL14 RMIDH14 RMTS14 RMPTR14 RMDF014 RMDF114 RMDF214 RMDF314 RMDF314 RMIDL15 RMIDH15                                                                           | 16<br>16<br>16<br>16<br>16<br>16<br>16<br>16          | 16<br>16<br>16<br>16<br>16<br>16<br>16<br>16          | 2 or 3 PCLKB                                                                  | 2 ICLK<br>2 ICLK<br>2 ICLK<br>2 ICLK<br>2 ICLK<br>2 ICLK<br>2 ICLK    |
| 00A 8482h C 00A 8484h C 00A 8486h C 00A 8488h C 00A 8488h C 00A 848Ch C 00A 848Ch C 00A 8490h C 00A 8494h C 00A 8496h C 00A 8498h C 00A 849Ah C | CAN               | Receive Buffer Register 14AH Receive Buffer Register 14BL Receive Buffer Register 14BH Receive Buffer Register 14CL Receive Buffer Register 14CH Receive Buffer Register 14DL Receive Buffer Register 14DH Receive Buffer Register 15AL Receive Buffer Register 15AH Receive Buffer Register 15BL Receive Buffer Register 15BL Receive Buffer Register 15BH                                                                                       | RMIDH14 RMTS14 RMPTR14 RMDF014 RMDF114 RMDF214 RMDF314 RMIDL15 RMIDH15                                                                                           | 16<br>16<br>16<br>16<br>16<br>16<br>16<br>16          | 16<br>16<br>16<br>16<br>16<br>16                      | 2 or 3 PCLKB                                                                                            | 2 ICLK<br>2 ICLK<br>2 ICLK<br>2 ICLK<br>2 ICLK<br>2 ICLK              |
| 00A 8484h C 00A 8488h C 00A 8488h C 00A 8488h C 00A 848Ch C 00A 848Eh C 00A 8490h C 00A 8494h C 00A 8496h C 00A 8498h C 00A 849Ah C                         | CAN               | Receive Buffer Register 14BL Receive Buffer Register 14BH Receive Buffer Register 14CL Receive Buffer Register 14CH Receive Buffer Register 14DL Receive Buffer Register 14DH Receive Buffer Register 15AL Receive Buffer Register 15AH Receive Buffer Register 15BL Receive Buffer Register 15BH                                                                                                                                                 | RMTS14 RMPTR14 RMDF014 RMDF114 RMDF214 RMDF314 RMIDL15 RMIDH15                                                                                                   | 16<br>16<br>16<br>16<br>16<br>16                      | 16<br>16<br>16<br>16<br>16                            | 2 or 3 PCLKB                                                                                                         | 2 ICLK 2 ICLK 2 ICLK 2 ICLK 2 ICLK                                    |
| 00A 8486h C 00A 8488h C 00A 848Ah C 00A 848Ch C 00A 848Ch C 00A 849Ch C                                                                         | CAN               | Receive Buffer Register 14BH  Receive Buffer Register 14CL  Receive Buffer Register 14CH  Receive Buffer Register 14DL  Receive Buffer Register 14DH  Receive Buffer Register 15AL  Receive Buffer Register 15AH  Receive Buffer Register 15BL  Receive Buffer Register 15BH                                                                                                                                                                      | RMPTR14 RMDF014 RMDF114 RMDF214 RMDF314 RMIDL15 RMIDH15                                                                                                          | 16<br>16<br>16<br>16<br>16                            | 16<br>16<br>16<br>16<br>16                            | 2 or 3 PCLKB 2 or 3 PCLKB 2 or 3 PCLKB 2 or 3 PCLKB                                                                                                                      | 2 ICLK<br>2 ICLK<br>2 ICLK<br>2 ICLK                                  |
| 00A 8488h C<br>00A 848Ah C<br>00A 848Ch C<br>00A 848Ch C<br>00A 849Ch C<br>00A 849Ah C<br>00A 849Ah C<br>00A 849Ah C<br>00A 849Ah C<br>00A 849Ch C                                                                      | CAN  CAN  CAN  CAN  CAN  CAN  CAN  CAN                | Receive Buffer Register 14CL Receive Buffer Register 14CH Receive Buffer Register 14DL Receive Buffer Register 14DH Receive Buffer Register 15AL Receive Buffer Register 15AH Receive Buffer Register 15BL Receive Buffer Register 15BH                                                                                                                                                                                                           | RMDF014 RMDF114 RMDF214 RMDF314 RMIDL15 RMIDH15                                                                                                                  | 16<br>16<br>16<br>16<br>16                            | 16<br>16<br>16<br>16                                  | 2 or 3 PCLKB 2 or 3 PCLKB 2 or 3 PCLKB                                                                                                                                   | 2 ICLK<br>2 ICLK<br>2 ICLK                                            |
| 00A 848Ah C 00A 848Ch C 00A 848Eh C 00A 8490h C 00A 8494h C 00A 8496h C 00A 8498h C 00A 849Ah C                                                                         | CAN               | Receive Buffer Register 14CH Receive Buffer Register 14DL Receive Buffer Register 14DH Receive Buffer Register 15AL Receive Buffer Register 15AH Receive Buffer Register 15BL Receive Buffer Register 15BH                                                                                                                                                                                                                                        | RMDF114 RMDF214 RMDF314 RMIDL15 RMIDH15                                                                                                                          | 16<br>16<br>16<br>16                                  | 16<br>16<br>16                                        | 2 or 3 PCLKB<br>2 or 3 PCLKB                                                                                                                                             | 2 ICLK<br>2 ICLK                                                      |
| 00A 848Ch C 00A 848Ch C 00A 849Ch C                                                                                                 | CAN CAN CAN CAN CAN CAN CAN CAN CAN                   | Receive Buffer Register 14DL Receive Buffer Register 14DH Receive Buffer Register 15AL Receive Buffer Register 15AH Receive Buffer Register 15BL Receive Buffer Register 15BH                                                                                                                                                                                                                                                                     | RMDF214 RMDF314 RMIDL15 RMIDH15                                                                                                                                  | 16<br>16<br>16                                        | 16<br>16                                              | 2 or 3 PCLKB                                                                                                                                                             | 2 ICLK                                                                |
| 00A 848Eh C<br>00A 8490h C<br>00A 8492h C<br>00A 8494h C<br>00A 8496h C<br>00A 8498h C<br>00A 849Ah C<br>00A 849Ch C                                                                                                    | CAN CAN CAN CAN CAN CAN CAN                           | Receive Buffer Register 14DH Receive Buffer Register 15AL Receive Buffer Register 15AH Receive Buffer Register 15BL Receive Buffer Register 15BH                                                                                                                                                                                                                                                                                                  | RMDF314<br>RMIDL15<br>RMIDH15                                                                                                                                    | 16<br>16                                              | 16                                                    |                                                                                                                                                                          |                                                                       |
| 00A 8490h C<br>00A 8492h C<br>00A 8494h C<br>00A 8496h C<br>00A 8498h C<br>00A 849Ah C<br>00A 849Ch C                                                                                                                   | CAN CAN CAN CAN CAN                                   | Receive Buffer Register 15AL  Receive Buffer Register 15AH  Receive Buffer Register 15BL  Receive Buffer Register 15BH                                                                                                                                                                                                                                                                                                                            | RMIDL15<br>RMIDH15                                                                                                                                               | 16                                                    |                                                       | 2 or 3 PCLKB                                                                                                                                                             | _                                                                     |
| 00A 8492h C<br>00A 8494h C<br>00A 8496h C<br>00A 8498h C<br>00A 849Ah C<br>00A 849Ch C                                                                                                                                  | CAN CAN CAN                                           | Receive Buffer Register 15AH Receive Buffer Register 15BL Receive Buffer Register 15BH                                                                                                                                                                                                                                                                                                                                                            | RMIDH15                                                                                                                                                          |                                                       | 10                                                    |                                                                                                                                                                          | 2 ICLK                                                                |
| 00A 8494h C<br>00A 8496h C<br>00A 8498h C<br>00A 849Ah C<br>00A 849Ch C                                                                                                                                                 | CAN<br>CAN                                            | Receive Buffer Register 15BL  Receive Buffer Register 15BH                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                  | 16                                                    | 16                                                    | 2 or 3 PCLKB                                                                                                                                                             | 2 ICLK                                                                |
| 00A 8496h C<br>00A 8498h C<br>00A 849Ah C<br>00A 849Ch C<br>00A 849Eh C                                                                                                                                                 | CAN                                                   | Receive Buffer Register 15BH                                                                                                                                                                                                                                                                                                                                                                                                                      | RMTS15                                                                                                                                                           |                                                       | 16                                                    | 2 or 3 PCLKB                                                                                                                                                             | 2 ICLK                                                                |
| 00A 8498h C<br>00A 849Ah C<br>00A 849Ch C<br>00A 849Eh C                                                                                                                                                                | CAN                                                   | <u> </u>                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                  | 16                                                    | 16                                                    | 2 or 3 PCLKB                                                                                                                                                             | 2 ICLK                                                                |
| 00A 849Ah C<br>00A 849Ch C<br>00A 849Eh C                                                                                                                                                                               |                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                   | RMPTR15                                                                                                                                                          | 16                                                    | 16                                                    | 2 or 3 PCLKB                                                                                                                                                             | 2 ICLK                                                                |
| 00A 849Ch C                                                                                                                                                                                                             | CAN                                                   | Receive Buffer Register 15CL                                                                                                                                                                                                                                                                                                                                                                                                                      | RMDF015                                                                                                                                                          | 16                                                    | 16                                                    | 2 or 3 PCLKB                                                                                                                                                             | 2 ICLK                                                                |
| 00A 849Eh C                                                                                                                                                                                                             |                                                       | Receive Buffer Register 15CH                                                                                                                                                                                                                                                                                                                                                                                                                      | RMDF115                                                                                                                                                          | 16                                                    | 16                                                    | 2 or 3 PCLKB                                                                                                                                                             | 2 ICLK                                                                |
|                                                                                                                                                                                                                         | CAN                                                   | Receive Buffer Register 15DL                                                                                                                                                                                                                                                                                                                                                                                                                      | RMDF215                                                                                                                                                          | 16                                                    | 16                                                    | 2 or 3 PCLKB                                                                                                                                                             | 2 ICLK                                                                |
| 10Δ 8580h C                                                                                                                                                                                                             | CAN                                                   | Receive Buffer Register 15DH                                                                                                                                                                                                                                                                                                                                                                                                                      | RMDF315                                                                                                                                                          | 16                                                    | 16                                                    | 2 or 3 PCLKB                                                                                                                                                             | 2 ICLK                                                                |
| 707 0300II O                                                                                                                                                                                                            | CAN                                                   | RAM Test Register 0 to 15                                                                                                                                                                                                                                                                                                                                                                                                                         | RPGACC0 to                                                                                                                                                       | 16                                                    | 16                                                    | 2 or 3 PCLKB                                                                                                                                                             | 2 ICLK                                                                |
| 00A 859Fh                                                                                                                                                                                                               |                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 15                                                                                                                                                               |                                                       |                                                       |                                                                                                                                                                          |                                                                       |
| 00A 85A0h C                                                                                                                                                                                                             | CAN                                                   | Receive FIFO Access Register 0AL                                                                                                                                                                                                                                                                                                                                                                                                                  | RFIDL0                                                                                                                                                           | 16                                                    | 16                                                    | 2 or 3 PCLKB                                                                                                                                                             | 2 ICLK                                                                |
| 00A 85A0h C                                                                                                                                                                                                             | CAN                                                   | RAM Test Register 16                                                                                                                                                                                                                                                                                                                                                                                                                              | RPGACC16                                                                                                                                                         | 16                                                    | 16                                                    | 2 or 3 PCLKB                                                                                                                                                             | 2 ICLK                                                                |
| 00A 85A2h C                                                                                                                                                                                                             | CAN                                                   | Receive FIFO Access Register 0AH                                                                                                                                                                                                                                                                                                                                                                                                                  | RFIDH0                                                                                                                                                           | 16                                                    | 16                                                    | 2 or 3 PCLKB                                                                                                                                                             | 2 ICLK                                                                |
| 00A 85A2h C                                                                                                                                                                                                             | CAN                                                   | RAM Test Register 17                                                                                                                                                                                                                                                                                                                                                                                                                              | RPGACC17                                                                                                                                                         | 16                                                    | 16                                                    | 2 or 3 PCLKB                                                                                                                                                             | 2 ICLK                                                                |
| 00A 85A4h C                                                                                                                                                                                                             | CAN                                                   | Receive FIFO Access Register 0BL                                                                                                                                                                                                                                                                                                                                                                                                                  | RFTS0                                                                                                                                                            | 16                                                    | 16                                                    | 2 or 3 PCLKB                                                                                                                                                             | 2 ICLK                                                                |
| 00A 85A4h C                                                                                                                                                                                                             | CAN                                                   | RAM Test Register 18                                                                                                                                                                                                                                                                                                                                                                                                                              | RPGACC18                                                                                                                                                         | 16                                                    | 16                                                    | 2 or 3 PCLKB                                                                                                                                                             | 2 ICLK                                                                |
| 00A 85A6h C                                                                                                                                                                                                             | CAN                                                   | Receive FIFO Access Register 0BH                                                                                                                                                                                                                                                                                                                                                                                                                  | RFPTR0                                                                                                                                                           | 16                                                    | 16                                                    | 2 or 3 PCLKB                                                                                                                                                             | 2 ICLK                                                                |
|                                                                                                                                                                                                                         | CAN                                                   | RAM Test Register 19                                                                                                                                                                                                                                                                                                                                                                                                                              | RPGACC19                                                                                                                                                         | 16                                                    | 16                                                    | 2 or 3 PCLKB                                                                                                                                                             | 2 ICLK                                                                |
| 00A 85A8h C                                                                                                                                                                                                             | CAN                                                   | Receive FIFO Access Register 0CL                                                                                                                                                                                                                                                                                                                                                                                                                  | RFDF00                                                                                                                                                           | 16                                                    | 16                                                    | 2 or 3 PCLKB                                                                                                                                                             | 2 ICLK                                                                |
|                                                                                                                                                                                                                         | CAN                                                   | RAM Test Register 20                                                                                                                                                                                                                                                                                                                                                                                                                              | RPGACC20                                                                                                                                                         | 16                                                    | 16                                                    | 2 or 3 PCLKB                                                                                                                                                             | 2 ICLK                                                                |
|                                                                                                                                                                                                                         | CAN                                                   | Receive FIFO Access Register 0CH                                                                                                                                                                                                                                                                                                                                                                                                                  | RFDF10                                                                                                                                                           | 16                                                    | 16                                                    | 2 or 3 PCLKB                                                                                                                                                             | 2 ICLK                                                                |
|                                                                                                                                                                                                                         | CAN                                                   | RAM Test Register 21                                                                                                                                                                                                                                                                                                                                                                                                                              | RPGACC21                                                                                                                                                         | 16                                                    | 16                                                    | 2 or 3 PCLKB                                                                                                                                                             | 2 ICLK                                                                |
|                                                                                                                                                                                                                         | CAN                                                   | Receive FIFO Access Register 0DL                                                                                                                                                                                                                                                                                                                                                                                                                  | RFDF20                                                                                                                                                           | 16                                                    | 16                                                    | 2 or 3 PCLKB                                                                                                                                                             | 2 ICLK                                                                |
|                                                                                                                                                                                                                         | CAN                                                   | RAM Test Register 22                                                                                                                                                                                                                                                                                                                                                                                                                              | RPGACC22                                                                                                                                                         | 16                                                    | 16                                                    | 2 or 3 PCLKB                                                                                                                                                             | 2 ICLK                                                                |
|                                                                                                                                                                                                                         | CAN                                                   | Receive FIFO Access Register 0DH                                                                                                                                                                                                                                                                                                                                                                                                                  | RFDF30                                                                                                                                                           | 16                                                    | 16                                                    | 2 or 3 PCLKB                                                                                                                                                             | 2 ICLK                                                                |
|                                                                                                                                                                                                                         | CAN                                                   | RAM Test Register 23                                                                                                                                                                                                                                                                                                                                                                                                                              | RPGACC23                                                                                                                                                         | 16                                                    | 16                                                    | 2 or 3 PCLKB                                                                                                                                                             | 2 ICLK                                                                |
|                                                                                                                                                                                                                         | CAN                                                   | Receive FIFO Access Register 1AL                                                                                                                                                                                                                                                                                                                                                                                                                  | RFIDL1                                                                                                                                                           | 16                                                    | 16                                                    | 2 or 3 PCLKB                                                                                                                                                             | 2 ICLK                                                                |
|                                                                                                                                                                                                                         | CAN                                                   | RAM Test Register 24                                                                                                                                                                                                                                                                                                                                                                                                                              | RPGACC24                                                                                                                                                         | 16                                                    | 16                                                    | 2 or 3 PCLKB                                                                                                                                                             | 2 ICLK                                                                |
|                                                                                                                                                                                                                         | CAN                                                   | Receive FIFO Access Register 1AH                                                                                                                                                                                                                                                                                                                                                                                                                  | RFIDH1                                                                                                                                                           | 16                                                    | 16                                                    | 2 or 3 PCLKB                                                                                                                                                             | 2 ICLK                                                                |
|                                                                                                                                                                                                                         | CAN                                                   | RAM Test Register 25                                                                                                                                                                                                                                                                                                                                                                                                                              | RPGACC25                                                                                                                                                         | 16                                                    | 16                                                    | 2 or 3 PCLKB                                                                                                                                                             | 2 ICLK                                                                |
|                                                                                                                                                                                                                         | CAN                                                   | Receive FIFO Access Register 1BL                                                                                                                                                                                                                                                                                                                                                                                                                  | RFTS1                                                                                                                                                            | 16                                                    | 16                                                    | 2 or 3 PCLKB                                                                                                                                                             | 2 ICLK                                                                |
|                                                                                                                                                                                                                         | CAN                                                   | RAM Test Register 26                                                                                                                                                                                                                                                                                                                                                                                                                              | RPGACC26                                                                                                                                                         | 16                                                    | 16                                                    | 2 or 3 PCLKB                                                                                                                                                             | 2 ICLK                                                                |
|                                                                                                                                                                                                                         | CAN                                                   | Receive FIFO Access Register 1BH                                                                                                                                                                                                                                                                                                                                                                                                                  | RFPTR1                                                                                                                                                           | 16                                                    | 16                                                    | 2 or 3 PCLKB                                                                                                                                                             | 2 ICLK                                                                |
|                                                                                                                                                                                                                         | CAN                                                   | RAM Test Register 27                                                                                                                                                                                                                                                                                                                                                                                                                              | RPGACC27                                                                                                                                                         | 16                                                    | 16                                                    | 2 or 3 PCLKB                                                                                                                                                             | 2 ICLK                                                                |
|                                                                                                                                                                                                                         | CAN                                                   | Receive FIFO Access Register 1CL                                                                                                                                                                                                                                                                                                                                                                                                                  | RFDF01                                                                                                                                                           | 16                                                    | 16                                                    | 2 or 3 PCLKB                                                                                                                                                             | 2 ICLK                                                                |
|                                                                                                                                                                                                                         | CAN                                                   | RAM Test Register 28                                                                                                                                                                                                                                                                                                                                                                                                                              | RPGACC28                                                                                                                                                         | 16                                                    | 16                                                    | 2 or 3 PCLKB                                                                                                                                                             | 2 ICLK                                                                |
|                                                                                                                                                                                                                         |                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                   | RFDF11                                                                                                                                                           |                                                       | 16                                                    | 2 or 3 PCLKB                                                                                                                                                             | 2 ICLK                                                                |
|                                                                                                                                                                                                                         | CAN                                                   | Receive FIFO Access Register 1CH                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                  | 16                                                    |                                                       |                                                                                                                                                                          |                                                                       |
|                                                                                                                                                                                                                         | CAN                                                   | RAM Test Register 29                                                                                                                                                                                                                                                                                                                                                                                                                              | RPGACC29                                                                                                                                                         | 16                                                    | 16                                                    | 2 or 3 PCLKB                                                                                                                                                             | 2 ICLK                                                                |
|                                                                                                                                                                                                                         | CAN                                                   | Receive FIFO Access Register 1DL                                                                                                                                                                                                                                                                                                                                                                                                                  | RFDF21                                                                                                                                                           | 16                                                    | 16                                                    | 2 or 3 PCLKB                                                                                                                                                             | 2 ICLK                                                                |
|                                                                                                                                                                                                                         | CAN                                                   | RAM Test Register 30                                                                                                                                                                                                                                                                                                                                                                                                                              | RPGACC30                                                                                                                                                         | 16                                                    | 16                                                    | 2 or 3 PCLKB                                                                                                                                                             | 2 ICLK                                                                |
|                                                                                                                                                                                                                         | CAN                                                   | Receive FIFO Access Register 1DH  RAM Test Register 31                                                                                                                                                                                                                                                                                                                                                                                            | RFDF31<br>RPGACC31                                                                                                                                               | 16<br>16                                              | 16<br>16                                              | 2 or 3 PCLKB<br>2 or 3 PCLKB                                                                                                                                             | 2 ICLK<br>2 ICLK                                                      |

Table 4.1 List of I/O Registers (Address Order) (38 / 42)

|                               | Module |                                                                 | Register          | Number  | Access | Number of Access C | ycies                      |
|-------------------------------|--------|-----------------------------------------------------------------|-------------------|---------|--------|--------------------|----------------------------|
| Address                       | Symbol | Register Name                                                   | Symbol            | of Bits | Size   | ICLK ≥ PCLK        | ICLK <pclk< th=""></pclk<> |
| 000A 85C0h<br>o<br>000A 85DEh | CAN    | RAM Test Register 32 to 47                                      | RPGACC32 to<br>47 | 16      | 16     | 2 or 3 PCLKB       | 2 ICLK                     |
| 000A 85E0h                    | CAN0   | Transmit/Receive FIFO Access Register 0AL                       | CFIDL0            | 16      | 16     | 2 or 3 PCLKB       | 2 ICLK                     |
| 000A 85E0h                    | CAN    | RAM Test Register 48                                            | RPGACC48          | 16      | 16     | 2 or 3 PCLKB       | 2 ICLK                     |
| 000A 85E2h                    | CAN0   | Transmit/Receive FIFO Access Register 0AH                       | CFIDH0            | 16      | 16     | 2 or 3 PCLKB       | 2 ICLK                     |
| 00A 85E2h                     | CAN    | RAM Test Register 49                                            | RPGACC49          | 16      | 16     | 2 or 3 PCLKB       | 2 ICLK                     |
| 000A 85E4h                    | CAN0   | Transmit/Receive FIFO Access Register 0BL                       | CFTS0             | 16      | 16     | 2 or 3 PCLKB       | 2 ICLK                     |
| 00A 85E4h                     | CAN    | RAM Test Register 50                                            | RPGACC50          | 16      | 16     | 2 or 3 PCLKB       | 2 ICLK                     |
| 00A 85E6h                     | CAN0   | Transmit/Receive FIFO Access Register 0BH                       | CFPTR0            | 16      | 16     | 2 or 3 PCLKB       | 2 ICLK                     |
| 00A 85E6h                     | CAN    | RAM Test Register 51                                            | RPGACC51          | 16      | 16     | 2 or 3 PCLKB       | 2 ICLK                     |
| 00A 05E8h                     | CAN0   | Transmit/Receive FIFO Access Register 0CL                       | CFDF00            | 16      | 16     | 2 or 3 PCLKB       | 2 ICLK                     |
| 00A 85E8h                     | CAN    | RAM Test Register 52                                            | RPGACC52          | 16      | 16     | 2 or 3 PCLKB       | 2 ICLK                     |
| 00A 85EAh                     | CAN0   | Transmit/Receive FIFO Access Register 0CH                       | CFDF10            | 16      | 16     | 2 or 3 PCLKB       | 2 ICLK                     |
| 00A 85EAh                     | CAN    |                                                                 | RPGACC53          | 16      | 16     | 2 or 3 PCLKB       | 2 ICLK                     |
| 00A 85ECh                     | CAN0   | RAM Test Register 53  Transmit/Receive FIFO Access Register 0DL | CFDF20            |         | 16     | 2 or 3 PCLKB       | 2 ICLK                     |
|                               |        |                                                                 | RPGACC54          | 16      | 16     |                    |                            |
| 00A 85ECh<br>00A 85EEh        | CANO   | RAM Test Register 54                                            | CFDF30            |         |        | 2 or 3 PCLKB       | 2 ICLK                     |
|                               | CANO   | Transmit/Receive FIFO Access Register 0DH  RAM Test Register 55 | RPGACC55          | 16      | 16     | 2 or 3 PCLKB       | 2 ICLK                     |
| 00A 85EEh                     | CAN    | •                                                               |                   | 16      | 16     | 2 or 3 PCLKB       |                            |
| 00A 85F0h                     | CAN    | RAM Test Register 56 to 63                                      | RPGACC56 to<br>63 | 16      | 16     | 2 or 3 PCLKB       | 2 ICLK                     |
| 00A 85FEh                     |        |                                                                 |                   |         |        |                    |                            |
| 00A 8600h                     | CAN0   | Transmit Buffer Register 0AL                                    | TMIDL0            | 16      | 16     | 2 or 3 PCLKB       | 2 ICLK                     |
| 00A 8600h                     | CAN    | RAM Test Register 64                                            | RPGACC64          | 16      | 16     | 2 or 3 PCLKB       | 2 ICLK                     |
| 00A 8602h                     | CAN0   | Transmit Buffer Register 0AH                                    | TMIDH0            | 16      | 16     | 2 or 3 PCLKB       | 2 ICLK                     |
| 00A 8602h                     | CAN    | RAM Test Register 65                                            | RPGACC65          | 16      | 16     | 2 or 3 PCLKB       | 2 ICLK                     |
| 00A 8604h                     | CAN    | RAM Test Register 66                                            | RPGACC66          | 16      | 16     | 2 or 3 PCLKB       | 2 ICLK                     |
| 00A 8606h                     | CAN0   | Transmit Buffer Register 0BH                                    | TMPTR0            | 16      | 16     | 2 or 3 PCLKB       | 2 ICLK                     |
| 00A 8606h                     | CAN    | RAM Test Register 67                                            | RPGACC67          | 16      | 16     | 2 or 3 PCLKB       | 2 ICLK                     |
| 00A 8608h                     | CAN0   | Transmit Buffer Register 0CL                                    | TMDF00            | 16      | 16     | 2 or 3 PCLKB       | 2 ICLK                     |
| 00A 8608h                     | CAN    | RAM Test Register 68                                            | RPGACC68          | 16      | 16     | 2 or 3 PCLKB       | 2 ICLK                     |
| 00A 860Ah                     | CAN0   | Transmit Buffer Register 0CH                                    | TMDF10            | 16      | 16     | 2 or 3 PCLKB       | 2 ICLK                     |
| 00A 860Ah                     | CAN    | RAM Test Register 69                                            | RPGACC69          | 16      | 16     | 2 or 3 PCLKB       | 2 ICLK                     |
| 00A 860Ch                     | CAN0   | Transmit Buffer Register 0DL                                    | TMDF20            | 16      | 16     | 2 or 3 PCLKB       | 2 ICLK                     |
| 00A 860Ch                     | CAN    | RAM Test Register 70                                            | RPGACC70          | 16      | 16     | 2 or 3 PCLKB       | 2 ICLK                     |
| 00A 860Eh                     | CAN0   | Transmit Buffer Register 0DH                                    | TMDF30            | 16      | 16     | 2 or 3 PCLKB       | 2 ICLK                     |
| 00A 860Eh                     | CAN    | RAM Test Register 71                                            | RPGACC71          | 16      | 16     | 2 or 3 PCLKB       | 2 ICLK                     |
| 00A 8610h                     | CAN0   | Transmit Buffer Register 1AL                                    | TMIDL1            | 16      | 16     | 2 or 3 PCLKB       | 2 ICLK                     |
| 00A 8610h                     | CAN    | RAM Test Register 72                                            | RPGACC72          | 16      | 16     | 2 or 3 PCLKB       | 2 ICLK                     |
| 00A 8612h                     | CAN0   | Transmit Buffer Register 1AH                                    | TMIDH1            | 16      | 16     | 2 or 3 PCLKB       | 2 ICLK                     |
| 00A 8612h                     | CAN    | RAM Test Register 73                                            | RPGACC73          | 16      | 16     | 2 or 3 PCLKB       | 2 ICLK                     |
| 00A 8614h                     | CAN    | RAM Test Register 74                                            | RPGACC74          | 16      | 16     | 2 or 3 PCLKB       | 2 ICLK                     |
| 00A 8616h                     | CAN0   | Transmit Buffer Register 1BH                                    | TMPTR1            | 16      | 16     | 2 or 3 PCLKB       | 2 ICLK                     |
| 00A 8616h                     | CAN    | RAM Test Register 75                                            | RPGACC75          | 16      | 16     | 2 or 3 PCLKB       | 2 ICLK                     |
| 00A 8618h                     | CAN0   | Transmit Buffer Register 1CL                                    | TMDF01            | 16      | 16     | 2 or 3 PCLKB       | 2 ICLK                     |
| 00A 8618h                     | CAN    | RAM Test Register 76                                            | RPGACC76          | 16      | 16     | 2 or 3 PCLKB       | 2 ICLK                     |
| 00A 861Ah                     | CAN0   | Transmit Buffer Register 1CH                                    | TMDF11            | 16      | 16     | 2 or 3 PCLKB       | 2 ICLK                     |
| 00A 861Ah                     | CAN    | RAM Test Register 77                                            | RPGACC77          | 16      | 16     | 2 or 3 PCLKB       | 2 ICLK                     |
| 00A 861Ch                     | CAN0   | Transmit Buffer Register 1DL                                    | TMDF21            | 16      | 16     | 2 or 3 PCLKB       | 2 ICLK                     |
| 00A 861Ch                     | CAN    | RAM Test Register 78                                            | RPGACC78          | 16      | 16     | 2 or 3 PCLKB       | 2 ICLK                     |
| 00A 861Eh                     | CAN0   | Transmit Buffer Register 1DH                                    | TMDF31            | 16      | 16     | 2 or 3 PCLKB       | 2 ICLK                     |
| 00A 861Eh                     | CAN    | RAM Test Register 79                                            | RPGACC79          | 16      | 16     | 2 or 3 PCLKB       | 2 ICLK                     |
| 00A 8620h                     | CAN0   | Transmit Buffer Register 2AL                                    | TMIDL2            | 16      | 16     | 2 or 3 PCLKB       | 2 ICLK                     |
|                               |        |                                                                 | RPGACC80          |         | 16     | 2 or 3 PCLKB       |                            |

Table 4.1 List of I/O Registers (Address Order) (39 / 42)

|            | Module |                                         | Register    | Number  | Access | Number of Access Cycles |                            |  |
|------------|--------|-----------------------------------------|-------------|---------|--------|-------------------------|----------------------------|--|
| ddress     | Symbol | Register Name                           | Symbol      | of Bits | Size   | ICLK ≥ PCLK             | ICLK <pclk< th=""></pclk<> |  |
| 00A 8622h  | CAN0   | Transmit Buffer Register 2AH            | TMIDH2      | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8622h  | CAN    | RAM Test Register 81                    | RPGACC81    | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8624h  | CAN    | RAM Test Register 82                    | RPGACC82    | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8626h  | CAN0   | Transmit Buffer Register 2BH            | TMPTR2      | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8626h  | CAN    | RAM Test Register 83                    | RPGACC83    | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8628h  | CAN0   | Transmit Buffer Register 2CL            | TMDF02      | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8628h  | CAN    | RAM Test Register 84                    | RPGACC84    | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 862Ah  | CAN0   | Transmit Buffer Register 2CH            | TMDF12      | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 862Ah  | CAN    | RAM Test Register 85                    | RPGACC85    | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 862Ch  | CAN0   | Transmit Buffer Register 2DL            | TMDF22      | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 862Ch  | CAN    | RAM Test Register 86                    | RPGACC86    | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 862Eh  | CAN0   | Transmit Buffer Register 2DH            | TMDF32      | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 862Eh  | CAN    | RAM Test Register 87                    | RPGACC87    | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8630h  | CAN0   | Transmit Buffer Register 3AL            | TMIDL3      | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8630h  | CAN    | RAM Test Register 88                    | RPGACC88    | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8632h  | CAN0   | Transmit Buffer Register 3AH            | TMIDH3      | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8632h  | CAN    | RAM Test Register 89                    | RPGACC89    | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8634h  | CAN    | RAM Test Register 90                    | RPGACC90    | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8636h  | CAN0   | Transmit Buffer Register 3BH            | TMPTR3      | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8636h  | CAN    | RAM Test Register 91                    | RPGACC91    | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8638h  | CAN0   | Transmit Buffer Register 3CL            | TMDF03      | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8638h  | CAN    | RAM Test Register 92                    | RPGACC92    | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 863Ah  | CAN0   | Transmit Buffer Register 3CH            | TMDF13      | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 863Ah  | CAN    | RAM Test Register 93                    | RPGACC93    | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 863Ch  | CAN0   | Transmit Buffer Register 3DL            | TMDF23      | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 863Ch  | CAN    | RAM Test Register 94                    | RPGACC94    | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 863Eh  | CAN0   | Transmit Buffer Register 3DH            | TMDF33      | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 863Eh  | CAN    | RAM Test Register 95                    | RPGACC95    | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 8640h  | CAN    | RAM Test Register 96 to 127             | RPGACC96 to | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00A 867Eh  |        |                                         | 127         |         |        |                         |                            |  |
| 00A 8680h  | CAN0   | Transmit History Buffer Access Register | THLACC0     | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00D 0A00h  | MTU3   | Timer Control Register                  | TCR         | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00D 0A0011 | MTU4   | Timer Control Register                  | TCR         | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
|            | MTU3   |                                         | TMDR        | 8       |        |                         | 2 ICLK                     |  |
| 00D 0A02h  |        | Timer Mode Register                     |             |         | 8      | 2 or 3 PCLKB            |                            |  |
| 00D 0A03h  | MTU4   | Timer Mode Register                     | TMDR        | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00D 0A04h  | MTU3   | Timer I/O Control Register H            | TIORH       | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00D 0A05h  | MTU3   | Timer I/O Control Register L            | TIORL       | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00D 0A06h  | MTU4   | Timer I/O Control Register H            | TIORH       | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00D 0A07h  | MTU4   | Timer I/O Control Register L            | TIORL       | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00D 0A08h  | MTU3   | Timer Interrupt Enable Register         | TIER        | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00D 0A09h  | MTU4   | Timer Interrupt Enable Register         | TIER        | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00D 0A0Ah  | MTU    | Timer Output Master Enable Register     | TOER        | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00D 0A0Dh  | MTU    | Timer Gate Control Register             | TGCR        | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00D 0A0Eh  | MTU    | Timer Output Control Register 1         | TOCR1       | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00D 0A0Fh  | MTU    | Timer Output Control Register 2         | TOCR2       | 8       | 8      | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00D 0A10h  | MTU3   | Timer Counter                           | TCNT        | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00D 0A12h  | MTU4   | Timer Counter                           | TCNT        | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00D 0A14h  | MTU    | Timer Cycle Data Register               | TCDR        | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00D 0A16h  | MTU    | Timer Dead Time Data Register           | TDDR        | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00D 0A18h  | MTU3   | Timer General Register A                | TGRA        | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00D 0A1Ah  | MTU3   | Timer General Register B                | TGRB        | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |
| 00D 0A1Ch  | MTU4   | Timer General Register A                | TGRA        | 16      | 16     | 2 or 3 PCLKB            | 2 ICLK                     |  |

Table 4.1 List of I/O Registers (Address Order) (40 / 42)

|                                              | Module    |                                                                                        | Register | Number  | Access | Number of Access | Cycles                     |
|----------------------------------------------|-----------|----------------------------------------------------------------------------------------|----------|---------|--------|------------------|----------------------------|
| ddress                                       | Symbol    | Register Name                                                                          | Symbol   | of Bits | Size   | ICLK ≥ PCLK      | ICLK <pclk< th=""></pclk<> |
| 0D 0A1Eh                                     | MTU4      | Timer General Register B                                                               | TGRB     | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0A20h                                     | MTU       | Timer Subcounters                                                                      | TCNTS    | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0A22h                                     | MTU       | Timer Cycle Buffer Register                                                            | TCBR     | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0A24h                                     | MTU3      | Timer General Register C                                                               | TGRC     | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0A26h                                     | MTU3      | Timer General Register D                                                               | TGRD     | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0A28h                                     | MTU4      | Timer General Register C                                                               | TGRC     | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0A2Ah                                     | MTU4      | Timer General Register D                                                               | TGRD     | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0A2Ch                                     | MTU3      | Timer Status Register                                                                  | TSR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0A2Dh                                     | MTU4      | Timer Status Register                                                                  | TSR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0A30h                                     | MTU       | Timer Interrupt Skipping Set Register                                                  | TITCR    | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0A31h                                     | MTU       | Timer Interrupt Skipping Counters                                                      | TITCNT   | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0A32h                                     | MTU       | Timer Buffer Transfer Set Register                                                     | TBTER    | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0A34h                                     | MTU       | Timer Dead Time Enable Register                                                        | TDER     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0A36h                                     | MTU       | Timer Output Level Buffer Register                                                     | TOLBR    | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0A38h                                     | MTU3      | Timer Buffer Operation Transfer Mode Register                                          | TBTM     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0A39h                                     | MTU4      | Timer Buffer Operation Transfer Mode Register                                          | TBTM     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0A40h                                     | MTU4      | Timer A/D Converter Start Request Control Register                                     | TADCR    | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0A44h                                     | MTU4      | Timer A/D Converter Start Request Cycle Set Register A                                 | TADCORA  | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0A46h                                     | MTU4      | Timer A/D Converter Start Request Cycle Set Register B                                 | TADCORB  | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 00D 0A48h                                    | MTU4      | Timer A/D Converter Start Request Cycle Set Buffer Register A                          | TADCOBRA | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0A4Ah                                     | MTU4      | Timer A/D Converter Start Request Cycle Set Buffer Register B                          | TADCOBRB | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 00D 0A60h                                    | MTU       | Timer Waveform Control Register                                                        | TWCR     | 8       | 8, 16  | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0A80h                                     | MTU       | Timer Start Register                                                                   | TSTR     | 8       | 8, 16  | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0A81h                                     | MTU       | Timer Synchronous Register                                                             | TSYR     | 8       | 8, 16  | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0A84h                                     | MTU       | Timer Read/Write Enable Register                                                       | TRWER    | 8       | 8, 16  | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0A90h                                     | MTU0      | Noise Filter Control Register                                                          | NFCR     | 8       | 8, 16  | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0A91h                                     | MTU1      | Noise Filter Control Register                                                          | NFCR     | 8       | 8, 16  | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0A92h                                     | MTU2      | Noise Filter Control Register                                                          | NFCR     | 8       | 8, 16  | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0A93h                                     | MTU3      | Noise Filter Control Register                                                          | NFCR     | 8       | 8, 16  | 2 or 3 PCLKB     | 2 ICLK                     |
| 00D 0A94h                                    | MTU4      | Noise Filter Control Register                                                          | NFCR     | 8       | 8, 16  | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0A95h                                     | MTU5      | Noise Filter Control Register                                                          | NFCR     | 8       | 8, 16  | 2 or 3 PCLKB     | 2 ICLK                     |
| 00D 0B00h                                    | MTU0      | Timer Control Register                                                                 | TCR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0B01h                                     | MTU0      | Timer Mode Register                                                                    | TMDR     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 00D 0B02h                                    | MTU0      | Timer I/O Control Register H                                                           | TIORH    | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0B03h                                     | MTU0      | Timer I/O Control Register L                                                           | TIORL    | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0B04h                                     | MTU0      | Timer Interrupt Enable Register                                                        | TIER     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0B05h                                     | MTU0      | Timer Status Register                                                                  | TSR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0B06h                                     | MTU0      | Timer Counter                                                                          | TCNT     | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0B08h                                     | MTU0      | Timer General Register A                                                               | TGRA     | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0B0Ah                                     | MTU0      | Timer General Register B                                                               | TGRB     | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0B0Ch                                     | MTU0      | Timer General Register C                                                               | TGRC     | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0B0Eh                                     | MTU0      | Timer General Register D                                                               | TGRD     | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0B20h                                     | MTU0      | Timer General Register E                                                               | TGRE     | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0B22h                                     | MTU0      | Timer General Register F                                                               | TGRF     | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0B22h                                     | MTU0      | Timer Interrupt Enable Register 2                                                      | TIER2    | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0B24H                                     | MTU0      | Timer Buffer Operation Transfer Mode Register                                          | TBTM     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 20 30E011                                    | MTU1      | Timer Control Register                                                                 | TCR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| UD UBBUR                                     | 171 1 0 1 | •                                                                                      | TMDR     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0B80h                                     | MTI 11    |                                                                                        |          |         |        |                  |                            |
| 0D 0B81h                                     | MTU1      | Timer I/O Control Register                                                             |          |         |        |                  |                            |
| 0D 0B80h<br>0D 0B81h<br>0D 0B82h<br>0D 0B84h | MTU1 MTU1 | Timer I/O Control Register  Timer I/O Entrol Register  Timer Interrupt Enable Register | TIOR     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |

Table 4.1 List of I/O Registers (Address Order) (41 / 42)

|                       | Module |                                                    | Register   | Number  | Access | Number of Access | Cycles                     |
|-----------------------|--------|----------------------------------------------------|------------|---------|--------|------------------|----------------------------|
| ddress                | Symbol | Register Name                                      | Symbol     | of Bits | Size   | ICLK ≥ PCLK      | ICLK <pclk< th=""></pclk<> |
| 0D 0B86h              | MTU1   | Timer Counter                                      | TCNT       | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0B88h              | MTU1   | Timer General Register A                           | TGRA       | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0B8Ah              | MTU1   | Timer General Register B                           | TGRB       | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0B90h              | MTU1   | Timer Input Capture Control Register               | TICCR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0C00h              | MTU2   | Timer Control Register                             | TCR        | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0C01h              | MTU2   | Timer Mode Register                                | TMDR       | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0C02h              | MTU2   | Timer I/O Control Register                         | TIOR       | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0C04h              | MTU2   | Timer Interrupt Enable Register                    | TIER       | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0C05h              | MTU2   | Timer Status Register                              | TSR        | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0C06h              | MTU2   | Timer Counter                                      | TCNT       | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0C08h              | MTU2   | Timer General Register A                           | TGRA       | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0C0Ah              | MTU2   | Timer General Register B                           | TGRB       | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0C80h              | MTU5   | Timer Counter U                                    | TCNTU      | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0C82h              | MTU5   | Timer General Register U                           | TGRU       | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0C84h              | MTU5   | Timer Control Register U                           | TCRU       | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0C86h              | MTU5   | Timer I/O Control Register U                       | TIORU      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0C90h              | MTU5   | Timer Counter V                                    | TCNTV      | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0C92h              | MTU5   | Timer General Register V                           | TGRV       | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0C94h              | MTU5   | Timer Control Register V                           | TCRV       | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0C96h              | MTU5   | Timer I/O Control Register V                       | TIORV      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 00D 0CA0h             | MTU5   | Timer Counter W                                    | TCNTW      | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0CA2h              | MTU5   | Timer General Register W                           | TGRW       | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0CA4h              | MTU5   | Timer Control Register W                           | TCRW       | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0CA6h              | MTU5   | Timer I/O Control Register W                       | TIORW      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0CB2h              | MTU5   | Timer Interrupt Enable Register                    | TIER       | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0CB4h              | MTU5   | Timer Start Register                               | TSTR       | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 0D 0CB6h              | MTU5   | Timer Compare Match Clear Register                 | TCNTCMPCLR | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 7F C090h              | FLASH  | E2 DataFlash Control Register                      | DFLCTL     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 7F C0ACh              | TEMPSA | Temperature Sensor Calibration Data Register L     | TSCDRL     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 7F C0ADh              | TEMPSA | Temperature Sensor Calibration Data Register H     | TSCDRH     | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 7F C100h              | FLASH  | Flash P/E Mode Control Register                    | FPMCR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 7F C104h              | FLASH  | Flash Area Select Register                         | FASR       | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 7F C108h              | FLASH  | Flash Processing Start Address Register L          | FSARL      | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 7F C110h              | FLASH  | Flash Processing Start Address Register H          | FSARH      | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 7F C114h              | FLASH  | Flash Control Register                             | FCR        | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 7F C114II             | FLASH  | Flash Processing End Address Register L            | FEARL      | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 77 C11811<br>77 C120h | FLASH  |                                                    | FEARH      | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
|                       |        | Flash Processing End Address Register H            |            |         |        | 2 or 3 PCLKB     |                            |
| 7F C124h              | FLASH  | Flash Reset Register                               | FRESETR    | 8       | 8      |                  | 2 ICLK                     |
| 7F C12Ch              | FLASH  | Flash Status Register 1                            | FSTATR1    | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 7F C130h              | FLASH  | Flash Write Buffer Register 0                      | FWB0       | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 7F C138h              | FLASH  | Flash Write Buffer Register 1                      | FWB1       | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 7F C140h              | FLASH  | Flash Write Buffer Register 2                      | FWB2       | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 7F C144h              | FLASH  | Flash Write Buffer Register 3                      | FWB3       | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 7F C180h              | FLASH  | Protection Unlock Register                         | FPR        | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 7F C184h              | FLASH  | Protection Unlock Status Register                  | FPSR       | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 7F C1C0h              | FLASH  | Flash Start-Up Setting Monitor Register            | FSCMR      | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 7F C1C8h              | FLASH  | Flash Access Window Start Address Monitor Register | FAWSMR     | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 7F C1D0h              | FLASH  | Flash Access Window End Address Monitor Register   | FAWEMR     | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 7F C1D8h              | FLASH  | Flash Initial Setting Register                     | FISR       | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 7F C1DCh              | FLASH  | Flash Extra Area Control Register                  | FEXCR      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 7F C1E0h              | FLASH  | Flash Error Address Monitor Register L             | FEAML      | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |
| 7F C1E8h              | FLASH  | Flash Error Address Monitor Register H             | FEAMH      | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |



List of I/O Registers (Address Order) (42 / 42) Table 4.1

|            | Module         |                               | Register | Number  | Access | Number of Access | Cycles                     |
|------------|----------------|-------------------------------|----------|---------|--------|------------------|----------------------------|
| Address    | Symbol         | Register Name                 | Symbol   | of Bits | Size   | ICLK ≥ PCLK      | ICLK <pclk< th=""></pclk<> |
| 007F C1F0h | FLASH          | Flash Status Register 0       | FSTATR0  | 8       | 8      | 2 or 3 PCLKB     | 2 ICLK                     |
| 007F C350h | FLASHCON<br>ST | Unique ID Register 0          | UIDR0    | 32      | 32     | 2 or 3 PCLKB     | 2 ICLK                     |
| 007F C354h | FLASHCON<br>ST | Unique ID Register 1          | UIDR1    | 32      | 32     | 2 or 3 PCLKB     | 2 ICLK                     |
| 007F C358h | FLASHCON<br>ST | Unique ID Register 2          | UIDR2    | 32      | 32     | 2 or 3 PCLKB     | 2 ICLK                     |
| 007F C35Ch | FLASHCON<br>ST | Unique ID Register 3          | UIDR3    | 32      | 32     | 2 or 3 PCLKB     | 2 ICLK                     |
| 007F FFB2h | FLASH          | Flash P/E Mode Entry Register | FENTRYR  | 16      | 16     | 2 or 3 PCLKB     | 2 ICLK                     |

Odd addresses cannot be accessed in 16-bit units. Table 26.4 lists register allocation for 16-bit access in the User's Manual: Hardware. When the register is accessed while the USB is operating, a delay may be generated in accessing. Note 1. Note 2.

### Electrical Characteristics

### 5.1 Absolute Maximum Ratings

Table 5.1 Absolute Maximum Ratings

Conditions: VSS = AVSS0 = VREFL0 = VREFL= VSS\_USB = 0 V

|                                        | Item                         | Symbol           | Value                     | Unit |  |  |
|----------------------------------------|------------------------------|------------------|---------------------------|------|--|--|
| Power supply vo                        | oltage                       | VCC, VCC_USB     | -0.3 to +6.5              | V    |  |  |
| VBATT power s                          | upply voltage                | Vbatt            | -0.3 to +6.5              | V    |  |  |
| Input voltage Ports for 5 V tolerant*1 |                              | V <sub>in</sub>  | -0.3 to +6.5              | V    |  |  |
|                                        | P03, P05, P40 to P47         |                  | -0.3 to AVCC0 +0.3        |      |  |  |
| Ports other than above                 |                              |                  | -0.3 to VCC +0.3          |      |  |  |
| Reference power                        | er supply voltage            | VREFH0           | -0.3 to AVCC0 +0.3        | V    |  |  |
|                                        |                              | VREFH            |                           |      |  |  |
| Analog power s                         | upply voltage                | AVCC0            | -0.3 to +6.5              | V    |  |  |
| Analog input                           | When AN000 to AN007 are used | V <sub>AN</sub>  | -0.3 to AVCC0 +0.3        | V    |  |  |
| voltage When AN016 to AN031 are used   |                              |                  | -0.3 to VCC +0.3          |      |  |  |
| Operating temperature*2                |                              | T <sub>opr</sub> | -40 to +85<br>-40 to +105 | °C   |  |  |
| Storage tempera                        | ature                        | T <sub>stg</sub> | -55 to +125               | °C   |  |  |

Caution: Permanent damage to the MCU may be caused if absolute maximum ratings are exceeded.

To preclude any malfunctions due to noise interference, insert capacitors with high frequency characteristics between the VCC and VSS pins, between the AVCC0 and AVSS0 pins, between the VCC\_USB and VSS\_USB pins, between the VREFH0 and VREFL0 pins, and between the VREFH and VREFL pins. Place capacitors of about 0.1 µF as close as possible to every power supply pin and use the shortest and heaviest possible traces.

Connect the VCL pin to a VSS pin via a 4.7 µF capacitor. The capacitor must be placed close to the pin. For details, refer to section 5.15.1, Connecting VCL Capacitor and Bypass Capacitors.

Do not input signals or an I/O pull-up power supply to ports other than 5-V tolerant ports while the device is not powered. The current injection that results from input of such a signal or I/O pull-up may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Even if –0.3 to +6.5 V is input to 5-V tolerant ports, it will not cause problems such as damage to the MCU.

Note 1. Ports 12, 13, 16, 17, 30, 31, 32, and B5 are 5 V tolerant.

Note 2. The upper limit of operating temperature is 85°C or 105°C, depending on the product. For details, refer to section 1.2, List of Products.

Table 5.2 Recommended Operating Voltage Conditions

| Item                         | Symbol      | Conditions                                         | Min. | Тур. | Max.  | Unit |
|------------------------------|-------------|----------------------------------------------------|------|------|-------|------|
| Power supply voltages        | VCC*1, *2   | When USB is not used                               | 1.8  | _    | 5.5   | V    |
|                              |             | When USB is used<br>When USB regulator is not used | 3.0  | _    | 3.6   |      |
|                              |             | When USB is used<br>When USB regulator is used     | 4.0  | _    | 5.5   |      |
|                              | VSS         |                                                    | _    | 0    | _     |      |
| USB power supply voltages    | VCC_USB     | When USB regulator is not used                     | _    | VCC  | _     | V    |
|                              | VSS_USB     |                                                    | _    | 0    | _     |      |
| VBATT power supply voltage   | VBATT       |                                                    | 1.8  | _    | 5.5   | V    |
| Analog power supply voltages | AVCC0*1, *2 |                                                    | 1.8  | _    | 5.5   | V    |
|                              | AVSS0       |                                                    | _    | 0    | _     |      |
|                              | VREFH0      |                                                    | 1.8  | _    | AVCC0 |      |
|                              | VREFL0      | ]                                                  | _    | 0    | _     |      |
|                              | VREFH       | 1                                                  | 1.8  | _    | AVCC0 |      |
|                              | VREFL       |                                                    | _    | 0    | _     |      |

Note 1. Use AVCC0 and VCC under the following conditions: AVCC0 and VCC can be set individually within the operating range when VCC  $\geq$  2.0 V AVCC0 = VCC when VCC < 2.0 V

Note 2. When powering on the VCC and AVCC0 pins, power them on at the same time or the VCC pin first and then the AVCC0 pin.

### 5.2 DC Characteristics

Table 5.3 DC Characteristics (1)

Conditions:  $2.7 \text{ V} \le \text{VCC} = \text{VCC\_USB} \le 5.5 \text{ V}, 2.7 \text{ V} \le \text{AVCC0} \le 5.5 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VSS\_USB} = 0 \text{ V}, \text{T}_a = -40 \text{ to } +105^{\circ}\text{C}$ 

|                               | Item                                                                                                                                                                                     |                                               | Symbol          | Min.        | Тур. | Max.        | Unit | Test<br>Conditions |
|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|-----------------|-------------|------|-------------|------|--------------------|
| Schmitt trigger input voltage | RIIC input pin<br>(except for SMB)                                                                                                                                                       | us, 5 V tolerant)                             | V <sub>IH</sub> | VCC × 0.7   | _    | 5.8         | V    |                    |
|                               | Ports 12, 13, 16, (5 V tolerant)                                                                                                                                                         | 17, port B5                                   |                 | VCC × 0.8   | _    | 5.8         |      |                    |
|                               | Ports 14 to 15, p<br>ports 33 to 37, ports A0 to A7,<br>ports B0 to B4, E<br>ports C0 to C7,<br>ports D0 to D7,<br>ports E0 to E7,<br>port J3,<br>Ports 30 to 32 (w<br>event input is no | orts 50 to 55,<br>36, B7<br>when time capture |                 | VCC × 0.8   | _    | VCC + 0.3   |      |                    |
|                               | Ports 03, 05, 07,                                                                                                                                                                        | ports 40 to 47                                |                 | AVCC0 × 0.8 | _    | AVCC0 + 0.3 |      |                    |
|                               | Ports 30 to 32<br>(when time                                                                                                                                                             | When VCC is supplied                          |                 | VCC × 0.8   | _    | VCC + 0.3   |      |                    |
|                               | capture event input is selected)                                                                                                                                                         | When VBATT is supplied                        | -               | VBATT × 0.8 | _    | VBATT + 0.3 |      |                    |
|                               | Ports 03, 05, 07,                                                                                                                                                                        | ports 40 to 47                                | V <sub>IL</sub> | -0.3        | _    | AVCC0 × 0.2 |      |                    |
|                               | RIIC input pin (ex                                                                                                                                                                       | xcept for SMBus)                              |                 | -0.3        | _    | VCC × 0.3   |      |                    |
|                               | Other than RIIC 30 to 32                                                                                                                                                                 | input pin or ports                            |                 | -0.3        | _    | VCC × 0.2   |      |                    |
|                               | Ports 30 to 32<br>(when time                                                                                                                                                             | When VCC is supplied                          |                 | -0.3        | _    | VCC × 0.3   |      |                    |
|                               | capture event input is selected)                                                                                                                                                         | When VBATT is supplied                        |                 | -0.3        | _    | VBATT × 0.3 |      |                    |
|                               | Ports 03, 05, 07,                                                                                                                                                                        | ports 40 to 47                                | $\Delta V_{T}$  | AVCC0 × 0.1 | _    | _           |      |                    |
|                               | RIIC input pin (e:                                                                                                                                                                       | xcept for SMBus)                              |                 | VCC × 0.05  | _    | _           |      |                    |
|                               | Ports 12, 13, 16,                                                                                                                                                                        | 17, Port B5                                   |                 | VCC × 0.05  | _    | _           |      |                    |
|                               | Other than RIIC                                                                                                                                                                          | input pin                                     |                 | VCC × 0.1   | _    | _           |      |                    |
| Input level                   | MD                                                                                                                                                                                       |                                               | V <sub>IH</sub> | VCC × 0.9   | _    | VCC + 0.3   | V    |                    |
| voltage (except for Schmitt   | EXTAL (external                                                                                                                                                                          | clock input)                                  |                 | VCC × 0.8   | _    | VCC + 0.3   |      |                    |
| trigger input                 | RIIC input pin (S                                                                                                                                                                        | MBus)                                         |                 | 2.1         | _    | VCC + 0.3   |      |                    |
| pins)                         | MD                                                                                                                                                                                       |                                               | $V_{IL}$        | -0.3        | _    | VCC × 0.1   |      |                    |
|                               | EXTAL (external                                                                                                                                                                          | clock input)                                  | "               | -0.3        | _    | VCC × 0.2   |      |                    |
|                               | RIIC input pin (S                                                                                                                                                                        | MBus)                                         |                 | -0.3        |      | 0.8         |      |                    |

Table 5.4 DC Characteristics (2)

Conditions:  $1.8 \text{ V} \le \text{VCC} = \text{VCC\_USB} < 2.7 \text{ V}, 1.8 \text{ V} \le \text{AVCC0} < 2.7 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VSS\_USB} = 0 \text{ V}, \text{T}_a = -40 \text{ to } +105^{\circ}\text{C}$ 

|                               | Item                                                                                                                                                                 | Symbol          | Min.         | Тур. | Max.        | Unit | Test<br>Conditions |
|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------|------|-------------|------|--------------------|
| Schmitt trigger input voltage | Ports 12, 13, 16, 17, port B5 (5 V tolerant)                                                                                                                         | V <sub>IH</sub> | VCC × 0.8    | _    | 5.8         | V    |                    |
|                               | Ports 14 to 15, ports 20 to 27, ports 30 to 37, ports 50 to 55, ports A0 to A7, ports B0 to B4, B6, B7, ports C0 to C7, ports D0 to D7, ports E0 to E7, port J3, RES |                 | VCC × 0.8    | _    | VCC + 0.3   |      |                    |
|                               | Ports 03, 05, 07, ports 40 to 47                                                                                                                                     |                 | AVCC0 × 0.8  | _    | AVCC0 + 0.3 |      |                    |
|                               | Ports 03, 05, 07, ports 40 to 47                                                                                                                                     | V <sub>IL</sub> | -0.3         | _    | AVCC0 × 0.2 |      |                    |
|                               | Ports other than above                                                                                                                                               |                 | -0.3         | _    | VCC × 0.2   |      |                    |
|                               | Ports 03, 05, 07, ports 40 to 47                                                                                                                                     | $\Delta V_{T}$  | AVCC0 × 0.01 | _    | _           |      |                    |
|                               | Ports other than above                                                                                                                                               |                 | VCC × 0.01   | _    | _           |      |                    |
| Input level                   | MD                                                                                                                                                                   | V <sub>IH</sub> | VCC × 0.9    | _    | VCC + 0.3   | V    |                    |
| voltage (except for Schmitt   | EXTAL (external clock input)                                                                                                                                         |                 | VCC × 0.8    | _    | VCC + 0.3   |      |                    |
| trigger input                 | MD                                                                                                                                                                   | V <sub>IL</sub> | -0.3         | _    | VCC × 0.1   |      |                    |
| pins)                         | EXTAL (external clock input)                                                                                                                                         |                 | -0.3         | _    | VCC × 0.2   |      |                    |

### Table 5.5 DC Characteristics (3)

Conditions:  $1.8 \text{ V} \le \text{VCC} = \text{VCC\_USB} = \text{AVCC0} \le 5.5 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VSS\_USB} = 0 \text{ V}, \text{T}_a = -40 \text{ to } +105^{\circ}\text{C}$ 

|                                                                          | Item                          |                  |   | Тур. | Max. | Unit | Test Conditions                                                       |
|--------------------------------------------------------------------------|-------------------------------|------------------|---|------|------|------|-----------------------------------------------------------------------|
| Input leakage current                                                    | RES#, MD, port 35             | I <sub>in</sub>  | _ | _    | 1.0  | μΑ   | V <sub>in</sub> = 0 V, VCC                                            |
| Three-state leakage current (off-state)                                  | Ports for 5 V tolerant        | I <sub>TSI</sub> | _ | _    | 1.0  | μA   | V <sub>in</sub> = 0 V, 5.8V                                           |
|                                                                          | Ports except for 5 V tolerant |                  | _ | _    | 0.2  | μΑ   | V <sub>in</sub> = 0 V, VCC                                            |
| Input capacitance  All input pins (except for port 35, USB0_DM, USB0_DP) |                               | C <sub>in</sub>  | _ | _    | 15   | pF   | $V_{in} = 0 \text{ mV},$<br>f = 1  MHz,<br>$T_a = 25^{\circ}\text{C}$ |
|                                                                          | Port 35, USB0_DM, USB0_DP     |                  | _ | _    | 30   |      |                                                                       |

### Table 5.6 DC Characteristics (4)

Conditions:  $1.8 \text{ V} \le \text{VCC} = \text{VCC\_USB} = \text{AVCC0} \le 5.5 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VSS\_USB} = 0 \text{ V}, \text{T}_a = -40 \text{ to } +105^{\circ}\text{C}$ 

|                        | Symbol                            | Min.           | Тур. | Max. | Unit | Test Conditions |                       |
|------------------------|-----------------------------------|----------------|------|------|------|-----------------|-----------------------|
| Input pull-up resistor | All ports<br>(except for port 35) | R <sub>U</sub> | 10   | 20   | 50   | kΩ              | V <sub>in</sub> = 0 V |

Table 5.7 DC Characteristics (5) Conditions:  $1.8 \text{ V} \le \text{VCC} = \text{VCC\_USB} = \text{AVCC0} \le 5.5 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VSS\_USB} = 0 \text{ V}, \text{T}_{a} = -40 \text{ to } +105^{\circ}\text{C}$ 

|               |                | Ite               | m                                |                  | Symbol          | Typ.<br>*4 | Max. | Unit | Test<br>Conditions |
|---------------|----------------|-------------------|----------------------------------|------------------|-----------------|------------|------|------|--------------------|
| Supply        | High-speed     | Normal            | No peripheral                    | ICLK = 54 MHz    | I <sub>CC</sub> | 6.5        | _    | mA   |                    |
| current<br>*1 | operating mode | operating mode    | operation*2                      | ICLK = 32 MHz    |                 | 4.1        | _    |      |                    |
|               |                |                   |                                  | ICLK = 16 MHz    |                 | 2.9        | _    |      |                    |
|               |                |                   |                                  | ICLK = 8 MHz     |                 | 2.2        | _    |      |                    |
|               |                |                   |                                  | ICLK = 4 MHz     |                 | 1.9        | _    |      |                    |
|               |                |                   | All peripheral                   | ICLK = 54 MHz*11 |                 | 26.5       | _    |      |                    |
|               |                |                   | operation: Normal                | ICLK = 32 MHz*3  |                 | 21.0       | _    |      |                    |
|               |                |                   |                                  | ICLK = 16 MHz*3  |                 | 11.8       | _    |      |                    |
|               |                |                   |                                  | ICLK = 8 MHz*3   |                 | 6.6        | _    |      |                    |
|               |                |                   |                                  | ICLK = 4 MHz*3   |                 | 4.2        | _    |      |                    |
|               |                |                   | All peripheral                   | ICLK = 54 MHz*11 |                 | _          | 53.3 |      |                    |
|               |                |                   | operation: Max.                  | ICLK = 32 MHz*3  |                 | _          | 40.8 |      |                    |
|               |                |                   | Increase during                  | PCLKB = 32 MHz   |                 | _          | 2    |      |                    |
|               |                |                   | security function operation      |                  |                 |            |      |      |                    |
|               |                | Sleep mode        | No peripheral                    | ICLK = 54 MHz    |                 | 3.5        | _    |      |                    |
|               |                |                   | operation*2                      | ICLK = 32 MHz    |                 | 2.4        | _    |      |                    |
|               |                |                   |                                  | ICLK = 16 MHz    |                 | 1.9        | _    |      |                    |
|               |                |                   |                                  | ICLK = 8 MHz     |                 | 1.6        | _    |      |                    |
|               |                |                   |                                  | ICLK = 4 MHz     |                 | 1.5        | _    |      |                    |
|               |                |                   | All peripheral operation: Normal | ICLK = 54 MHz*11 |                 | 13.4       | _    |      |                    |
|               |                |                   |                                  | ICLK = 32 MHz*3  |                 | 12.5       | _    |      |                    |
|               |                |                   |                                  | ICLK = 16 MHz*3  |                 | 7.3        | _    |      |                    |
|               |                |                   |                                  | ICLK = 8 MHz*3   |                 | 4.6        | _    |      |                    |
|               |                |                   |                                  | ICLK = 4 MHz*3   |                 | 3.3        | _    |      |                    |
|               |                | Deep sleep        | No peripheral                    | ICLK = 54 MHz    |                 | 2.3        | _    |      |                    |
|               |                | mode              | operation*2                      | ICLK = 32 MHz    |                 | 1.5        | _    |      |                    |
|               |                |                   |                                  | ICLK = 16 MHz    |                 | 1.3        | _    |      |                    |
|               |                |                   |                                  | ICLK = 8 MHz     |                 | 1.2        | _    |      |                    |
|               |                |                   |                                  | ICLK = 4 MHz     |                 | 1.1        | _    |      |                    |
|               |                |                   | All peripheral                   | ICLK = 54 MHz*11 |                 | 10.6       | _    |      |                    |
|               |                |                   | operation: Normal                | ICLK = 32 MHz*3  |                 | 9.9        | _    |      |                    |
|               |                |                   |                                  | ICLK = 16 MHz*3  |                 | 5.9        | _    |      |                    |
|               |                |                   |                                  | ICLK = 8 MHz*3   |                 | 3.8        | _    |      |                    |
|               |                |                   |                                  | ICLK = 4 MHz*3   |                 | 2.7        | _    |      |                    |
|               |                | Increase during E | GO operation*5                   |                  |                 | 2.5        | _    |      |                    |
|               | Middle-speed   | Normal            | No peripheral                    | ICLK = 12 MHz    | I <sub>CC</sub> | 2.7        | _    | mA   |                    |
|               | operating mode | operating mode    | operation*6                      | ICLK = 8 MHz     |                 | 1.8        | _    |      |                    |
|               |                |                   |                                  | ICLK = 4 MHz     |                 | 1.4        | _    |      |                    |
|               |                |                   |                                  | ICLK = 1 MHz     |                 | 1.1        | _    |      |                    |
|               |                |                   | All peripheral                   | ICLK = 12 MHz    |                 | 9.6        | _    |      |                    |
|               |                |                   | operation: Normal*7              | ICLK = 8 MHz     |                 | 6.2        | _    |      |                    |
|               |                |                   |                                  | ICLK = 4 MHz     |                 | 3.8        | _    |      |                    |
|               |                |                   |                                  | ICLK = 1 MHz     |                 | 2.3        | _    |      |                    |

|                |                             | Ite                   | m                                        |               | Symbol          | Typ.<br>*4 | Max. | Unit | Test<br>Conditions |  |
|----------------|-----------------------------|-----------------------|------------------------------------------|---------------|-----------------|------------|------|------|--------------------|--|
| Supply current | Middle-speed operating mode | Normal operating mode | All peripheral operation: Max.*7         | ICLK = 12 MHz | I <sub>CC</sub> | _          | 16.7 | mA   |                    |  |
|                |                             | Sleep mode            | No peripheral                            | ICLK = 12 MHz |                 | 1.9        | _    |      |                    |  |
|                |                             |                       | operation*6                              | ICLK = 8 MHz  |                 | 1.2        | _    |      |                    |  |
|                |                             |                       |                                          | ICLK = 4 MHz  |                 | 1.1        | _    |      |                    |  |
|                |                             |                       |                                          | ICLK = 1 MHz  |                 | 1.0        | _    |      |                    |  |
|                |                             |                       | All peripheral                           | ICLK = 12 MHz |                 | 6.1        | _    |      |                    |  |
|                |                             |                       | operation: Normal*7                      | ICLK = 8 MHz  |                 | 4.4        | _    |      |                    |  |
|                |                             |                       |                                          | ICLK = 4 MHz  |                 | 3.0        | _    |      |                    |  |
|                |                             |                       |                                          | ICLK = 1 MHz  |                 | 2.0        | _    |      |                    |  |
|                |                             | Deep sleep            | No peripheral                            | ICLK = 12 MHz |                 | 1.6        | _    |      |                    |  |
|                |                             | mode                  | operation*6                              | ICLK = 8 MHz  |                 | 1.0        | _    |      |                    |  |
|                |                             |                       |                                          | ICLK = 4 MHz  |                 | 0.9        | _    |      |                    |  |
|                |                             |                       |                                          | ICLK = 1 MHz  |                 | 0.8        | _    |      |                    |  |
|                |                             |                       | All peripheral                           | ICLK = 12 MHz |                 | 5.1        | _    |      |                    |  |
|                |                             |                       | operation: Normal*7                      | ICLK = 8 MHz  |                 | 3.7        | _    |      |                    |  |
|                |                             |                       |                                          | ICLK = 4 MHz  |                 | 2.6        | _    |      |                    |  |
|                |                             |                       |                                          | ICLK = 1 MHz  | ICLK = 1 MHz    |            | 1.8  | _    |                    |  |
|                |                             | Increase during E     | GO operation*5                           |               |                 | 2.5        | _    |      |                    |  |
|                | Low-speed operating mode    | Normal operating mode | No peripheral operation*8                | ICLK = 32 kHz | I <sub>CC</sub> | 5.2        | _    | μΑ   |                    |  |
|                |                             |                       | All peripheral operation: Normal *9, *10 | ICLK = 32 kHz | -               | 22.3       | _    |      |                    |  |
|                |                             |                       | All peripheral operation: Max.*9, *10    | ICLK = 32 kHz |                 | _          | 74.4 |      |                    |  |
|                |                             | Sleep mode            | No peripheral operation*8                | ICLK = 32 kHz |                 | 3.0        | _    |      |                    |  |
|                |                             |                       | All peripheral operation: Normal*9       | ICLK = 32 kHz |                 | 13.1       | _    |      |                    |  |
|                |                             | Deep sleep<br>mode    | No peripheral operation*8                | ICLK = 32 kHz |                 | 2.4        | _    |      |                    |  |
|                |                             |                       | All peripheral operation: Normal*9       | ICLK = 32 kHz |                 | 10.5       | _    |      |                    |  |

- Note 1. Supply current values do not include the output charge/discharge current from all pins. The values apply when internal pull-up MOSs are in the off state.
- Note 2. Clock supply to the peripheral functions is stopped. This does not include BGO operation. The clock source is PLL. BCLK, FCLK, and PCLK are set to divided by 64.
- Note 3. Clocks are supplied to the peripheral functions. This does not include BGO operation. The clock source is PLL. BCLK, FCLK, and PCLK are the same frequency as that of ICLK.
- Note 4. Values when VCC is 3.3 V.
- Note 5. This is the increase when data is programmed to or erased from the ROM or E2 DataFlash during program execution.
- Note 6. Clock supply to the peripheral functions is stopped. The clock source is PLL when ICLK is 12 MHz and HOCO for other cases. BCLK, FCLK, and PCLK are set to divided by 64.
- Note 7. Clocks are supplied to the peripheral functions. The clock source is PLL when ICLK is 12 MHz and HOCO for other cases. BCLK, FCLK, and PCLK are the same frequency of that of the ICLK.
- Note 8. Clock supply to the peripheral functions is stopped. The clock source is the sub oscillation circuit. BCLK, FCLK, and PCLK are set to divided by 64.
- Note 9. Clocks are supplied to the peripheral functions. The clock source is the sub oscillation circuit. BCLK, FCLK, and PCLK are the same frequency as that of ICLK.
- Note 10. This is the value when the MSTPCRA.MSTPA17 (12-bit A/D converter module stop bit) is in the module stop state.
- Note 11. Clocks are supplied to the peripheral functions. This does not include BGO operation. The clock source is PLL. BCLK, FCLK, and PCLKB are set to divided by 2 and PCLKA and PCLKD are the same frequency as that of ICLK.





Figure 5.1 Voltage Dependency in High-Speed Operating Mode (Reference Data)



Figure 5.2 Voltage Dependency in Middle-Speed Operating Mode (Reference Data)



Figure 5.3 Voltage Dependency in Low-Speed Operating Mode (Reference Data)

Table 5.8 DC Characteristics (6)

Conditions:  $1.8 \text{ V} \le \text{VCC} = \text{VCC\_USB} = \text{AVCC0} \le 5.5 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VSS\_USB} = 0 \text{ V}, \text{T}_a = -40 \text{ to } +105^{\circ}\text{C}$ 

|           | Item              |                        | Symbol          | Typ.*3 | Max. | Unit | Test Conditions                                        |
|-----------|-------------------|------------------------|-----------------|--------|------|------|--------------------------------------------------------|
| Supply    | Software standby  | T <sub>a</sub> = 25°C  | I <sub>CC</sub> | 0.8    | 3.7  | μA   |                                                        |
| current*1 | mode*2            | T <sub>a</sub> = 55°C  |                 | 1.2    | 4.3  |      |                                                        |
|           |                   | T <sub>a</sub> = 85°C  |                 | 3.5    | 18.6 |      |                                                        |
|           |                   | T <sub>a</sub> = 105°C |                 | 7.9    | 45.2 |      |                                                        |
|           | Increment for IWD | T operation            |                 | 0.4    | _    |      |                                                        |
|           | Increment for LPT | operation              |                 | 0.4    | _    |      | Use IWDT-Dedicated On-Chip Oscillator for clock source |
|           | Increment for RTC | operation*4            |                 | 0.4    | _    |      | RCR3.RTCDV[2:0] set to low drive capacity              |
|           |                   |                        |                 | 1.2    | _    |      | RCR3.RTCDV[2:0] set to normal drive capacity           |

- Note 1. Supply current values are with all output pins unloaded and all input pull-up MOSs in the off state.
- Note 2. The IWDT, LVD, and CMPB are stopped.
- Note 3. When VCC is 3.3 V.
- Note 4. This increment includes the oscillation circuit.



Figure 5.4 Voltage Dependency in Software Standby Mode (Reference Data)



Figure 5.5 Temperature Dependency in Software Standby Mode (Reference Data)

Table 5.9 DC Characteristics (7) Conditions:  $1.8 \text{ V} \le \text{VCC} = \text{VCC\_USB} = \text{AVCC0} \le 5.5 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VSS\_USB} = 0 \text{ V}, \text{T}_a = -40 \text{ to } +105^{\circ}\text{C}$ 

|           |                 | _                      |                 | ,    |      | _    | , α                                          |
|-----------|-----------------|------------------------|-----------------|------|------|------|----------------------------------------------|
|           | Item            |                        | Symbol          | Тур. | Max. | Unit | Test Conditions                              |
| Supply    | RTC operation   | $T_a = 25^{\circ}C$    | I <sub>CC</sub> | 0.8  | _    | μΑ   | VBATT = 2.0 V                                |
| current*1 | when VCC is off | T <sub>a</sub> = 55°C  |                 | 0.9  | _    |      | RCR3.RTCDV[2:0] set to low drive capacity    |
|           |                 | T <sub>a</sub> = 85°C  |                 | 1.0  | _    |      |                                              |
|           |                 | T <sub>a</sub> = 105°C |                 | 1.2  | _    |      |                                              |
|           |                 | T <sub>a</sub> = 25°C  |                 | 0.9  | _    |      | VBATT = 3.3 V                                |
|           |                 | T <sub>a</sub> = 55°C  |                 | 1.0  | _    | -    | RCR3.RTCDV[2:0] set to low drive capacity    |
|           |                 | T <sub>a</sub> = 85°C  |                 | 1.1  | _    |      |                                              |
|           |                 | T <sub>a</sub> = 105°C |                 | 1.3  | _    |      |                                              |
|           |                 | T <sub>a</sub> = 25°C  |                 | 1.5  | _    |      | VBATT = 2.0 V                                |
|           |                 | T <sub>a</sub> = 55°C  |                 | 1.8  | _    |      | RCR3.RTCDV[2:0] set to normal drive capacity |
|           |                 | T <sub>a</sub> = 85°C  |                 | 2.1  | _    |      | Supposition                                  |
|           |                 | T <sub>a</sub> = 105°C |                 | 2.4  | _    |      |                                              |
|           |                 | T <sub>a</sub> = 25°C  |                 | 1.6  | _    |      | VBATT = 3.3 V                                |
|           |                 | $T_a = 55^{\circ}C$    |                 | 1.9  | _    |      | RCR3.RTCDV[2:0] set to normal drive capacity |
|           |                 | T <sub>a</sub> = 85°C  |                 | 2.2  |      |      |                                              |
|           |                 | T <sub>a</sub> = 105°C |                 | 2.5  |      |      |                                              |

Note 1. Supply current values do not include output charge/discharge current from all pins. The values apply when internal pull-up MOSs are in the off state.



Figure 5.6 Temperature Dependency of RTC Operation with VCC Off (Reference Data)

Table 5.10 DC Characteristics (8)

Conditions:  $1.8 \text{ V} \le \text{VCC} = \text{VCC\_USB} = \text{AVCC0} \le 5.5 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VSS\_USB} = 0 \text{ V}$ 

| Item                                  | Symbol | Min. | Тур. | Max. | Unit | Test Conditions   |
|---------------------------------------|--------|------|------|------|------|-------------------|
| Permissible total power consumption*1 | Pd     | _    | _    | 350  | mW   | D-version product |
| Permissible total power consumption*1 | Pd     | _    | _    | 130  | mW   | G-version product |

Note: Please contact a Renesas Electronics sales office for information on the derating of the G-version product. Derating is the systematic reduction of load to improve reliability.

Note 1. Total power dissipated by the entire chip (including output currents)

**Table 5.11** DC Characteristics (9)

Conditions:  $1.8 \text{ V} \le \text{VCC} = \text{VCC\_USB} = \text{AVCC0} \le 5.5 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VSS\_USB} = 0 \text{ V}, \text{T}_a = -40 \text{ to } +105 ^{\circ}\text{C}$ 

|                         | Item                                                                                                                                                                                                                                                                                | Symbol               | Min. | Typ.* <sup>7</sup>                | Max. | Unit | Test Conditions |
|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------|-----------------------------------|------|------|-----------------|
| Analog power            | During A/D conversion (at high-speed conversion)                                                                                                                                                                                                                                    | I <sub>AVCC</sub>    | _    | 0.7                               | 1.7  | mA   |                 |
| supply current          | During A/D conversion (in low-current mode)                                                                                                                                                                                                                                         |                      | _    | 0.6                               | 1.0  |      |                 |
|                         | During D/A conversion (per channel)*1                                                                                                                                                                                                                                               |                      | _    | 0.4                               | 0.8  |      |                 |
|                         | Waiting for A/D and D/A conversion (all units)                                                                                                                                                                                                                                      |                      | _    | _                                 | 0.4  | μA   |                 |
| Reference               | During A/D conversion (at high-speed conversion)                                                                                                                                                                                                                                    | I <sub>REFH0</sub>   | _    | 25                                | 150  | μA   |                 |
| power supply<br>current | Waiting for A/D conversion (all units)                                                                                                                                                                                                                                              |                      | _    | _                                 | 60   | nA   |                 |
| 04.10111                | During D/A conversion (per channel)                                                                                                                                                                                                                                                 | I <sub>REFH</sub>    | _    | 50                                | 100  | μA   |                 |
|                         | Waiting for D/A conversion (all units)                                                                                                                                                                                                                                              |                      | _    | _                                 | 100  | nA   |                 |
| LVD1, 2                 | per channel                                                                                                                                                                                                                                                                         | I <sub>LVD</sub>     | _    | 0.15                              | -    | μΑ   |                 |
| Temperature sensor*6    | _                                                                                                                                                                                                                                                                                   | I <sub>TEMP</sub>    | _    | 75                                | _    | μA   |                 |
| Comparator B            | Window mode                                                                                                                                                                                                                                                                         | I <sub>CMP</sub> *5  | _    | 12.5                              | 28.6 | μΑ   |                 |
| operating current*6     | Comparator high-speed mode (per channel)                                                                                                                                                                                                                                            |                      | _    | 3.2                               | 16.2 | μΑ   |                 |
| Current                 | Comparator low-speed mode (per channel)                                                                                                                                                                                                                                             |                      | _    | 1.7                               | 4.4  | μΑ   |                 |
| CTSU operating current  | When sleep mode Base clock frequency: 2MHz Pin capacitance: 50pF                                                                                                                                                                                                                    | I <sub>CTSU</sub>    | _    | 150                               | _    | μA   |                 |
| USB operating current*4 | During USB communication operation under the following settings and conditions  Host controller operation is set to full-speed mode Bulk OUT transfer (64 bytes) × 1, bulk IN transfer (64 bytes) × 1  Connect peripheral devices via a 1-meter USB cable from the USB port.        | I <sub>USBH</sub> *2 | _    | 4.3<br>(VCC)<br>0.9<br>(VCC_USB)  |      | mA   |                 |
|                         | During USB communication operation under the following settings and conditions  • Function controller operation is set to full-speed mode  Bulk OUT transfer (64 bytes) × 1,  bulk IN transfer (64 bytes) × 1  • Connect the host device via a 1-meter USB cable from the USB port. | l <sub>USBF</sub> *2 | _    | 3.6<br>(VCC)<br>1.1<br>(VCC_USB)  |      | mA   |                 |
|                         | During suspended state under the following setting and conditions  • Function controller operation is set to full-speed mode (pull up the USB0_DP pin)  • Software standby mode  • Connect the host device via a 1-meter USB cable from the USB port.                               | I <sub>SUSP</sub> *3 | _    | 0.35<br>(VCC)<br>170<br>(VCC_USB) | _    | μΑ   |                 |

- Note 1. The value of the D/A converter is the value of the power supply current including the reference current.
- Note 2. Current consumed only by the USB module.
- Note 3. Includes the current supplied from the pull-up resistor of the USB0\_DP pin to the pull-down resistor of the host device, in addition to the current consumed by this MCU during the suspended state.
- Note 4. Current consumed by the power supplies (VCC and VCC\_USB).
- Note 5. Current consumed only by the comparator B module.
- Note 6. Current consumed by the power supply (VCC). Note 7. When VCC = AVCC0 = VCC\_USB = 3.3 V.

#### DC Characteristics (10) **Table 5.12**

Conditions:  $1.8 \text{ V} \le \text{VCC} = \text{VCC\_USB} = \text{AVCC0} \le 5.5 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VSS\_USB} = 0 \text{ V}, \text{T}_a = -40 \text{ to } +105^{\circ}\text{C}$ 

| Item                | Symbol    | Min. | Тур. | Max. | Unit | Test Conditions |
|---------------------|-----------|------|------|------|------|-----------------|
| RAM standby voltage | $V_{RAM}$ | 1.8  |      | _    | ٧    |                 |

Table 5.13 DC Characteristics (11)

Conditions: 0 V  $\leq$  VCC = VCC\_USB = AVCC0  $\leq$  5.5 V, VSS = AVSS0 = VSS\_USB = 0 V,  $T_a = -40$  to  $+105^{\circ}$ C

| Item                         |                                                     |       | Min. | Тур. | Max. | Unit | Test Conditions |
|------------------------------|-----------------------------------------------------|-------|------|------|------|------|-----------------|
| Power-on VCC rising gradient | At normal startup*1                                 | SrVCC | 0.02 | _    | 20   | ms/V |                 |
|                              | During fast startup time*2                          |       | 0.02 | _    | 2    |      |                 |
|                              | Voltage monitoring 0 reset enabled at startup*3, *4 |       | 0.02 | _    | _    |      |                 |

- Note 1. When OFS1.(FASTSTUP, LVDAS) bits are 11b.
- Note 2. When OFS1.(FASTSTUP, LVDAS) bits are 01b.
- Note 3. When OFS1.LVDAS bit is 0.
- Note 4. Turn on the power supply voltage according to the normal startup rising gradient because the settings in the OFS1 register are not read in boot mode.

### Table 5.14 DC Characteristics (12)

Conditions: 1.8 V  $\leq$  VCC = VCC\_USB = AVCC0  $\leq$  5.5 V, VSS = AVSS0 = VSS\_USB = 0 V,  $T_a = -40$  to  $+105^{\circ}$ C

The ripple voltage must meet the allowable ripple frequency  $f_{r (VCC)}$  within the range between the VCC upper limit and lower limit. When VCC change exceeds VCC ±10%, the allowable voltage change rising/falling gradient dt/dVCC must be met.

| Item                                             | Symbol               | Min. | Тур. | Max. | Unit | Test Conditions                                 |
|--------------------------------------------------|----------------------|------|------|------|------|-------------------------------------------------|
| Allowable ripple frequency                       | f <sub>r (VCC)</sub> | _    | _    | 10   | kHz  | Figure 5.7<br>V <sub>r (VCC)</sub> ≤ VCC × 0.2  |
|                                                  |                      | _    | _    | 1    | MHz  | Figure 5.7<br>V <sub>r (VCC)</sub> ≤ VCC × 0.08 |
|                                                  |                      |      |      | 10   | MHz  | Figure 5.7<br>V <sub>r (VCC)</sub> ≤ VCC × 0.06 |
| Allowable voltage change rising/falling gradient | dt/dVCC              | 1.0  | _    | _    | ms/V | When VCC change exceeds VCC ±10%                |



Figure 5.7 Ripple Waveform

### Table 5.15 DC Characteristics (13)

Conditions: 1.8 V  $\leq$  VCC = VCC\_USB = AVCC0  $\leq$  5.5 V, VSS = AVSS0 = VSS\_USB = 0 V,  $T_a = -40$  to  $+105^{\circ}$ C

| Item                                              | Symbol           | Min. | Тур. | Max. | Unit | Test Conditions |
|---------------------------------------------------|------------------|------|------|------|------|-----------------|
| Permissible error of VCL pin external capacitance | C <sub>VCL</sub> | 1.4  | 4.7  | 7.0  | μF   |                 |

Note: The recommended capacitance is 4.7 µF. Variations in connected capacitors should be within the above range.

Table 5.16 Permissible Output Currents (1)

Conditions:  $1.8 \text{ V} \le \text{VCC} = \text{VCC\_USB} = \text{AVCC0} \le 5.5 \text{ V}, \text{ VSS} = \text{AVSS0} = \text{VSS\_USB} = 0 \text{ V}, \text{ } \text{T}_{a} = -40 \text{ to } +85 ^{\circ}\text{C}$ 

|                                 | Symbol                         | Max.                                                    | Unit             |      |    |  |
|---------------------------------|--------------------------------|---------------------------------------------------------|------------------|------|----|--|
| Permissible output low current  | Ports 40 to 47, ports 03, 05   | , 07, port 36, 37                                       | I <sub>OL</sub>  | 4.0  | mA |  |
| (average value per pin)         | Ports other than above         | Normal output mode                                      |                  | 4.0  |    |  |
|                                 |                                | High-drive output mode                                  |                  | 8.0  |    |  |
| Permissible output low current  | Ports 40 to 47, ports 03, 05   | , 07, ports 36, 37                                      |                  | 4.0  |    |  |
| (maximum value per pin)         | Ports other than above         | Normal output mode                                      |                  | 4.0  |    |  |
|                                 |                                | High-drive output mode                                  |                  | 8.0  |    |  |
| Permissible output low current  | Total of ports 40 to 47, ports | s 03, 05, 07                                            | Σl <sub>OL</sub> | 40   |    |  |
|                                 | Total of ports 12 to 17, ports |                                                         | 40               |      |    |  |
|                                 | Total of ports 50 to 55, ports |                                                         | 40               |      |    |  |
|                                 | Total of ports E0 to E7, port  |                                                         | 40               |      |    |  |
|                                 | Total of all output pins       |                                                         | 80               |      |    |  |
| Permissible output high current | Ports 40 to 47, ports 03, 05   | I <sub>OH</sub>                                         | -4.0             |      |    |  |
| (average value per pin)         | Ports other than above         | Normal output mode                                      |                  | -4.0 |    |  |
|                                 |                                | High-drive output mode                                  |                  | -8.0 |    |  |
| Permissible output high current | Ports 40 to 47, ports 03, 05   |                                                         | -4.0             |      |    |  |
| (maximum value per pin)         | Ports other than above         | Normal output mode                                      |                  | -4.0 |    |  |
|                                 |                                | High-drive output mode                                  |                  | -8.0 |    |  |
| Permissible output high current | Total of ports 40 to 47, ports | Σl <sub>OH</sub>                                        | -40              |      |    |  |
|                                 | Total of ports 12 to 17, ports |                                                         | -40              |      |    |  |
|                                 | Total of ports 50 to 55, ports |                                                         | -40              |      |    |  |
|                                 | Total of ports E0 to E7, port  | Total of ports E0 to E7, ports A0 to A7, ports D0 to D4 |                  |      |    |  |
|                                 | Total of all output pins       | Total of all output pins                                |                  |      |    |  |

Note: Do not exceed the permissible total supply current.

Table 5.17 Permissible Output Currents (2)

Conditions:  $1.8 \text{ V} \le \text{VCC} = \text{VCC\_USB} = \text{AVCC0} \le 5.5 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VSS\_USB} = 0 \text{ V}, \text{T}_a = -40 \text{ to } +105^{\circ}\text{C}$ 

|                                 | Symbol                         | Max.                                                              | Unit             |      |  |  |
|---------------------------------|--------------------------------|-------------------------------------------------------------------|------------------|------|--|--|
| Permissible output low current  | Ports 40 to 47, ports 03, 05   | Ports 40 to 47, ports 03, 05, 07, port 36, 37                     |                  |      |  |  |
| (average value per pin)         | Ports other than above         | Normal output mode                                                |                  | 4.0  |  |  |
|                                 |                                | High-drive output mode                                            |                  | 8.0  |  |  |
| Permissible output low current  | Ports 40 to 47, ports 03, 05   | , 07, ports 36, 37                                                |                  | 4.0  |  |  |
| (maximum value per pin)         | Ports other than above         | Normal output mode                                                |                  | 4.0  |  |  |
|                                 |                                | High-drive output mode                                            |                  | 8.0  |  |  |
| Permissible output low current  | Total of ports 40 to 47, ports | 3 03, 05, 07                                                      | Σl <sub>OL</sub> | 30   |  |  |
|                                 | Total of ports 12 to 17, ports | Total of ports 12 to 17, ports 20 to 27, ports 30 to 37, port PJ3 |                  |      |  |  |
|                                 | Total of ports 50 to 55, ports |                                                                   | 30               |      |  |  |
|                                 | Total of ports E0 to E7, port  | Total of ports E0 to E7, ports A0 to A7, ports D0 to D4           |                  |      |  |  |
|                                 | Total of all output pins       |                                                                   |                  | 60   |  |  |
| Permissible output high current | Ports 40 to 47, ports 03, 05   | I <sub>OH</sub>                                                   | -4.0             |      |  |  |
| (average value per pin)         | Ports other than above         | Normal output mode                                                |                  | -4.0 |  |  |
|                                 |                                | High-drive output mode                                            |                  | -8.0 |  |  |
| Permissible output high current | Ports 40 to 47, ports 03, 05   |                                                                   | -4.0             |      |  |  |
| (maximum value per pin)         | Ports other than above         | Normal output mode                                                |                  | -4.0 |  |  |
|                                 |                                | High-drive output mode                                            |                  | -8.0 |  |  |
| Permissible output high current | Total of ports 40 to 47, ports | 3 03, 05, 07                                                      | Σl <sub>OH</sub> | -30  |  |  |
|                                 | Total of ports 12 to 17, ports |                                                                   | -30              |      |  |  |
|                                 | Total of ports 50 to 55, ports |                                                                   | -30              |      |  |  |
|                                 | Total of ports E0 to E7, port  | Total of ports E0 to E7, ports A0 to A7, ports D0 to D4           |                  |      |  |  |
|                                 | Total of all output pins       |                                                                   |                  | -60  |  |  |

Note: Do not exceed the permissible total supply current.

Table 5.18 Output Values of Voltage (1)

Conditions: 1.8 V  $\leq$  VCC = VCC\_USB = AVCC0 < 2.7 V, VSS = AVSS0 = VSS\_USB = 0 V,  $T_a = -40$  to +105°C

| Item        |                  |                        |                                     | Symbol          | Min.        | Max. | Unit | Test Conditions            |
|-------------|------------------|------------------------|-------------------------------------|-----------------|-------------|------|------|----------------------------|
| Output low  | All output ports | Normal output mode     |                                     | V <sub>OL</sub> | _           | 0.8  | V    | I <sub>OL</sub> = 0.5 mA   |
|             |                  | High-drive output mode |                                     |                 | _           | 0.8  |      | I <sub>OL</sub> = 1.0 mA   |
| Output high | All output ports | Normal output mode     | Ports 03, 05, 07,<br>Ports 40 to 47 | V <sub>OH</sub> | AVCC0 - 0.5 | _    | V    | $I_{OH} = -0.5 \text{ mA}$ |
|             |                  |                        | Ports other than above              |                 | VCC - 0.5   | _    |      |                            |
|             |                  | High-drive output mode |                                     |                 | VCC - 0.5   | _    |      | $I_{OH} = -1.0 \text{ mA}$ |

### Table 5.19 Output Values of Voltage (2)

Conditions:  $2.7 \text{ V} \le \text{VCC} = \text{VCC\_USB} = \text{AVCC0} < 4.0 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VSS\_USB} = 0 \text{ V}, \text{T}_a = -40 \text{ to } +105^{\circ}\text{C}$ 

|             | Item                   |                                                                        |                                     |                 | Min.        | Max. | Unit                       | Test Conditions           |
|-------------|------------------------|------------------------------------------------------------------------|-------------------------------------|-----------------|-------------|------|----------------------------|---------------------------|
| Output low  | All output ports       | Normal output mode                                                     |                                     | V <sub>OL</sub> | _           | 0.8  | V                          | I <sub>OL</sub> = 1.0 mA  |
|             | (except for RIIC)      | High-drive outp                                                        | out mode                            |                 | _           | 0.8  |                            | I <sub>OL</sub> = 2.0 mA  |
|             | RIIC pins              | Standard mode (Normal output mode)  Fast mode (High-drive output mode) |                                     |                 | _           | 0.4  |                            | I <sub>OL</sub> = 3.0 mA  |
|             |                        |                                                                        |                                     |                 | _           | 0.6  |                            | I <sub>OL</sub> = 6.0 mA  |
| Output high | All output ports       | Normal output mode                                                     | Ports 03, 05, 07,<br>Ports 40 to 47 |                 | AVCC0 - 0.8 | _    | V                          | I <sub>OH</sub> = -1.0 mA |
|             |                        |                                                                        | Ports other than above              |                 | VCC - 0.8   |      |                            |                           |
|             | High-drive output mode |                                                                        |                                     | VCC - 0.8       |             |      | $I_{OH} = -2.0 \text{ mA}$ |                           |

### Table 5.20 Output Values of Voltage (3)

Conditions:  $4.0 \text{ V} \le \text{VCC} = \text{VCC\_USB} = \text{AVCC0} \le 5.5 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VSS\_USB} = 0 \text{ V}, \text{T}_{a} = -40 \text{ to } +105^{\circ}\text{C}$ 

|             | ltem              |                                                                       |                                     | Symbol             | Min.        | Max.            | Unit | Test Conditions            |   |                          |
|-------------|-------------------|-----------------------------------------------------------------------|-------------------------------------|--------------------|-------------|-----------------|------|----------------------------|---|--------------------------|
| Output low  | All output ports  | Normal output mode                                                    |                                     | Normal output mode |             | V <sub>OL</sub> | _    | 0.8                        | V | I <sub>OL</sub> = 2.0 mA |
|             | (except for RIIC) | High-drive outp                                                       | out mode                            |                    | _           | 0.8             |      | I <sub>OL</sub> = 4.0 mA   |   |                          |
|             | RIIC pins         | Standard mode(Normal output mode)  Fast mode (High-drive output mode) |                                     |                    | _           | 0.4             |      | I <sub>OL</sub> = 3.0 mA   |   |                          |
|             |                   |                                                                       |                                     |                    | _           | 0.6             |      | I <sub>OL</sub> = 6.0 mA   |   |                          |
| Output high | All output ports  | Normal output mode                                                    | Ports 03, 05, 07,<br>Ports 40 to 47 | V <sub>OH</sub>    | AVCC0 - 0.8 | _               | V    | $I_{OH} = -2.0 \text{ mA}$ |   |                          |
|             |                   |                                                                       | Ports other than above              |                    | VCC - 0.8   | _               |      |                            |   |                          |
|             |                   | High-drive outp                                                       | out mode                            |                    | VCC - 0.8   |                 |      | I <sub>OH</sub> = -4.0 mA  |   |                          |

## 5.2.1 Normal I/O Pin Output Characteristics (1)

Figure 5.8 to Figure 5.12 show the characteristics when normal output is selected by the drive capacity control register.



Figure 5.8  $V_{OH}/V_{OL}$  and  $I_{OH}/I_{OL}$  Voltage Characteristics at  $T_a = 25^{\circ}$ C When Normal Output is Selected (Reference Data)



Figure 5.9 V<sub>OH</sub>/V<sub>OL</sub> and I<sub>OH</sub>/I<sub>OL</sub> Temperature Characteristics at VCC = 1.8 V When Normal Output is Selected (Reference Data)



Figure 5.10  $V_{OH}/V_{OL}$  and  $I_{OH}/I_{OL}$  Temperature Characteristics at VCC = 2.7 V When Normal Output is Selected (Reference Data)



Figure 5.11  $V_{OH}/V_{OL}$  and  $I_{OH}/I_{OL}$  Temperature Characteristics at VCC = 3.3 V When Normal Output is Selected (Reference Data)



Figure 5.12 V<sub>OH</sub>/V<sub>OL</sub> and I<sub>OH</sub>/I<sub>OL</sub> Temperature Characteristics at VCC = 5.5 V When Normal Output is Selected (Reference Data)

### 5.2.2 Normal I/O Pin Output Characteristics (2)

Figure 5.13 to Figure 5.17 show the characteristics when high-drive output is selected by the drive capacity control register.



Figure 5.13  $V_{OH}/V_{OL}$  and  $I_{OH}/I_{OL}$  Voltage Characteristics at  $T_a = 25$ °C When High-Drive Output is Selected (Reference Data)



Figure 5.14 V<sub>OH</sub>/V<sub>OL</sub> and I<sub>OH</sub>/I<sub>OL</sub> Temperature Characteristics at VCC = 1.8 V When High-Drive Output is Selected (Reference Data)



Figure 5.15 V<sub>OH</sub>/V<sub>OL</sub> and I<sub>OH</sub>/I<sub>OL</sub> Temperature Characteristics at VCC = 2.7 V When High-Drive Output is Selected (Reference Data)



Figure 5.16  $V_{OH}/V_{OL}$  and  $I_{OH}/I_{OL}$  Temperature Characteristics at VCC = 3.3 V When High-Drive Output is Selected (Reference Data)



Figure 5.17  $V_{OH}/V_{OL}$  and  $I_{OH}/I_{OL}$  Temperature Characteristics at VCC = 5.5 V When High-Drive Output is Selected (Reference Data)

# 5.2.3 Normal I/O Pin Output Characteristics (3)

Figure 5.18 to Figure 5.21 show the characteristics of the RIIC output pin.



Figure 5.18  $V_{OL}$  and  $I_{OL}$  Voltage Characteristics of RIIC Output Pin at  $T_a = 25^{\circ}$ C (Reference Data)



Figure 5.19  $V_{OL}$  and  $I_{OL}$  Temperature Characteristics of RIIC Output Pin at VCC = 2.7 V (Reference Data)



Figure 5.20 V<sub>OL</sub> and I<sub>OL</sub> Temperature Characteristics of RIIC Output Pin at VCC = 3.3 V (Reference Data)



Figure 5.21 V<sub>OL</sub> and I<sub>OL</sub> Temperature Characteristics of RIIC Output Pin at VCC = 5.5 V (Reference Data)

### 5.3 AC Characteristics

## 5.3.1 Clock Timing

Table 5.21 Operating Frequency Value (High-Speed Operating Mode)

Conditions:  $1.8 \text{ V} \le \text{VCC} = \text{VCC\_USB} = \text{AVCC0} \le 5.5 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VREFL0} = \text{VSS\_USB} = 0 \text{ V}, \text{T}_a = -40 \text{ to } +105^{\circ}\text{C}$ 

|                          |                                 |                  |                        | VCC                    |                        |                      |      |  |  |  |
|--------------------------|---------------------------------|------------------|------------------------|------------------------|------------------------|----------------------|------|--|--|--|
| Item                     |                                 | Symbol           | 1.8 V ≤ VCC<br>< 2.4 V | 2.4 V ≤ VCC<br>< 2.7 V | 2.7 V ≤ VCC<br>≤ 5.5 V | When USB is in Use*3 | Unit |  |  |  |
| Maximum                  | System clock (ICLK)             | f <sub>max</sub> | 8                      | 16                     | 54                     | 54                   | MHz  |  |  |  |
| operating<br>frequency*4 | FlashIF clock (FCLK)*1, *2      |                  | 8                      | 16                     | 32                     | 32                   |      |  |  |  |
| noquonoy                 | Peripheral module clock (PCLKA) |                  | 8                      | 16                     | 54                     | 54                   |      |  |  |  |
|                          | Peripheral module clock (PCLKB) |                  | 8                      | 16                     | 32                     | 32                   |      |  |  |  |
|                          | Peripheral module clock (PCLKD) |                  | 8                      | 32                     | 54                     | 54                   |      |  |  |  |
|                          | External bus clock (BCLK)       |                  | 8                      | 16                     | 32                     | 32                   |      |  |  |  |
|                          | BCLK pin output                 |                  | 8                      | 8                      | 16                     | 16                   |      |  |  |  |
|                          | USB clock (UCLK)                | f <sub>usb</sub> | _                      | _                      | _                      | 48                   |      |  |  |  |

Note 1. The lower-limit frequency of FCLK is 1 MHz during programming or erasing of the flash memory. When FCLK is in use at below 4 MHz, the frequency can be set to 1 MHz, 2 MHz, or 3 MHz. A non-integer frequency such as 1.5 MHz cannot be set.

Table 5.22 Operating Frequency Value (Middle-Speed Operating Mode)

Conditions:  $1.8 \text{ V} \le \text{VCC} = \text{VCC\_USB} = \text{AVCC0} \le 5.5 \text{ V}, \text{ VSS} = \text{AVSS0} = \text{VREFL0} = \text{VSS\_USB} = 0 \text{ V}, \text{ T}_{a} = -40 \text{ to } +105^{\circ}\text{C}$ 

|                          |                                 |                  | VCC                    |                        |                        |                      |      |  |  |
|--------------------------|---------------------------------|------------------|------------------------|------------------------|------------------------|----------------------|------|--|--|
| Item                     |                                 | Symbol           | 1.8 V ≤ VCC<br>< 2.4 V | 2.4 V ≤ VCC<br>< 2.7 V | 2.7 V ≤ VCC<br>≤ 5.5 V | When USB is in Use*3 | Unit |  |  |
| Maximum                  | System clock (ICLK)             | f <sub>max</sub> | 8                      | 12                     | 12                     | 12                   | MHz  |  |  |
| operating<br>frequency*4 | FlashIF clock (FCLK)*1, *2      |                  | 8                      | 12                     | 12                     | 12                   |      |  |  |
| rrequency +              | Peripheral module clock (PCLKA) |                  | 8                      | 12                     | 12                     | 12                   |      |  |  |
|                          | Peripheral module clock (PCLKB) |                  | 8                      | 12                     | 12                     | 12                   |      |  |  |
|                          | Peripheral module clock (PCLKD) |                  | 8                      | 12                     | 12                     | 12                   |      |  |  |
|                          | External bus clock (BCLK)       |                  | 8                      | 12                     | 12                     | 12                   |      |  |  |
|                          | BCLK pin output                 | 1                | 8                      | 8                      | 12                     | 12                   |      |  |  |
|                          | USB clock (UCLK)                | f <sub>usb</sub> | _                      | _                      | _                      | 48                   |      |  |  |

Note 1. The lower-limit frequency of FCLK is 1 MHz during programming or erasing of the flash memory. When using FCLK at below 4 MHz, the frequency can be set to 1 MHz, 2 MHz, or 3 MHz. A non-integer frequency such as 1.5 MHz cannot be set.

Note 2. The frequency accuracy of FCLK must be within ±3.5%.

Note 3. The VCC\_USB range is 3.0 to 5.5 V when the USB clock is in use.

Note 4. The maximum operating frequency listed above does not include errors of the external oscillator and internal oscillator. For details on the range for the guaranteed operation, see Table 5.26, Clock Timing.

Note 2. The frequency accuracy of FCLK must be within ±3.5%.

Note 3. The VCC\_USB range is 3.0 to 5.5 V when the USB clock is in use.

Note 4. The maximum operating frequency listed above does not include errors of the external oscillator and internal oscillator. For details on the range for the guaranteed operation, see Table 5.26, Clock Timing.

Table 5.23 Operating Frequency Value (Low-Speed Operating Mode)

Conditions:  $1.8 \text{ V} \le \text{VCC} = \text{VCC\_USB} = \text{AVCC0} \le 5.5 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VREFL0} = \text{VSS\_USB} = 0 \text{ V}, \text{T}_a = -40 \text{ to } +105 ^{\circ}\text{C} = -40 ^{\circ}\text{C} =$ 

|                          |                                   |                  |                     | VCC                    |      |     |  |
|--------------------------|-----------------------------------|------------------|---------------------|------------------------|------|-----|--|
|                          | Item                              | Symbol           | 1.8 V ≤ VCC < 2.4 V | 2.7 V ≤ VCC ≤<br>5.5 V | Unit |     |  |
| Maximum                  | System clock (ICLK)               | f <sub>max</sub> |                     | 32.768                 |      | kHz |  |
| operating<br>frequency*3 | FlashIF clock (FCLK)*1            |                  |                     |                        |      |     |  |
| ricquerioy               | Peripheral module clock (PCLKA)   |                  | 32.768              |                        |      |     |  |
|                          | Peripheral module clock (PCLKB)   |                  |                     | 32.768                 |      |     |  |
|                          | Peripheral module clock (PCLKD)*2 |                  |                     | 32.768                 |      |     |  |
|                          | External bus clock (BCLK)         |                  | 32.768              |                        |      |     |  |
|                          | BCLK pin output                   |                  |                     | 32.768                 |      |     |  |

Note 1. Programming and erasing the flash memory is impossible.

Table 5.24 BCLK Clock Timing (1)

Conditions:  $2.7 \text{ V} \le \text{VCC} = \text{VCC} = \text{USB} = \text{AVCC0} \le 5.5 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VREFL0} = \text{VSS} = \text{USB} = 0 \text{ V},$ 

fBCLK  $\leq$  32 MHz (BCLK pin output frequency  $\leq$  16 MHz),  $T_a = -40$  to +105°C

| Item                             | Symbol            | Min. | Тур. | Max. | Unit | Test Conditions |
|----------------------------------|-------------------|------|------|------|------|-----------------|
| BCLK pin output cycle time       | t <sub>Bcyc</sub> | 62.5 | _    | _    | ns   | Figure 5.22     |
| BCLK pin output high pulse width | t <sub>CH</sub>   | 15   | _    | _    | ns   |                 |
| BCLK pin output low pulse width  | t <sub>CL</sub>   | 15   | _    | _    | ns   |                 |
| BCLK pin output rise time        | t <sub>Cr</sub>   | _    | _    | 12   | ns   |                 |
| BCLK pin output fall time        | t <sub>Cf</sub>   | _    | _    | 12   | ns   |                 |

### Table 5.25 BCLK Clock Timing (2)

Conditions:  $1.8 \text{ V} \le \text{VCC} = \text{VCC\_USB} = \text{AVCC0} < 2.7 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VREFL0} = \text{VSS\_USB} = 0 \text{ V},$ 

fBCLK  $\leq$  16 MHz (BCLK pin output frequency  $\leq$  8 MHz),  $T_a = -40$  to +105°C

| Item                             | Symbol            | Min. | Тур. | Max. | Unit | Test Conditions |
|----------------------------------|-------------------|------|------|------|------|-----------------|
| BCLK pin output cycle time       | t <sub>Bcyc</sub> | 125  | _    | _    | ns   | Figure 5.22     |
| BCLK pin output high pulse width | t <sub>CH</sub>   | 30   | _    | _    | ns   |                 |
| BCLK pin output low pulse width  | t <sub>CL</sub>   | 30   | _    | _    | ns   |                 |
| BCLK pin output rise time        | t <sub>Cr</sub>   | _    | _    | 25   | ns   |                 |
| BCLK pin output fall time        | t <sub>Cf</sub>   | _    |      | 25   | ns   |                 |

Note 2. The A/D converter cannot be used.

Note 3. The maximum operating frequency listed above does not include errors of the external oscillator. For details on the range for the guaranteed operation, see Table 5.26, Clock Timing.

Table 5.26 Clock Timing

Conditions:  $1.8 \text{ V} \le \text{VCC} = \text{VCC\_USB} = \text{AVCC0} \le 5.5 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VREFL0} = \text{VSS\_USB} = 0 \text{ V}, \text{T}_a = -40 \text{ to } +105^{\circ}\text{C}$ 

| Item                                                            |                       | Symbol               | Min.  | Тур.               | Max.  | Unit | Test Conditions                              |
|-----------------------------------------------------------------|-----------------------|----------------------|-------|--------------------|-------|------|----------------------------------------------|
| EXTAL external clock input cycle                                | e time                | t <sub>Xcyc</sub>    | 50    | _                  | _     | ns   | Figure 5.23                                  |
| EXTAL external clock input high                                 | pulse width           | t <sub>XH</sub>      | 20    | _                  | _     | ns   |                                              |
| EXTAL external clock input low p                                | oulse width           | t <sub>XL</sub>      | 20    | _                  | _     | ns   |                                              |
| EXTAL external clock rise time                                  |                       | t <sub>Xr</sub>      | _     | _                  | 5     | ns   |                                              |
| EXTAL external clock fall time                                  |                       | t <sub>Xf</sub>      | _     | _                  | 5     | ns   |                                              |
| EXTAL external clock input wait                                 | time*1                | t <sub>XWT</sub>     | 0.5   | _                  | _     | μs   |                                              |
| Main clock oscillator oscillation                               |                       |                      | 1     | _                  | 20    | MHz  |                                              |
| frequency*2                                                     | 1.8 ≤ VCC < 2.4       |                      | 1     | _                  | 8     | 1    |                                              |
| Main clock oscillation stabilization                            | n time (crystal)*2    | t <sub>MAINOSC</sub> | _     | 3                  | _     | ms   | Figure 5.24                                  |
| Main clock oscillation stabilization time (ceramic resonator)*2 |                       | t <sub>MAINOSC</sub> | _     | 50                 | _     | μs   |                                              |
| LOCO clock oscillation frequency                                |                       | f <sub>LOCO</sub>    | 3.44  | 4.0                | 4.56  | MHz  |                                              |
| LOCO clock oscillation stabilization time                       |                       | t <sub>LOCO</sub>    | _     | _                  | 0.5   | μs   | Figure 5.25                                  |
| IWDT-dedicated clock oscillation frequency                      |                       | f <sub>ILOCO</sub>   | 12.75 | 15                 | 17.25 | kHz  |                                              |
| IWDT-dedicated clock oscillation stabilization time             |                       | t <sub>ILOCO</sub>   | _     | _                  | 50    | μs   | Figure 5.26                                  |
| HOCO clock oscillation frequence                                | ;y                    | f <sub>HOCO</sub>    | 31.52 | 32                 | 32.48 | MHz  | $T_a = -40 \text{ to } + 85^{\circ}\text{C}$ |
|                                                                 |                       | (32 MHz)             | 31.68 | 32                 | 32.32 |      | $T_a = 0 \text{ to } + 55^{\circ}\text{C}$   |
|                                                                 |                       |                      | 31.36 | 32                 | 32.64 |      | $T_a = -40 \text{ to } +105^{\circ}\text{C}$ |
|                                                                 |                       | f <sub>HOCO</sub>    | 53.19 | 54                 | 54.81 | MHz  | $T_a = -40 \text{ to } + 85^{\circ}\text{C}$ |
|                                                                 |                       | (54 MHz)             | 53.46 | 54                 | 54.54 |      | $T_a = 0 \text{ to } + 55^{\circ}\text{C}$   |
|                                                                 |                       |                      | 52.92 | 54                 | 55.08 |      | $T_a = -40 \text{ to } +105^{\circ}\text{C}$ |
| HOCO clock oscillation stabilizar                               | tion time             | t <sub>HOCO</sub>    | _     | _                  | 30    | μs   | Figure 5.28                                  |
| PLL input frequency*3                                           |                       | f <sub>PLLIN</sub>   | 4     | _                  | 12.5  | MHz  |                                              |
| PLL circuit oscillation frequency                               | 3                     | f <sub>PLL</sub>     | 24    | _                  | 54    | MHz  |                                              |
| PLL clock oscillation stabilization                             | n time                | t <sub>PLL</sub>     | _     | _                  | 50    | μs   | Figure 5.29                                  |
| PLL free-running oscillation freq                               | uency                 | f <sub>PLLFR</sub>   | _     | 8                  | _     | MHz  |                                              |
| USBPLL input frequency*5                                        |                       | f <sub>PLLIN</sub>   | _     | 6, 8* <sup>6</sup> | _     | MHz  |                                              |
| USBPLL circuit oscillation frequency*5                          |                       | f <sub>PLL</sub>     | _     | 48*6               | _     | MHz  |                                              |
| USBPLL clock oscillation stabilization time                     |                       | t <sub>PLL</sub>     | _     | _                  | 50    | μs   | Figure 5.29                                  |
| Sub-clock oscillator oscillation fr                             | equency* <sup>7</sup> | f <sub>SUB</sub>     | _     | 32.768             | _     | kHz  |                                              |
| Sub-clock oscillation stabilization                             | n time*4              | t <sub>SUBOSC</sub>  | _     | 0.5                | _     | S    | Figure 5.30                                  |

- Note 1. Time until the clock can be used after the main clock oscillator stop bit (MOSCCR.MOSTP) is set to 0 (operating).
- Note 2. Reference values when an 8-MHz resonator is used.
  - When specifying the main clock oscillator stabilization time, set the MOSCWTCR register with a stabilization time value that is equal to or greater than the resonator-manufacturer-recommended value.
  - After the MOSCCR.MOSTP bit is changed to enable the main clock oscillator, confirm that the OSCOVFSR.MOOVF flag has become 1, and then start using the main clock.
- Note 3. The VCC range should be 2.4 to 5.5 V when the PLL is used.
- Note 4. Reference values when a 32.768-kHz resonator is used.
  - After the setting of the SOSCCR.SOSTP bit or RCR3.RTCEN bit is changed to operate the sub-clock oscillator, only start using the sub-clock after the sub-clock oscillation stabilization wait time that is equal to or greater than the oscillator-manufacturer-recommended value has elapsed.
- Note 5. The VCC range should be 3.0 to 5.5 V when the USBPLL is used.
- Note 6. The input frequency can be set to 6 or 8 MHz and the oscillation frequency can be set to 48 MHz only.
- Note 7. Only 32.768 kHz can be used.



Figure 5.22 BCLK Pin Output Timing



Figure 5.23 EXTAL External Clock Input Timing



Figure 5.24 Main Clock Oscillation Start Timing



Figure 5.25 LOCO Clock Oscillation Start Timing



Figure 5.26 IWDT-Dedicated Clock Oscillation Start Timing



Figure 5.27 HOCO Clock Oscillation Start Timing (After Reset is Canceled by Setting OFS1.HOCOEN Bit to 0)



Figure 5.28 HOCO Clock Oscillation Start Timing (Oscillation is Started by Setting HOCOCR.HCSTP Bit)



Figure 5.29 PLL Clock Oscillation Start Timing (PLL is Operated after Main Clock Oscillation Has Been Stabled)



Figure 5.30 Sub-Clock Oscillation Start Timing

# 5.3.2 Reset Timing

Table 5.27 Reset Timing

Conditions:  $1.8 \text{ V} \le \text{VCC} = \text{VCC\_USB} = \text{AVCC0} \le 5.5 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VREFL0} = \text{VSS\_USB} = 0 \text{ V}, \text{T}_a = -40 \text{ to } +105^{\circ}\text{C}$ 

|                                                                 | Item                       | Symbol              | Min. | Тур. | Max. | Unit                | Test Conditions |
|-----------------------------------------------------------------|----------------------------|---------------------|------|------|------|---------------------|-----------------|
| RES# pulse width                                                | At power-on                | t <sub>RESWP</sub>  | 3    | _    | _    | ms                  | Figure 5.31     |
|                                                                 | Other than above           | t <sub>RESW</sub>   | 30   | _    | _    | μs                  | Figure 5.32     |
| Wait time after RES#                                            | At normal startup*1        | t <sub>RESWT</sub>  | _    | 8.5  | _    | ms                  | Figure 5.31     |
| cancellation<br>(at power-on)                                   | During fast startup time*2 | t <sub>RESWT</sub>  | _    | 560  | _    | μs                  |                 |
| Wait time after RES# of (during powered-on sta                  | t <sub>RESWT</sub>         | _                   | 120  | _    | μs   | Figure 5.32         |                 |
| Independent watchdog                                            | timer reset period         | t <sub>RESWIW</sub> | _    | 1    | _    | IWDT clock<br>cycle | Figure 5.33     |
| Watchdog timer reset                                            | period                     | t <sub>RESWWW</sub> | _    | 4    | _    | PCLKB cycle         |                 |
| Software reset period                                           | Software reset period      |                     | _    | 1    | _    | ICLK cycle          |                 |
| Wait time after independent watchdog timer reset cancellation*3 |                            | t <sub>RESWT2</sub> | _    | 300  | _    | μs                  |                 |
| Wait time after watchdog timer reset cancellation*4             |                            | t <sub>RESWT2</sub> | _    | 300  | _    | μs                  |                 |
| Wait time after softwar                                         | e reset cancellation       | t <sub>RESWT2</sub> | _    | 170  | _    | μs                  |                 |

- Note 1. When OFS1.(LVDAS, FASTSTUP) bits are 11b.
- Note 2. When OFS1.(LVDAS, FASTSTUP) bits are a value other than 11b.
- Note 3. When IWDTCR.CKS[3:0] bits are 0000b.
- Note 4. When WDTCR.CKS[3:0] bits are 0001b.



Figure 5.31 Reset Input Timing at Power-On



Figure 5.32 Reset Input Timing (1)



Figure 5.33 Reset Input Timing (2)

# 5.3.3 Timing of Recovery from Low Power Consumption Modes

Table 5.28 Timing of Recovery from Low Power Consumption Modes (1)

Conditions:  $1.8 \text{ V} \le \text{VCC} = \text{VCC\_USB} = \text{AVCC0} \le 5.5 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VREFL0} = \text{VSS\_USB} = 0 \text{ V}, \text{T}_{a} = -40 \text{ to } +105^{\circ}\text{C}$ 

| Item                                       |                 |                                               |                                   |                    | Min. | Тур. | Max. | Unit | Test<br>Conditions |
|--------------------------------------------|-----------------|-----------------------------------------------|-----------------------------------|--------------------|------|------|------|------|--------------------|
| Recovery time from software standby mode*1 | High-speed mode | Crystal connected to main clock oscillator    | Main clock oscillator operating*2 | t <sub>SBYMC</sub> | _    | 2    | 3    | ms   | Figure 5.34        |
|                                            |                 | External clock input to main clock oscillator | Main clock oscillator operating*3 | t <sub>SBYEX</sub> | _    | 35   | 50   | μs   |                    |
|                                            |                 | Sub-clock oscillator o                        | perating                          | t <sub>SBYSC</sub> | _    | 650  | 800  | μs   |                    |
|                                            |                 | HOCO clock oscillato                          | r operating                       | t <sub>SBYHO</sub> | _    | 40   | 55   | μs   |                    |
|                                            |                 | LOCO clock oscillato                          | r operating                       | t <sub>SBYLO</sub> |      | 40   | 55   | μs   |                    |

- Note 1. The recovery time varies depending on the state of each oscillator when the WAIT instruction is executed. When multiple oscillators are operating, the recovery time varies depending on the operating state of the oscillators that are not selected as the system clock source. The above table applies when only the corresponding clock is operating.
- Note 2. When the frequency of the crystal is 20 MHz.

When the main clock oscillator wait control register (MOSCWTCR) is set to 04h.

Note 3. When the frequency of the external clock is 20 MHz.

When the main clock oscillator wait control register (MOSCWTCR) is set to 00h.

Table 5.29 Timing of Recovery from Low Power Consumption Modes (2)

Conditions:  $1.8 \text{ V} \le \text{VCC} = \text{VCC\_USB} = \text{AVCC0} \le 5.5 \text{ V}, \text{ VSS} = \text{AVSS0} = \text{VREFL0} = \text{VSS\_USB} = 0 \text{ V}, \text{ T}_a = -40 \text{ to } +105^{\circ}\text{C}$ 

| Item                                                                                                     |                                                         |                                                         |                                   | Symbol             | Min. | Тур. | Max. | Unit | Test<br>Conditions |
|----------------------------------------------------------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------|-----------------------------------|--------------------|------|------|------|------|--------------------|
| from software standby mode*1  mode  main clock oscillator  External clock input to main clock oscillator |                                                         | ,                                                       | Main clock oscillator operating*2 | t <sub>SBYMC</sub> | _    | 2    | 3    | ms   | Figure 5.34        |
|                                                                                                          |                                                         | Main clock oscillator<br>and PLL circuit<br>operating*3 | t <sub>SBYPC</sub>                | _                  | 2    | 3    | ms   |      |                    |
|                                                                                                          | ·                                                       |                                                         | t <sub>SBYEX</sub>                | _                  | 3    | 4    | μs   |      |                    |
|                                                                                                          | Main clock oscillator<br>and PLL circuit<br>operating*5 | t <sub>SBYPE</sub>                                      | _                                 | 65                 | 85   | μs   |      |      |                    |
|                                                                                                          |                                                         | Sub-clock oscillator o                                  | perating                          | t <sub>SBYSC</sub> |      | 600  | 750  | μs   |                    |
|                                                                                                          | HOCO clock oscillator                                   |                                                         | r operating*6                     | t <sub>SBYHO</sub> |      | 40   | 50   | μs   |                    |
|                                                                                                          |                                                         | LOCO clock oscillato                                    | r operating                       | t <sub>SBYLO</sub> | _    | 5    | 7    | μs   |                    |

- Note 1. The recovery time varies depending on the state of each oscillator when the WAIT instruction is executed. When multiple oscillators are operating, the recovery time varies depending on the operating state of the oscillators that are not selected as the system clock source. The above table applies when only the corresponding clock is operating.
- Note 2. When the frequency of the crystal is 12 MHz.
  - When the main clock oscillator wait control register (MOSCWTCR) is set to 04h.
- Note 3. When the frequency of PLL is 12 MHz.
  - When the main clock oscillator wait control register (MOSCWTCR) is set to 04h.
- Note 4. When the frequency of the external clock is 12 MHz.
  - When the main clock oscillator wait control register (MOSCWTCR) is set to 00h.
- Note 5. When the frequency of PLL is 12 MHz.
  - When the main clock oscillator wait control register (MOSCWTCR) is set to 00h.
- Note 6. This is the case when HOCO is selected as the system clock and its frequency division is set to be 8 MHz.



## Table 5.30 Timing of Recovery from Low Power Consumption Modes (3)

Conditions:  $1.8 \text{ V} \le \text{VCC} = \text{VCC\_USB} = \text{AVCC0} \le 5.5 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VREFL0} = \text{VSS\_USB} = 0 \text{ V}, \text{T}_a = -40 \text{ to } +105^{\circ}\text{C}$ 

|                                                  |                |                                | Symbol             | Min. | Тур. | Max. | Unit | Test<br>Conditions |
|--------------------------------------------------|----------------|--------------------------------|--------------------|------|------|------|------|--------------------|
| Recovery time<br>from software<br>standby mode*1 | Low-speed mode | Sub-clock oscillator operating | t <sub>SBYSC</sub> |      | 600  | 750  | μs   | Figure 5.34        |

Note 1. The sub-clock continues oscillating in software standby mode during low-speed mode.



Figure 5.34 Software Standby Mode Recovery Timing

# Table 5.31 Timing of Recovery from Low Power Consumption Modes (4)

Conditions:  $1.8 \text{ V} \le \text{VCC} = \text{VCC\_USB} = \text{AVCC0} \le 5.5 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VREFL0} = \text{VSS\_USB} = 0 \text{ V}, \text{T}_a = -40 \text{ to } +105^{\circ}\text{C}$ 

| Item                    |                     | Symbol            | Min. | Тур. | Max. | Unit | Test Conditions |
|-------------------------|---------------------|-------------------|------|------|------|------|-----------------|
| Recovery time from deep | High-speed mode*2   | t <sub>DSLP</sub> | _    | 2    | 3.5  | μs   | Figure 5.35     |
| sleep mode*1            | Middle-speed mode*3 | t <sub>DSLP</sub> | _    | 3    | 4    | μs   |                 |
|                         | Low-speed mode*4    | t <sub>DSLP</sub> | -    | 400  | 500  | μs   |                 |

- Note 1. Oscillators continue oscillating in deep sleep mode.
- Note 2. When the frequency of the system clock is 32 MHz.
- Note 3. When the frequency of the system clock is 12 MHz.
- Note 4. When the frequency of the system clock is 32 kHz.



Figure 5.35 Deep Sleep Mode Recovery Timing

Table 5.32 Operating Mode Transition Time

Conditions:  $1.8 \text{ V} \le \text{VCC} = \text{VCC\_USB} = \text{AVCC0} \le 5.5 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VREFL0} = \text{VSS\_USB} = 0 \text{ V}, \text{T}_a = -40 \text{ to } +105^{\circ}\text{C}$ 

| Mode before Transition                                 | Mode after Transition                                  | ICLK Frequency | Tra  | Unit |      |       |
|--------------------------------------------------------|--------------------------------------------------------|----------------|------|------|------|-------|
| Wode before Transition                                 | Widde after Transition                                 | ICEN Frequency | Min. | Тур. | Max. | Offic |
| High-speed operating mode                              | Middle-speed operating modes                           | 8 MHz          | _    | 10   | _    | μs    |
| Middle-speed operating modes                           | High-speed operating mode                              | 8 MHz          | _    | 37.5 | _    | μs    |
| Low-speed operating mode                               | Middle-speed operating mode, high-speed operating mode | 32.768 kHz     | _    | 215  | _    | μs    |
| Middle-speed operating mode, high-speed operating mode | Low-speed operating mode                               | 32.768 kHz     | _    | 185  |      | μs    |

Note: Values when the frequencies of PCLKA, PCLKB, PCLKD, FCLK, and BCLK are not divided.

#### 5.3.4 **Control Signal Timing**

**Table 5.33 Control Signal Timing** 

Conditions:  $1.8 \text{ V} \le \text{VCC} = \text{VCC\_USB} = \text{AVCC0} \le 5.5 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VSS\_USB} = 0 \text{ V}, \text{T}_{a} = -40 \text{ to } +105^{\circ}\text{C}$ 

| Item            | Symbol            | Min.                       | Тур. | Max. | Unit | Test Condit                    | ions                                  |
|-----------------|-------------------|----------------------------|------|------|------|--------------------------------|---------------------------------------|
| NMI pulse width | t <sub>NMIW</sub> | 200                        | _    |      | ns   | NMI digital filter is disabled | t <sub>Pcyc</sub> × 2 ≤ 200 ns        |
|                 |                   | t <sub>Pcyc</sub> × 2*1    | _    | _    |      | (NMIFLTE.NFLTEN = 0)           | t <sub>Pcyc</sub> × 2 > 200 ns        |
|                 |                   | 200                        | _    | _    |      | NMI digital filter is enabled  | t <sub>NMICK</sub> × 3 ≤ 200 ns       |
|                 |                   | t <sub>NMICK</sub> × 3.5*2 | _    | _    |      | (NMIFLTE.NFLTEN = 1)           | $t_{NMICK} \times 3 > 200 \text{ ns}$ |
| IRQ pulse width | t <sub>IRQW</sub> | 200                        | _    | _    | ns   | IRQ digital filter is disabled | t <sub>Pcyc</sub> × 2 ≤ 200 ns        |
|                 |                   | t <sub>Pcyc</sub> × 2*1    | _    | _    |      | (IRQFLTE0.FLTENi = 0)          | t <sub>Pcyc</sub> × 2 > 200 ns        |
|                 |                   | 200                        | _    | _    |      | IRQ digital filter is enabled  | t <sub>IRQCK</sub> × 3 ≤ 200 ns       |
|                 |                   | t <sub>IRQCK</sub> × 3.5*3 | _    |      |      | (IRQFLTE0.FLTENi = 1)          | $t_{IRQCK} \times 3 > 200 \text{ ns}$ |

200 ns minimum in software standby mode. Note:

- Note 1.  $t_{PCVC}$  indicates the cycle of PCLKB. Note 2.  $t_{NMICK}$  indicates the cycle of the NMI digital filter sampling clock. Note 3.  $t_{IRQCK}$  indicates the cycle of the IRQi digital filter sampling clock (i = 0 to 7).



Figure 5.36 **NMI Interrupt Input Timing** 



Figure 5.37 **IRQ Interrupt Input Timing** 

# 5.3.5 Bus Timing

# Table 5.34 Bus Timing (1)

Conditions:  $2.7 \text{ V} \le \text{VCC} = \text{VCC\_USB} = \text{AVCC0} \le 5.5 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VSS\_USB} = 0 \text{ V},$ 

fBCLK  $\leq$  32 MHz (BCLK pin output frequency  $\leq$  16 MHz),  $T_a = -40$  to  $+105^{\circ}$ C,  $V_{OH} = VCC \times 0.5$ ,  $V_{OL} = VCC \times 0.5$ ,  $I_{OH} = -1.0$  mA,  $I_{OL} = 1.0$  mA,  $I_{OL} = 30$  pF, when normal output is selected by the drive capacity control register

| Item                    | Symbol           | Min. | Max. | Unit | Test Conditions |
|-------------------------|------------------|------|------|------|-----------------|
| Address delay time      | t <sub>AD</sub>  | _    | 55   | ns   | Figure 5.38 to  |
| Byte control delay time | t <sub>BCD</sub> | _    | 55   | ns   | Figure 5.41     |
| CS# delay time          | t <sub>CSD</sub> | _    | 55   | ns   |                 |
| RD# delay time          | t <sub>RSD</sub> | _    | 55   | ns   |                 |
| Read data setup time    | t <sub>RDS</sub> | 40   | _    | ns   |                 |
| Read data hold time     | t <sub>RDH</sub> | 0    | _    | ns   |                 |
| WR# delay time          | t <sub>WRD</sub> | _    | 55   | ns   |                 |
| Write data delay time   | t <sub>WDD</sub> | _    | 55   | ns   |                 |
| Write data hold time    | t <sub>WDH</sub> | 0    | _    | ns   |                 |
| WAIT# setup time        | t <sub>WTS</sub> | 40   | _    | ns   | Figure 5.42     |
| WAIT# hold time         | t <sub>WTH</sub> | 0    | _    | ns   |                 |

#### Table 5.35 Bus Timing (2)

Conditions:  $1.8 \text{ V} \le \text{VCC} = \text{VCC\_USB} = \text{AVCC0} < 2.7 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VSS\_USB} = 0 \text{ V},$ 

fBCLK  $\leq$  16 MHz (BCLK pin output frequency  $\leq$  8 MHz),  $T_a = -40$  to  $+105^{\circ}$ C,  $V_{OH} = VCC \times 0.5$ ,  $V_{OL} = VCC \times 0.5$ ,  $V_{OH} = -1.0$  mA,  $V_{OL} = 1.0$  m

| Item                    | Symbol           | Min. | Max. | Unit | Test Conditions |
|-------------------------|------------------|------|------|------|-----------------|
| Address delay time      | t <sub>AD</sub>  | _    | 90   | ns   | Figure 5.38 to  |
| Byte control delay time | t <sub>BCD</sub> | _    | 90   | ns   | Figure 5.41     |
| CS# delay time          | t <sub>CSD</sub> | _    | 90   | ns   |                 |
| RD# delay time          | t <sub>RSD</sub> | _    | 90   | ns   |                 |
| Read data setup time    | t <sub>RDS</sub> | 60   | _    | ns   |                 |
| Read data hold time     | t <sub>RDH</sub> | 0    | _    | ns   |                 |
| WR# delay time          | t <sub>WRD</sub> | _    | 90   | ns   |                 |
| Write data delay time   | t <sub>WDD</sub> | _    | 90   | ns   |                 |
| Write data hold time    | t <sub>WDH</sub> | 0    | _    | ns   |                 |
| WAIT# setup time        | t <sub>WTS</sub> | 60   | _    | ns   | Figure 5.42     |
| WAIT# hold time         | t <sub>WTH</sub> | 0    | _    | ns   | ]               |



Figure 5.38 External Bus Timing/Normal Read Cycle (Bus Clock Synchronization)



Figure 5.39 External Bus Timing/Normal Write Cycle (Bus Clock Synchronization)



Figure 5.40 External Bus Timing/Page Read Cycle (Bus Clock Synchronization)



Figure 5.41 External Bus Timing/Page Write Cycle (Bus Clock Synchronization)



Figure 5.42 External Bus Timing/External Wait Control

**Table 5.36 Bus Timing (Multiplex bus) (1)** 

Conditions: 2.7 V  $\leq$  VCC = VCC\_USB = AVCC0  $\leq$  5.5 V, VSS = AVSS0 = VSS\_USB = 0 V, fBCLK  $\leq$  32 MHz (BCLK pin output frequency  $\leq$  16 MHz),  $T_a = -40$  to +105°C,  $V_{OH} = VCC \times 0.5$ ,  $V_{OL} = VCC \times 0.5$ ,  $V_{OH} = -1.0$  mA,  $V_{OL} = 1.0$  mA,  $V_{OL} = 1.$ 

| Item                    | Symbol            | Min. | Max. | Unit | Test<br>Conditions |  |
|-------------------------|-------------------|------|------|------|--------------------|--|
| Address delay time      | t <sub>AD</sub>   | _    | 55   | ns   | Figure 5.43,       |  |
| Byte control delay time | t <sub>BCD</sub>  | _    | 55   | ns   | Figure 5.44        |  |
| CS# delay time          | t <sub>CSD</sub>  | _    | 55   | ns   |                    |  |
| RD# delay time          | t <sub>RSD</sub>  | _    | 55   | ns   |                    |  |
| ALE delay time          | t <sub>ALED</sub> | _    | 55   | ns   |                    |  |
| Read data setup time    | t <sub>RDS</sub>  | 40   | _    | ns   |                    |  |
| Read data hold time     | t <sub>RDH</sub>  | 0    | _    | ns   |                    |  |
| WR# delay time          | t <sub>WRD</sub>  | _    | 55   | ns   |                    |  |
| Write data delay time   | t <sub>WDD</sub>  | _    | 55   | ns   |                    |  |
| Write data hold time    | t <sub>WDH</sub>  | 0    | _    | ns   |                    |  |
| WAIT# setup time        | t <sub>WTS</sub>  | 40   | _    | ns   | Figure 5.42        |  |
| WAIT# hold time         | t <sub>WTH</sub>  | 0    | _    | ns   |                    |  |

#### **Table 5.37 Bus Timing (Multiplex bus) (2)**

Conditions:  $1.8 \text{ V} \le \text{VCC} = \text{VCC\_USB} = \text{AVCC0} < 5.5 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VSS\_USB} = 0 \text{ V},$ 

fBCLK  $\leq$  16 MHz (BCLK pin output frequency  $\leq$  8 MHz),  $T_a = -40$  to  $+105^{\circ}$ C,  $V_{OH} = VCC \times 0.5$ ,  $V_{OL} = VCC \times 0.5$ ,  $I_{OH} = -1.0$  mA,  $I_{OL} = 1.0$  mA,  $C_L = 30$  pF, when normal output is selected by the drive capacity control register

| Item                    | Symbol            | Min. | Max. | Unit | Test<br>Conditions |
|-------------------------|-------------------|------|------|------|--------------------|
| Address delay time      | t <sub>AD</sub>   | _    | 90   | ns   | Figure 5.43,       |
| Byte control delay time | t <sub>BCD</sub>  | _    | 90   | ns   | Figure 5.44        |
| CS# delay time          | t <sub>CSD</sub>  | _    | 90   | ns   |                    |
| RD# delay time          | t <sub>RSD</sub>  | _    | 90   | ns   |                    |
| ALE delay time          | t <sub>ALED</sub> | _    | 90   | ns   |                    |
| Read data setup time    | t <sub>RDS</sub>  | 60   | _    | ns   |                    |
| Read data hold time     | t <sub>RDH</sub>  | 0    | _    | ns   |                    |
| WR# delay time          | t <sub>WRD</sub>  | _    | 90   | ns   |                    |
| Write data delay time   | t <sub>WDD</sub>  | _    | 90   | ns   |                    |
| Write data hold time    | t <sub>WDH</sub>  | 0    | _    | ns   |                    |
| WAIT# setup time        | t <sub>WTS</sub>  | 60   | _    | ns   | Figure 5.42        |
| WAIT# hold time         | t <sub>WTH</sub>  | 0    | _    | ns   |                    |



Figure 5.43 External Bus Timing/Read Access Operation Example (Multiplex)



Figure 5.44 External Bus Timing/Write Access Operation Example (Multiplex)

# 5.3.6 Timing of On-Chip Peripheral Modules

Table 5.38 Timing of On-Chip Peripheral Modules (1)

Conditions:  $1.8 \text{ V} \le \text{VCC} = \text{VCC\_USB} = \text{AVCC0} \le 5.5 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VSS\_USB} = 0 \text{ V}, \text{T}_a = -40 \text{ to } +105^{\circ}\text{C}$ 

|               | Ite                                            | m             |                                           | Symbol               | Min.                                       | Max. | Unit<br>*1        | Test<br>Conditions |  |
|---------------|------------------------------------------------|---------------|-------------------------------------------|----------------------|--------------------------------------------|------|-------------------|--------------------|--|
| I/O ports     | Input data pulse width                         |               |                                           | t <sub>PRW</sub>     | 1.5                                        | _    | t <sub>Pcyc</sub> | Figure 5.45        |  |
| MTU2/TPU      | Input capture input pulse                      | width         | Single-edge setting                       | t <sub>TICW</sub>    | 1.5                                        | _    | t <sub>Pcyc</sub> | Figure 5.46        |  |
|               |                                                |               | Both-edge setting                         |                      | 2.5                                        | _    |                   |                    |  |
|               | Timer clock pulse width                        |               | Single-edge setting                       | t <sub>TCKWH</sub> , | 1.5                                        | _    | t <sub>Pcyc</sub> | Figure 5.47        |  |
|               |                                                |               | Both-edge setting                         | t <sub>TCKWL</sub>   | 2.5                                        | _    |                   |                    |  |
|               |                                                |               | Phase counting mode                       |                      | 2.5                                        | _    |                   |                    |  |
| POE2          | POE# input pulse width                         |               |                                           | t <sub>POEW</sub>    | 1.5                                        | _    | t <sub>Pcyc</sub> | Figure 5.48        |  |
| TMR           | Timer clock pulse width                        |               | Single-edge setting                       | t <sub>TMCWH</sub> , | 1.5                                        | _    | t <sub>Pcyc</sub> | Figure 5.49        |  |
|               |                                                |               | Both-edge setting                         | t <sub>TMCWL</sub>   | 2.5                                        | _    |                   |                    |  |
| SCI           | Input clock cycle time                         |               | Asynchronous                              | t <sub>Scyc</sub>    | 4                                          | _    | t <sub>Pcyc</sub> | Figure 5.50        |  |
|               |                                                |               | Clock synchronous                         |                      | 6                                          | _    |                   |                    |  |
|               | Input clock pulse width                        |               | •                                         | t <sub>SCKW</sub>    | 0.4                                        | 0.6  | t <sub>Scyc</sub> |                    |  |
|               | Input clock rise time                          |               |                                           | t <sub>SCKr</sub>    | _                                          | 20   | ns                |                    |  |
|               | Input clock fall time                          |               |                                           | t <sub>SCKf</sub>    | _                                          | 20   | ns                |                    |  |
|               | Output clock cycle time                        |               | Asynchronous                              | t <sub>Scyc</sub>    | 16                                         | _    | t <sub>Pcyc</sub> | Figure 5.51        |  |
|               |                                                |               | Clock synchronous                         |                      | 4                                          | _    |                   |                    |  |
|               | Output clock pulse width                       |               |                                           | t <sub>SCKW</sub>    | 0.4                                        | 0.6  | t <sub>Scyc</sub> |                    |  |
|               | Output clock rise time                         |               |                                           | t <sub>SCKr</sub>    | _                                          | 20   | ns                |                    |  |
|               | Output clock fall time                         |               |                                           | t <sub>SCKf</sub>    | _                                          | 20   | ns                |                    |  |
|               | Transmit data delay time (master)              | Clock synchro | nous                                      | t <sub>TXD</sub>     | _                                          | 40   | ns                |                    |  |
|               | Transmit data delay time Clock                 |               | 2.7 V or above                            | 1                    | _                                          | 65   | ns                |                    |  |
|               | (slave)                                        | synchronous   | 1.8 V or above                            |                      | _                                          | 100  | ns                |                    |  |
|               | Receive data setup time                        | Clock         | 2.7 V or above                            | t <sub>RXS</sub>     | 65                                         | _    | ns                |                    |  |
|               | (master)                                       | synchronous   | 1.8 V or above                            |                      | 90                                         | _    | ns                |                    |  |
|               | Receive data setup time Clock synchron (slave) |               | nous                                      |                      | 40                                         | _    | ns                |                    |  |
|               | Receive data hold time                         | Clock synchro | nous                                      | t <sub>RXH</sub>     | 40                                         | _    | ns                |                    |  |
| A/D converter | Trigger input pulse width                      | •             |                                           | t <sub>TRGW</sub>    | 1.5                                        | _    | t <sub>Pcyc</sub> | Figure 5.52        |  |
| CAC           | CACREF input pulse widt                        | h             | $t_{\text{Pcyc}} \le t_{\text{cac}}^{*2}$ | t <sub>CACREF</sub>  | 4.5 t <sub>cac</sub> + 3 t <sub>Pcyc</sub> | _    | ns                |                    |  |
|               |                                                |               | $t_{Pcyc} > t_{cac}^{*2}$                 |                      | 5 t <sub>cac</sub> + 6.5 t <sub>Pcyc</sub> |      |                   |                    |  |
| CLKOUT        | CLKOUT pin output cycle                        | *4            | VCC = 2.7 V or above                      | t <sub>Ccyc</sub>    | 62.5                                       | _    | ns                | Figure 5.53        |  |
|               |                                                |               | VCC = 1.8 V or above                      |                      | 125                                        |      |                   |                    |  |
|               | CLKOUT pin high pulse v                        | vidth*3       | VCC = 2.7 V or above                      | t <sub>CH</sub>      | 15                                         | _    | ns                |                    |  |
|               |                                                |               | VCC = 1.8 V or above                      |                      | 30                                         |      |                   |                    |  |
|               | CLKOUT pin low pulse wi                        | idth*3        | VCC = 2.7 V or above                      | t <sub>CL</sub>      | 15                                         | _    | ns                | 1                  |  |
|               |                                                |               | VCC = 1.8 V or above                      | 1 -                  | 30                                         |      |                   |                    |  |
|               | CLKOUT pin output rise t                       | ime           | VCC = 2.7 V or above                      | t <sub>Cr</sub>      | _                                          | 12   | ns                | 1                  |  |
|               |                                                |               | VCC = 1.8 V or above                      | j                    |                                            | 25   |                   |                    |  |
|               | CLKOUT pin output fall tin                     | me            | VCC = 2.7 V or above                      | t <sub>Cf</sub>      | _                                          | 12   | ns                | 1                  |  |
|               |                                                |               | VCC = 1.8 V or above                      |                      |                                            | 25   |                   |                    |  |

Note 1. t<sub>Pcyc</sub>: PCLK cycle

Note 2. t<sub>cac</sub>: CAC count clock source cycle

Note 3. When the LOCO is selected as the clock output source (the CKOCR.CKOSEL[2:0] bits are 000b), set the clock output division ratio selection to divided by 2 (the CKOCR.CKODIV[2:0] bits are 001b).

Note 4. When the EXTAL external clock input or an oscillator is used with divided by 1 (the CKOCR.CKOSEL[2:0] bits are 010b and the CKOCR.CKODIV[2:0] bits are 000b) to output from CLKOUT, the above should be satisfied with an input duty cycle of 45 to 55%.

**Table 5.39 Timing of On-Chip Peripheral Modules (2)** 

Conditions:  $1.8 \text{ V} \le \text{VCC} = \text{VCC\_USB} = \text{AVCC0} \le 5.5 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VSS\_USB} = 0 \text{ V}, \text{T}_{a} = -40 \text{ to } +105^{\circ}\text{C}, \text{C} = 30 \text{ pF}, \text{when high-drive output is selected by the drive capacity control register}$ 

|                                 | Ite                                               | m                                                           | Symbol                           | Min.                                                                     | Max.                                           | Unit                 | Test<br>Conditions |
|---------------------------------|---------------------------------------------------|-------------------------------------------------------------|----------------------------------|--------------------------------------------------------------------------|------------------------------------------------|----------------------|--------------------|
| RSPCK clock                     | Master                                            |                                                             | t <sub>SPcyc</sub>               | 2                                                                        | 4096                                           | t <sub>Pcyc</sub> *1 | Figure 5.54        |
| cycle                           | Slave                                             |                                                             |                                  | 8                                                                        | 4096                                           |                      |                    |
| RSPCK clock<br>high pulse width | Master                                            |                                                             | t <sub>SPCKWH</sub>              | $(t_{SPCyc} - t_{SPCKr} - t_{SPCKf})/2 - 3$                              | _                                              | ns                   |                    |
|                                 | Slave                                             |                                                             |                                  | (t <sub>SPcyc</sub> - t <sub>SPCKr</sub> - t <sub>SPCKf</sub> )/2        | _                                              |                      |                    |
| RSPCK clock<br>low pulse width  | Master                                            |                                                             | t <sub>SPCKWL</sub>              | (t <sub>SPcyc</sub> - t <sub>SPCKr</sub> -<br>t <sub>SPCKf</sub> )/2 - 3 | _                                              | ns                   |                    |
|                                 | Slave                                             |                                                             |                                  | (t <sub>SPcyc</sub> - t <sub>SPCKr</sub> - t <sub>SPCKf</sub> )/2        | _                                              |                      |                    |
| RSPCK clock                     | Output                                            | 2.7 V or above                                              | t <sub>SPCKr,</sub>              | _                                                                        | 10                                             | ns                   |                    |
| rise/fall time                  |                                                   | 1.8 V or above                                              | t <sub>SPCKf</sub>               | _                                                                        | 15                                             |                      |                    |
|                                 | Input                                             |                                                             |                                  | _                                                                        | 1                                              | μs                   |                    |
| Data input setup                | Master                                            | 2.7 V or above                                              | t <sub>SU</sub>                  | 10                                                                       | _                                              | ns                   | Figure 5.55        |
| time                            |                                                   | 1.8 V or above                                              |                                  | 30                                                                       | _                                              |                      | to                 |
|                                 | Slave                                             |                                                             |                                  | 25 – t <sub>Pcyc</sub>                                                   |                                                |                      | Figure 5.58        |
| Data input hold time            | Master                                            | RSPCK set to a division ratio other than PCLKB divided by 2 | t <sub>H</sub>                   | t <sub>Pcyc</sub>                                                        | _                                              | ns                   | -                  |
|                                 |                                                   | RSPCK set to PCLKB divided by 2                             | t <sub>HF</sub>                  | 0                                                                        | _                                              |                      |                    |
|                                 | Slave                                             | l                                                           | t <sub>H</sub>                   | 20 + 2 × t <sub>Pcyc</sub>                                               |                                                |                      |                    |
| SSL setup time                  | Master                                            |                                                             | t <sub>LEAD</sub>                | -30 + N*2 × t <sub>SPcyc</sub>                                           | _                                              | ns                   |                    |
|                                 | Slave                                             |                                                             |                                  | 2                                                                        | _                                              | t <sub>Pcyc</sub>    |                    |
| SSL hold time                   | Master                                            |                                                             | t <sub>LAG</sub>                 | -30 + N*3 × t <sub>SPcyc</sub>                                           |                                                | ns                   | 1                  |
|                                 | Slave                                             |                                                             |                                  | 2                                                                        | _                                              | t <sub>Pcyc</sub>    |                    |
| Data output                     | Master 2.7 V or above                             |                                                             | t <sub>OD</sub>                  | _                                                                        | 14                                             | ns                   |                    |
| delay time                      |                                                   | 1.8 V or above                                              | -                                | _                                                                        | 30                                             |                      |                    |
|                                 | Slave                                             | 2.7 V or above                                              |                                  | _                                                                        | 3 × t <sub>Pcyc</sub> + 65                     |                      |                    |
|                                 |                                                   | 1.8 V or above                                              |                                  | _                                                                        | 3 × t <sub>Pcyc</sub> +105                     |                      |                    |
| Data output hold                | Master                                            |                                                             | t <sub>OH</sub>                  | 0                                                                        | ——————————————————————————————————————         | ns                   |                    |
| time                            | Slave                                             |                                                             |                                  | 0                                                                        | _                                              |                      |                    |
| Successive transmission         | Master                                            |                                                             | t <sub>TD</sub>                  | t <sub>SPcyc</sub> + 2 × t <sub>Pcyc</sub>                               | 8 × t <sub>SPcyc</sub> + 2 × t <sub>Pcyc</sub> | ns                   | -                  |
| delay time                      | Slave                                             |                                                             |                                  | 4 × t <sub>Pcyc</sub>                                                    |                                                |                      |                    |
| MOSI and MISO                   | Output                                            | 2.7 V or above                                              | t <sub>Dr,</sub> t <sub>Df</sub> | _                                                                        | 10                                             | ns                   |                    |
| rise/fall time                  | ,                                                 | 1.8 V or above                                              | 5., 5.                           | _                                                                        | 15                                             |                      |                    |
|                                 | Input                                             |                                                             |                                  | _                                                                        | 1                                              | μs                   |                    |
| SSL rise/fall                   | Output                                            | 2.7 V or above                                              | t <sub>SSLr,</sub>               | _                                                                        | 10                                             | ns                   |                    |
| time                            |                                                   | 1.8 V or above                                              | t <sub>SSLf</sub>                | _                                                                        | 15                                             | ns                   |                    |
|                                 | Input                                             |                                                             |                                  | _                                                                        | 1                                              | μs                   |                    |
|                                 | <del>  '                                   </del> |                                                             | +                                | _                                                                        | 6                                              | t <sub>Pcyc</sub>    | Figure 5.57        |
| Slave access tim                | ie                                                |                                                             |                                  |                                                                          |                                                |                      |                    |
| Slave access tim                | ie                                                |                                                             | t <sub>SA</sub>                  | _                                                                        |                                                | 1 Cyc                |                    |
| Slave access tim                |                                                   | 1.8 V or above<br>2.7 V or above                            | t <sub>REL</sub>                 |                                                                          | 7 5                                            | t <sub>Pcyc</sub>    | Figure 5.58        |

Note 1. t<sub>Pcyc</sub>: PCLK cycle

Note 2. N: An integer from 1 to 8 that can be set by the RSPI clock delay register (SPCKD)

Note 3. N: An integer from 1 to 8 that can be set by the RSPI slave select negation delay register (SSLND)

Table 5.40 Timing of On-Chip Peripheral Modules (3) Conditions:  $1.8 \text{ V} \le \text{VCC} = \text{VCC\_USB} = \text{AVCC0} \le 5.5 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VSS\_USB} = 0 \text{ V}, \text{T}_{a} = -40 \text{ to } +105^{\circ}\text{C}$ 

|        | Item                            |                                       | Symbol                                  | Min. | Max.               | Unit*1             | Test<br>Conditions |
|--------|---------------------------------|---------------------------------------|-----------------------------------------|------|--------------------|--------------------|--------------------|
| Simple | SCK clock cycle output (master) |                                       | t <sub>SPcyc</sub>                      | 4    | 65536              | t <sub>Pcyc</sub>  | Figure 5.54        |
| SPI    | SCK clock cycle input (slave)   |                                       |                                         | 6    | 65536              | t <sub>Pcyc</sub>  |                    |
|        | SCK clock high pulse width      |                                       | t <sub>SPCKWH</sub>                     | 0.4  | 0.6                | t <sub>SPcyc</sub> |                    |
|        | SCK clock low pulse width       |                                       | t <sub>SPCKWL</sub>                     | 0.4  | 0.6                | t <sub>SPcyc</sub> | 1                  |
|        | SCK clock rise/fall time        |                                       | t <sub>SPCKr</sub> , t <sub>SPCKf</sub> | _    | 20                 | ns                 | 1                  |
|        | Data input setup time (master)  | 2.7 V or above                        | t <sub>SU</sub>                         | 65   | _                  | ns                 | Figure 5.55,       |
|        |                                 | 1.8 V or above                        |                                         | 95   | _                  |                    | Figure 5.56        |
|        | Data input setup time (slave)   |                                       | 40                                      | _    |                    |                    |                    |
|        | Data input hold time            | t <sub>H</sub>                        | 40                                      | _    | ns                 |                    |                    |
|        | SSL input setup time            | t <sub>LEAD</sub>                     | 3                                       | _    | t <sub>SPcyc</sub> |                    |                    |
|        | SSL input hold time             | t <sub>LAG</sub>                      | 3                                       | _    | t <sub>SPcyc</sub> | 1                  |                    |
|        | Data output delay time (master) |                                       | t <sub>OD</sub>                         | _    | 40                 | ns                 | 1                  |
|        | Data output delay time (slave)  | 2.7 V or above                        |                                         | _    | 65                 |                    |                    |
|        |                                 | 1.8 V or above                        |                                         | _    | 100                |                    |                    |
|        | Data output hold time (master)  | 2.7 V or above                        | t <sub>OH</sub>                         | -10  | _                  | ns                 | 1                  |
|        |                                 | 1.8 V or above                        |                                         | -20  | _                  |                    |                    |
|        | Data output hold time (slave)   | •                                     |                                         | -10  | _                  |                    |                    |
|        | Data rise/fall time             |                                       | t <sub>Dr</sub> , t <sub>Df</sub>       | _    | 20                 | ns                 | 1                  |
| -      | SSL input rise/fall time        | t <sub>SSLr</sub> , t <sub>SSLf</sub> | _                                       | 20   | ns                 |                    |                    |
|        | Slave access time               |                                       | t <sub>SA</sub>                         | _    | 6                  | t <sub>Pcyc</sub>  | Figure 5.57,       |
|        | Slave output release time       |                                       | t <sub>REL</sub>                        | _    | 6                  | t <sub>Pcyc</sub>  | Figure 5.58        |

Note 1. t<sub>Pcyc</sub>: PCLK cycle

**Table 5.41 Timing of On-Chip Peripheral Modules (4)** 

Conditions: 2.7 V  $\leq$  VCC = VCC\_USB = AVCC0  $\leq$  5.5 V, VSS = AVSS0 = VSS\_USB = 0 V, fPCLKB  $\leq$  32 MHz,  $T_a = -40$  to +105°C

|                        | Item                                | Symbol            | Min.*1, *2                          | Max.                        | Unit | Test<br>Conditions |
|------------------------|-------------------------------------|-------------------|-------------------------------------|-----------------------------|------|--------------------|
| RIIC                   | SCL cycle time                      | t <sub>SCL</sub>  | 6 (12) × t <sub>IICcyc</sub> + 1300 | _                           | ns   | Figure 5.59        |
| (Standard mode, SMBus) | SCL high pulse width                | t <sub>SCLH</sub> | 3 (6) × t <sub>IICcyc</sub> + 300   | _                           | ns   |                    |
| modo, ombdo,           | SCL low pulse width                 | t <sub>SCLL</sub> | 3 (6) × t <sub>IICcyc</sub> + 300   | _                           | ns   |                    |
|                        | SCL, SDA rise time                  | t <sub>Sr</sub>   | _                                   | 1000                        | ns   |                    |
|                        | SCL, SDA fall time                  | t <sub>Sf</sub>   | _                                   | 300                         | ns   |                    |
|                        | SCL, SDA spike pulse removal time   | t <sub>SP</sub>   | 0                                   | 1 (4) × t <sub>IICcyc</sub> | ns   |                    |
|                        | SDA bus free time                   | t <sub>BUF</sub>  | 3 (6) × t <sub>IICcyc</sub> + 300   | _                           | ns   |                    |
|                        | START condition hold time           | t <sub>STAH</sub> | t <sub>IICcyc</sub> + 300           | _                           | ns   |                    |
|                        | Repeated START condition setup time | t <sub>STAS</sub> | 1000                                | _                           | ns   |                    |
|                        | STOP condition setup time           | t <sub>STOS</sub> | 1000                                | _                           | ns   |                    |
|                        | Data setup time                     | t <sub>SDAS</sub> | t <sub>IICcyc</sub> + 50            | _                           | ns   |                    |
|                        | Data hold time                      | t <sub>SDAH</sub> | 0                                   | _                           | ns   |                    |
|                        | SCL, SDA capacitive load            | C <sub>b</sub>    | _                                   | 400                         | pF   |                    |
| RIIC                   | SCL cycle time                      | t <sub>SCL</sub>  | 6 (12) × t <sub>IICcyc</sub> + 600  | _                           | ns   | Figure 5.59        |
| (Fast mode)            | SCL high pulse width                | t <sub>SCLH</sub> | 3 (6) × t <sub>IICcyc</sub> + 300   | _                           | ns   |                    |
|                        | SCL low pulse width                 | t <sub>SCLL</sub> | 3 (6) × t <sub>IICcyc</sub> + 300   | _                           | ns   |                    |
|                        | SCL, SDA rise time                  | t <sub>Sr</sub>   | _                                   | 300                         | ns   |                    |
|                        | SCL, SDA fall time                  | t <sub>Sf</sub>   | _                                   | 300                         | ns   |                    |
|                        | SCL, SDA spike pulse removal time   | t <sub>SP</sub>   | 0                                   | 1 (4) × t <sub>IICcyc</sub> | ns   |                    |
|                        | SDA bus free time                   | t <sub>BUF</sub>  | 3 (6) × t <sub>IICcyc</sub> + 300   | _                           | ns   |                    |
|                        | START condition hold time           | t <sub>STAH</sub> | t <sub>IICcyc</sub> + 300           | _                           | ns   |                    |
|                        | Repeated START condition setup time | t <sub>STAS</sub> | 300                                 | _                           | ns   |                    |
|                        | STOP condition setup time           | t <sub>STOS</sub> | 300                                 | _                           | ns   |                    |
|                        | Data setup time                     | t <sub>SDAS</sub> | t <sub>IICcyc</sub> + 50            | _                           | ns   |                    |
|                        | Data hold time                      | t <sub>SDAH</sub> | 0                                   | _                           | ns   |                    |
|                        | SCL, SDA capacitive load            | C <sub>b</sub>    | _                                   | 400                         | pF   | 1                  |

Note:  $t_{IIC\,cyc}$ : RIIC internal reference clock (IIC $\phi$ ) cycle
Note 1. The value in parentheses is used when the ICMR3.NF[1:0] bits are set to 11b while a digital filter is enabled with the ICFER.NFE

Note 2.  $C_b$  is the total capacitance of the bus lines.

**Table 5.42 Timing of On-Chip Peripheral Modules (5)** 

Conditions: 2.7 V  $\leq$  VCC = VCC\_USB = AVCC0  $\leq$  5.5 V, VSS = AVSS0 = VSS\_USB = 0 V, fPCLKB  $\leq$  32 MHz,  $T_a = -40$  to +105°C

|                         | Item                         | Symbol            | Min.*1 | Max.                  | Unit | Test<br>Conditions |
|-------------------------|------------------------------|-------------------|--------|-----------------------|------|--------------------|
| Simple I <sup>2</sup> C | SDA rise time                | t <sub>Sr</sub>   | _      | 1000                  | ns   | Figure 5.59        |
| (Standard mode)         | SDA fall time                | t <sub>Sf</sub>   | _      | 300                   | ns   |                    |
|                         | SDA spike pulse removal time | t <sub>SP</sub>   | 0      | 4 × t <sub>Pcyc</sub> | ns   |                    |
|                         | Data setup time              | t <sub>SDAS</sub> | 250    | _                     | ns   | =                  |
|                         | Data hold time               | t <sub>SDAH</sub> | 0      | _                     | ns   |                    |
|                         | SCL, SDA capacitive load     | C <sub>b</sub>    | _      | 400                   | pF   | =                  |
| Simple I <sup>2</sup> C | SDA rise time                | t <sub>Sr</sub>   | _      | 300                   | ns   | Figure 5.59        |
| (Fast mode)             | SDA fall time                | t <sub>Sf</sub>   | _      | 300                   | ns   |                    |
|                         | SDA spike pulse removal time | t <sub>SP</sub>   | 0      | 4 × t <sub>Pcyc</sub> | ns   |                    |
|                         | Data setup time              | t <sub>SDAS</sub> | 100    | _                     | ns   |                    |
|                         | Data hold time               | t <sub>SDAH</sub> | 0      | _                     | ns   |                    |
|                         | SCL, SDA capacitive load     | C <sub>b</sub>    | _      | 400                   | pF   |                    |

 $\label{eq:Note:theory:equation} \begin{aligned} & \text{Note:} & & t_{\text{Pcyc}} \text{: PCLK cycle} \\ & \text{Note 1.} & & C_b \text{ is the total capacitance of the bus lines.} \end{aligned}$ 

**Timing of On-Chip Peripheral Modules (6)** 

Conditions:  $1.8 \text{ V} \le \text{VCC} = \text{VCC\_USB} = \text{AVCC0} \le 5.5 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VSS\_USB} = 0 \text{ V}, \text{fPCLKB} \le 32 \text{ MHz}, \text{ MHz}$ 

 $T_a = -40 \text{ to } +105^{\circ}\text{C}$ 

|     | ltem                  |                                       | Symbol             | Min.  | Max. | Unit   | Test<br>Conditions |
|-----|-----------------------|---------------------------------------|--------------------|-------|------|--------|--------------------|
| SSI | AUDIO_MCLK input      | 2.7 V or above                        | t <sub>AUDIO</sub> | 1     | 25   | MHz    |                    |
|     | frequency             | 1.8 V or above                        |                    | 1     | 4    |        |                    |
|     | Output clock cycle    |                                       | t <sub>O</sub>     | 250   | _    | ns     | Figure 5.60        |
|     | Input clock cycle     | Input clock cycle                     |                    |       | _    | ns     |                    |
|     | Clock high level      | Clock high level                      |                    |       | 0.6  | to, ti | -<br>-             |
|     | Clock low level       | Clock low level                       |                    |       | 0.6  | to, ti |                    |
|     | Clock rise time       | Clock rise time                       |                    |       | 20   | ns     |                    |
|     | Data delay time       | 2.7 V or above                        | t <sub>DTR</sub>   | _     | 65   | ns     | Figure 5.61        |
|     |                       | 1.8 V or above                        |                    | — 105 |      |        | Figure 5.62        |
|     | Setup time            | 2.7 V or above                        | t <sub>SR</sub>    | 65    | _    | ns     |                    |
|     |                       | 1.8 V or above                        |                    | 90    | _    |        |                    |
|     | Hold time             | Hold time                             |                    |       | _    | ns     |                    |
|     | WS changing edge SSID | WS changing edge SSIDATA output delay |                    |       | 105  | ns     | Figure 5.63        |



Figure 5.45 I/O Port Input Timing



Figure 5.46 MTU2 Input/Output Timing



Figure 5.47 MTU2 Clock Input Timing



Figure 5.48 POE# Input Timing



Figure 5.49 TMR Clock Input Timing



Figure 5.50 SCK Clock Input Timing



Figure 5.51 SCI Input/Output Timing: Clock Synchronous Mode



Figure 5.52 A/D Converter External Trigger Input Timing



Figure 5.53 CLKOUT Output Timing



Figure 5.54 RSPI Clock Timing and Simple SPI Clock Timing



Figure 5.55 RSPI Timing (Master, CPHA = 0) and Simple SPI Clock Timing (Master, CKPH = 1)



Figure 5.56 RSPI Timing (Master, CPHA = 1) and Simple SPI Clock Timing (Master, CKPH = 0)



Figure 5.57 RSPI Timing (Slave, CPHA = 0) and Simple SPI Clock Timing (Slave, CKPH = 1)



Figure 5.58 RSPI Timing (Slave, CPHA = 1) and Simple SPI Clock Timing (Slave, CKPH = 0)



Figure 5.59 RIIC Bus Interface Input/Output Timing and Simple I<sup>2</sup>C Bus Interface Input/Output Timing



Figure 5.60 SSI Clock Input/Output Timing



Figure 5.61 SSI Transmission/Reception Timing (SSICR.SCKP=0)



Figure 5.62 SSI Transmission/Reception Timing (SSICR.SCKP=1)



Figure 5.63 SSIDATA Output Delay After SSIWSn Changing Edge

# 5.4 USB Characteristics

Table 5.44 USB Characteristics (USB0\_DP and USB0\_DM Pin Characteristics)

Conditions:  $3.0 \text{ V} \leq \text{VCC} = \text{VCC\_USB} = \text{AVCC0} \leq 5.5 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VSS\_USB} = 0 \text{ V}, \text{T}_a = -40 \text{ to } +105^{\circ}\text{C}$ 

|                           | Item                      |         | Symbol                         | Min.      | Max.      | Unit | Test C                                                            | Conditions   |
|---------------------------|---------------------------|---------|--------------------------------|-----------|-----------|------|-------------------------------------------------------------------|--------------|
| Input                     | Input high level voltage  | e       | $V_{IH}$                       | 2.0       | _         | V    |                                                                   |              |
| characteristics           | Input low level voltage   | )       | V <sub>IL</sub>                | _         | 0.8       | V    |                                                                   |              |
|                           | Differential input sens   | itivity | $V_{DI}$                       | 0.2       | _         | V    | USB0_DP                                                           | - USB0_DM    |
|                           | Differential common range | node    | V <sub>CM</sub>                | 0.8       | 2.5       | V    |                                                                   |              |
| Output                    | Output high level volta   | age     | V <sub>OH</sub>                | 2.8       | VCC_USB   | V    | I <sub>OH</sub> = -200 µ                                          | AL           |
| characteristics           | Output low level volta    | ge      | V <sub>OL</sub>                | 0.0       | 0.3       | V    | $I_{OL} = 2 \text{ mA}$                                           |              |
|                           | Cross-over voltage        |         | V <sub>CRS</sub>               | 1.3       | 2.0       | V    |                                                                   | Figure 5.64, |
|                           | Rise time                 | FS      | t <sub>r</sub>                 | 4         | 20        | ns   |                                                                   | Figure 5.65  |
|                           |                           | LS      | ]                              | 75        | 300       |      |                                                                   |              |
|                           | Fall time                 | FS      | t <sub>f</sub>                 | 4         | 20        | ns   |                                                                   |              |
|                           |                           | LS      | 1                              | 75        | 300       |      |                                                                   |              |
|                           | Rise/fall time ratio F    |         | t <sub>r</sub> /t <sub>f</sub> | 90        | 111.11    | %    | t <sub>r</sub> /t <sub>f</sub>                                    |              |
|                           |                           | LS      |                                | 80        | 125       |      |                                                                   |              |
|                           | Output resistance         |         | Z <sub>DRV</sub>               | 28        | 44        | Ω    | (Adjusting the resistance be external elements is not necessary.) |              |
| VBUS                      | VBUS input voltage        |         | V <sub>IH</sub>                | VCC × 0.8 | _         | V    |                                                                   |              |
| characteristics           |                           |         | V <sub>IL</sub>                | _         | VCC × 0.2 | V    |                                                                   |              |
| Pull-up,                  | Pull-down resistor        |         | R <sub>PD</sub>                | 14.25     | 24.80     | kΩ   |                                                                   |              |
| pull-down                 | Pull-up resistor          |         | R <sub>PUI</sub>               | 0.9       | 1.575     | kΩ   | During idle s                                                     | state        |
|                           |                           |         | R <sub>PUA</sub>               | 1.425     | 3.09      | kΩ   | During recep                                                      | otion        |
| Battery                   | D+ sink current           |         | I <sub>DP_SINK</sub>           | 25        | 175       | μA   |                                                                   |              |
| Charging<br>Specification | D- sink current           |         | I <sub>DM_SINK</sub>           | 25        | 175       | μA   |                                                                   |              |
| Ver 1.2                   | DCD source current        |         | I <sub>DP_SRC</sub>            | 7         | 13        | μA   |                                                                   |              |
|                           | Data detection voltage    | 9       | V <sub>DAT_REF</sub>           | 0.25      | 0.4       | V    |                                                                   |              |
|                           | D+ source current         |         | V <sub>DP_SRC</sub>            | 0.5       | 0.7       | V    | Output curre                                                      | ent = 250 µA |
|                           | D- source current         |         | V <sub>DM_SRC</sub>            | 0.5       | 0.7       | V    | Output curre                                                      | ent = 250 µA |



Figure 5.64 USB0\_DP and USB0\_DM Output Timing



Figure 5.65 Test Circuit

## 5.5 A/D Conversion Characteristics



Figure 5.66 VREFH0 Voltage Range vs. AVCC0

Table 5.45 A/D Conversion Characteristics (1)

Conditions:  $2.7 \text{ V} \le \text{VCC} = \text{VCC\_USB} = \text{AVCC0} \le 5.5 \text{ V}, 2.7 \text{ V} \le \text{VREFH0} \le \text{AVCC0}, \text{ reference voltage} = \text{VREFH0} \text{ selected}, \\ \text{VSS} = \text{AVSS0} = \text{VREFL0} = \text{VSS\_USB} = 0 \text{ V}, \\ \text{T}_a = -40 \text{ to } +105 ^{\circ}\text{C}$ 

| Item                                                  |                                                                    | Min. | Тур.   | Max.   | Unit | Test Conditions                                                                     |
|-------------------------------------------------------|--------------------------------------------------------------------|------|--------|--------|------|-------------------------------------------------------------------------------------|
| Frequency                                             |                                                                    | 1    | _      | 54     | MHz  |                                                                                     |
| Resolution                                            |                                                                    | _    | _      | 12     | Bit  |                                                                                     |
| Conversion time*1<br>(Operation at<br>PCLKD = 54 MHz) | Permissible signal source impedance (Max.) = $0.3 \text{ k}\Omega$ | 0.83 | _      | _      | μs   | High-precision channel<br>The ADCSR.ADHSC bit is 0<br>The ADSSTRn register is 0Dh   |
|                                                       |                                                                    | 1.33 | _      | _      |      | Normal-precision channel<br>The ADCSR.ADHSC bit is 0<br>The ADSSTRn register is 28h |
| Analog input capacitance                              | Cs                                                                 | _    | _      | 15     | pF   | Pin capacitance included Figure 5.67                                                |
| Analog input resistance                               | Rs                                                                 | _    | _      | 2.5    | kΩ   | Figure 5.67                                                                         |
| Analog input voltage range                            | Ain                                                                | 0    | _      | VREFH0 | V    |                                                                                     |
| Offset error                                          |                                                                    | _    | ±0.5   | ±4.5   | LSB  | High-precision channel                                                              |
|                                                       |                                                                    |      |        | ±6.0   | LSB  | Other than above                                                                    |
| Full-scale error                                      |                                                                    | _    | ±0.75  | ±4.5   | LSB  | High-precision channel                                                              |
|                                                       |                                                                    |      |        | ±6.0   | LSB  | Other than above                                                                    |
| Quantization error                                    |                                                                    | _    | ± 0.5  | _      | LSB  |                                                                                     |
| Absolute accuracy                                     |                                                                    | _    | ± 1.25 | ±5.0   | LSB  | High-precision channel                                                              |
|                                                       |                                                                    |      |        | ±8.0   | LSB  | Other than above                                                                    |
| DNL differential non-linearity error                  |                                                                    | _    | ±1.0   | _      | LSB  |                                                                                     |
| INL integral non-linearity error                      |                                                                    | _    | ±1.0   | ±3.0   | LSB  |                                                                                     |

Note: The characteristics apply when no pin functions other than A/D converter input are used. Absolute accuracy includes quantization errors. Offset error, full-scale error, DNL differential non-linearity error, and INL integral non-linearity error do not include quantization errors.

Note 1. The conversion time is the sum of the sampling time and the comparison time. As the test conditions, the number of sampling states is indicated.

Table 5.46 A/D Conversion Characteristics (2)

Conditions:  $2.4 \text{ V} \le \text{VCC} = \text{VCC\_USB} = \text{AVCC0} \le 5.5 \text{ V}, 2.4 \text{ V} \le \text{VREFH0} \le \text{AVCC0}, \text{ reference voltage} = \text{VREFH0} \text{ selected}, \\ \text{VSS} = \text{AVSS0} = \text{VREFL0} = \text{VSS\_USB} = 0 \text{ V}, \\ T_a = -40 \text{ to } +105 ^{\circ}\text{C}$ 

| Item                                                  |                                                             | Min. | Тур.  | Max. | Unit | Test Conditions                                                                     |
|-------------------------------------------------------|-------------------------------------------------------------|------|-------|------|------|-------------------------------------------------------------------------------------|
| Frequency                                             |                                                             | 1    | _     | 32   | MHz  |                                                                                     |
| Resolution                                            |                                                             | _    | _     | 12   | Bit  |                                                                                     |
| Conversion time*1<br>(Operation at<br>PCLKD = 32 MHz) | Permissible signal source impedance (Max.) = 1.3 k $\Omega$ | 1.41 | _     | _    | μs   | High-precision channel The ADCSR.ADHSC bit is 0 The ADSSTRn register is 0Dh         |
|                                                       |                                                             | 2.25 | _     | _    |      | Normal-precision channel<br>The ADCSR.ADHSC bit is 0<br>The ADSSTRn register is 28h |
| Analog input capacitance                              | Cs                                                          | _    | _     | 15   | pF   | Pin capacitance included Figure 5.67                                                |
| Analog input resistance                               | Rs                                                          | _    | _     | 2.5  | kΩ   | Figure 5.67                                                                         |
| Offset error                                          |                                                             | _    | ±0.5  | ±4.5 | LSB  |                                                                                     |
| Full-scale error                                      |                                                             | _    | ±0.75 | ±4.5 | LSB  |                                                                                     |
| Quantization error                                    |                                                             | _    | ±0.5  | _    | LSB  |                                                                                     |
| Absolute accuracy                                     |                                                             | _    | ±1.25 | ±5.0 | LSB  | High-precision channel                                                              |
|                                                       |                                                             |      |       | ±8.0 | LSB  | Other than above                                                                    |
| DNL differential non-linearity error                  |                                                             | _    | ±1.0  | _    | LSB  |                                                                                     |
| INL integral non-linearity error                      |                                                             | _    | ±1.0  | ±4.5 | LSB  |                                                                                     |

Note: The characteristics apply when no pin functions other than A/D converter input are used. Absolute accuracy includes quantization errors. Offset error, full-scale error, DNL differential non-linearity error, and INL integral non-linearity error do not include quantization errors.

Note 1. The conversion time is the sum of the sampling time and the comparison time. As the test conditions, the number of sampling states is indicated.

Table 5.47 A/D Conversion Characteristics (3)

Conditions:  $2.7V \le VCC = VCC\_USB = AVCC0 \le 5.5V$ ,  $2.7V \le VREFH0 \le AVCC0$ , reference voltage = VREFH0 selected,  $VSS = AVSS0 = VREFL0 = VSS\_USB = 0V$ , Ta = -40 to  $+105^{\circ}C$ 

| Item                                                  |                                                             | Min. | Тур.  | Max. | Unit | Test Conditions                                                                              |
|-------------------------------------------------------|-------------------------------------------------------------|------|-------|------|------|----------------------------------------------------------------------------------------------|
| Frequency                                             |                                                             | 1    | _     | 27   | MHz  |                                                                                              |
| Resolution                                            |                                                             | _    | _     | 12   | Bit  |                                                                                              |
| Conversion time*1<br>(Operation at<br>PCLKD = 27 MHz) | Permissible signal source impedance (Max.) = 1.1 k $\Omega$ | 2    | _     | _    | μs   | High-precision channel The ADCSR.ADHSC bit is 1 The ADSSTRn.SST[7:0] bits are 0Dh            |
|                                                       |                                                             | 3    | _     | _    |      | Normal-precision channel<br>The ADCSR.ADHSC bit is 1<br>The ADSSTRn.SST[7:0] bits are<br>28h |
| Analog input capacitance                              | Cs                                                          | _    | _     | 15   | pF   | Pin capacitance included Figure 5.67                                                         |
| Analog input resistance                               | Rs                                                          | _    | _     | 2.5  | kΩ   | Figure 5.67                                                                                  |
| Offset error                                          |                                                             | _    | ±0.5  | ±4.5 | LSB  |                                                                                              |
| Full-scale error                                      |                                                             | _    | ±0.75 | ±4.5 | LSB  |                                                                                              |
| Quantization error                                    |                                                             | _    | ±0.5  | _    | LSB  |                                                                                              |
| Absolute accuracy                                     |                                                             | _    | ±1.25 | ±5.0 | LSB  | High-precision channel                                                                       |
|                                                       |                                                             |      |       | ±8.0 | LSB  | Other than above                                                                             |
| DNL differential non-linearity error                  |                                                             | _    | ±1.0  | _    | LSB  |                                                                                              |
| INL integral non-linearity error                      |                                                             | _    | ±1.0  | ±3.0 | LSB  |                                                                                              |

Note: The characteristics apply when no pin functions other than A/D converter input are used. Absolute accuracy includes quantization errors. Offset error, full-scale error, DNL differential non-linearity error, and INL integral non-linearity error do not include quantization errors.

Note 1. The conversion time is the sum of the sampling time and the comparison time. As the test conditions, the number of sampling states is indicated.

Table 5.48 A/D Conversion Characteristics (4)

Conditions:  $2.4V \le VCC = VCC_USB = AVCC0 \le 5.5V$ ,  $2.4V \le VREFH0 \le AVCC0$ ,  $VSS = AVSS0 = VSS_USB = 0V$ , reference voltage = VREFH0 selected, Ta = -40 to  $+105^{\circ}C$ 

| Item                                                  |                                                                    | Min. | Тур.  | Max. | Unit | Test Conditions                                                                     |
|-------------------------------------------------------|--------------------------------------------------------------------|------|-------|------|------|-------------------------------------------------------------------------------------|
| Frequency                                             |                                                                    | 1    | _     | 16   | MHz  |                                                                                     |
| Resolution                                            |                                                                    | _    | _     | 12   | Bit  |                                                                                     |
| Conversion time*1<br>(Operation at<br>PCLKD = 16 MHz) | Permissible signal source impedance (Max.) = $2.2 \text{ k}\Omega$ | 3.38 | _     | _    | μs   | High-precision channel The ADCSR.ADHSC bit is 1 The ADSSTRn register is 0Dh         |
|                                                       |                                                                    | 5.06 | _     | _    |      | Normal-precision channel<br>The ADCSR.ADHSC bit is 1<br>The ADSSTRn register is 28h |
| Analog input capacitance                              | Cs                                                                 | _    | _     | 15   | pF   | Pin capacitance included Figure 5.67                                                |
| Analog input resistance                               | Rs                                                                 | _    | _     | 2.5  | kΩ   | Figure 5.67                                                                         |
| Offset error                                          |                                                                    | _    | ±0.5  | ±4.5 | LSB  |                                                                                     |
| Full-scale error                                      |                                                                    | _    | ±0.75 | ±4.5 | LSB  |                                                                                     |
| Quantization error                                    |                                                                    | _    | ±0.5  | _    | LSB  |                                                                                     |
| Absolute accuracy                                     |                                                                    | _    | ±1.25 | ±5.0 | LSB  | High-precision channel                                                              |
|                                                       |                                                                    |      |       | ±8.0 | LSB  | Other than above                                                                    |
| DNL differential non-linearity error                  |                                                                    | _    | ±1.0  | _    | LSB  |                                                                                     |
| INL integral non-linearity er                         | ror                                                                | _    | ±1.0  | ±3.0 | LSB  |                                                                                     |

Note: The characteristics apply when no pin functions other than A/D converter input are used. Absolute accuracy includes quantization errors. Offset error, full-scale error, DNL differential non-linearity error, and INL integral non-linearity error do not include quantization errors.

Note 1. The conversion time is the sum of the sampling time and the comparison time. As the test conditions, the number of sampling states is indicated.

Table 5.49 A/D Conversion Characteristics (5)

Conditions:  $1.8V \le VCC = VCC\_USB = AVCC0 \le 5.5V$ ,  $1.8V \le VREFH0 \le AVCC0$ ,  $VSS = AVSS0 = VSS\_USB = 0V$ , reference voltage = VREFH0 selected, Ta = -40 to  $+105^{\circ}C$ 

| Item                                                 |                                                   | Min.  | Тур.  | Max. | Unit | Test Conditions                                                                     |
|------------------------------------------------------|---------------------------------------------------|-------|-------|------|------|-------------------------------------------------------------------------------------|
| Frequency                                            |                                                   | 1     | _     | 8    | MHz  |                                                                                     |
| Resolution                                           | Resolution                                        |       | _     | 12   | Bit  |                                                                                     |
| Conversion time*1<br>(Operation at<br>PCLKD = 8 MHz) | Permissible signal source impedance (Max.) = 5 kΩ | 6.75  | _     | _    | μs   | High-precision channel The ADCSR.ADHSC bit is 1 The ADSSTRn register is 0Dh         |
|                                                      |                                                   | 10.13 | _     |      |      | Normal-precision channel<br>The ADCSR.ADHSC bit is 1<br>The ADSSTRn register is 28h |
| Analog input capacitance                             | Cs                                                | _     | _     | 15   | pF   | Pin capacitance included Figure 5.67                                                |
| Analog input resistance                              | Rs                                                | _     | _     | 2.5  | kΩ   | Figure 5.67                                                                         |
| Offset error                                         |                                                   | _     | ±1    | ±7.5 | LSB  |                                                                                     |
| Full-scale error                                     |                                                   | _     | ±1.5  | ±7.5 | LSB  |                                                                                     |
| Quantization error                                   |                                                   | _     | ±0.5  | _    | LSB  |                                                                                     |
| Absolute accuracy                                    |                                                   | _     | ±3.0  | ±8.0 | LSB  |                                                                                     |
| DNL differential non-linearity error                 |                                                   | _     | ±1.0  | _    | LSB  |                                                                                     |
| INL integral non-linearity er                        | ror                                               | _     | ±1.25 | ±3.0 | LSB  |                                                                                     |

Note: The characteristics apply when no pin functions other than A/D converter input are used. Absolute accuracy includes quantization errors. Offset error, full-scale error, DNL differential non-linearity error, and INL integral non-linearity error do not include quantization errors.

Note 1. The conversion time is the sum of the sampling time and the comparison time. As the test conditions, the number of sampling states is indicated.

Table 5.50 A/D Converter Channel Classification

| Classification                           | Channel                    | Conditions           | Remarks                                       |
|------------------------------------------|----------------------------|----------------------|-----------------------------------------------|
| High-precision channel                   | AN000 to AN007             | AVCC0 = 1.8 to 5.5 V | Pins AN000 to AN007 cannot be used as digital |
| Normal-precision channel                 | AN016 to AN031             |                      | outputs when the A/D converter is in use.     |
| Internal reference voltage input channel | Internal reference voltage | AVCC0 = 2.0 to 5.5 V |                                               |
| Temperature sensor input channel         | Temperature sensor output  | AVCC0 = 2.0 to 5.5 V |                                               |



Figure 5.67 Equivalent Circuit



Figure 5.68 Illustration of A/D Converter Characteristic Terms

## **Absolute accuracy**

Absolute accuracy is the difference between output code based on the theoretical A/D conversion characteristics and the actual A/D conversion result. When measuring absolute accuracy, the voltage at the midpoint of the width of analog input voltage (1-LSB width), that can meet the expectation of outputting an equal code based on the theoretical A/D conversion characteristics, is used as an analog input voltage. For example, if 12-bit resolution is used and if reference voltage (VREFH0 = 3.072 V), then 1-LSB width becomes 0.75 mV, and 0 mV, 0.75 mV, 1.5 mV, ... are used as analog input voltages.

If analog input voltage is 6 mV, absolute accuracy =  $\pm 5$  LSB means that the actual A/D conversion result is in the range of 003h to 00Dh, although an output code, 008h, can be expected from the theoretical A/D conversion characteristics.

#### Integral non-linearity error (INL)

The integral non-linearity error is the maximum deviation between the ideal line when the measured offset and full-scale errors are zeroed, and the actual output code.

## Differential non-linearity error (DNL)

The differential non-linearity error is the difference between 1-LSB width based on the ideal A/D conversion characteristics and the width of the actual output code.

#### Offset error

An offset error is the difference between a transition point of the ideal first output code and the actual first output code.

#### Full-scale error

A full-scale error is the difference between a transition point of the ideal last output code and the actual last output code.

#### D/A Conversion Characteristics 5.6

**Table 5.51** D/A Conversion Characteristics (1)

Conditions:  $1.8 \text{ V} \le \text{VCC} = \text{VCC\_USB} = \text{AVCC0} \le 5.5 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VSS\_USB} = 0 \text{ V}, \text{T}_a = -40 \text{ to } +105^{\circ}\text{C}$ 

Reference voltage = VREFH or VREFL selected

| Item                                 | Min. | Тур. | Max.         | Unit | Test Conditions |
|--------------------------------------|------|------|--------------|------|-----------------|
| Resolution                           | _    | _    | 12           | Bit  |                 |
| Resistive load                       | 30   | _    | _            | kΩ   |                 |
| Capacitive load                      | _    | _    | 50           | pF   |                 |
| Output voltage range                 | 0.35 | _    | AVCC0 - 0.47 | V    |                 |
| DNL differential non-linearity error | _    | ±0.5 | ±1.0         | LSB  |                 |
| INL integral non-linearity error     | _    | ±2.0 | ±8.0         | LSB  |                 |
| Offset error                         | _    | _    | ±20          | mV   |                 |
| Full-scale error                     | _    | _    | ±20          | mV   |                 |
| Output resistance                    | _    | 5    | _            | Ω    |                 |
| Conversion time                      | _    | _    | 30           | μs   |                 |

**Table 5.52** D/A Conversion Characteristics (2)

Conditions: 1.8 V  $\leq$  VCC = VCC\_USB = AVCC0  $\leq$  5.5 V, VSS = AVSS0 = VREFL = VSS\_USB = 0 V,  $T_a = -40$  to +105°C

Reference voltage = AVCC0 or AVSS0 selected

| Item                                 | Min.        | Тур. | Max.         | Unit | Test Conditions |
|--------------------------------------|-------------|------|--------------|------|-----------------|
| Resolution                           | olution — — |      | 12           | Bit  |                 |
| Resistive load                       | 30          | _    | _            | kΩ   |                 |
| Capacitive load                      | _           | _    | 50           | pF   |                 |
| Output voltage range                 | 0.35        | _    | AVCC0 - 0.47 | V    |                 |
| DNL differential non-linearity error | _           | ±0.5 | ±2.0         | LSB  |                 |
| INL integral non-linearity error     | _           | ±2.0 | ±8.0         | LSB  |                 |
| Offset error                         | _           | _    | ±30          | mV   |                 |
| Full-scale error                     | _           | _    | ±30          | mV   |                 |
| Output resistance                    | _           | 5    | _            | Ω    |                 |
| Conversion time                      | _           | _    | 30           | μs   |                 |

**Table 5.53** D/A Conversion Characteristics (3)

Conditions:  $1.8 \text{ V} \le \text{VCC} = \text{VCC\_USB} = \text{AVCC0} \le 5.5 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VSS\_USB} = 0 \text{ V}, \text{T}_{a} = -40 \text{ to } +105^{\circ}\text{C}$ Reference voltage = internal reference voltage selected

| Item                                 | Min. | Тур. | Max.  | Unit | Test Conditions |
|--------------------------------------|------|------|-------|------|-----------------|
| Resolution                           | _    | _    | 12    | Bit  |                 |
| Internal reference voltage (Vbgr)    | 1.36 | 1.43 | 1.50  | V    |                 |
| Resistive load                       | 30   | _    | _     | kΩ   |                 |
| Capacitive load                      | _    | _    | 50    | pF   |                 |
| Output voltage range                 | 0.35 | _    | Vbgr  | V    |                 |
| DNL differential non-linearity error | _    | ±2.0 | ±16.0 | LSB  |                 |
| INL integral non-linearity error     | _    | ±8.0 | ±16.0 | LSB  |                 |
| Offset error                         | _    | _    | 30    | mV   |                 |
| Output resistance                    | _    | 5    | _     | Ω    |                 |
| Conversion time                      | _    | _    | 30    | μs   |                 |



Figure 5.69 Illustration of D/A Converter Characteristic Terms

## Integral non-linearity error (INL)

The integral non-linearity error is the maximum deviation between the ideal line when the measured offset and full-scale errors are zeroed, and the actual output code.

#### Differential non-linearity error (DNL)

The differential non-linearity error is the difference between 1-LSB width based on the ideal D/A conversion characteristics and the width of the actually output code.

#### Offset error

An offset error is the difference between a transition point of the ideal first output code and the actual first output code.

## Full-scale error

A full-scale error is the difference between a transition point of the ideal last output code and the actual last output code.

# 5.7 Temperature Sensor Characteristics

 Table 5.54
 Temperature Sensor Characteristics

Conditions:  $2.0 \text{ V} \le \text{VCC} = \text{VCC\_USB} = \text{AVCC0} \le 5.5 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VSS\_USB} = 0 \text{ V}, \text{T}_a = -40 \text{ to } +105^{\circ}\text{C}$ 

| Item                          | Symbol             | Min. | Тур.  | Max. | Unit  | Test Conditions |
|-------------------------------|--------------------|------|-------|------|-------|-----------------|
| Relative accuracy             | _                  | _    | ±1.5  | _    | °C    | 2.4 V or above  |
|                               |                    | _    | ±2.0  | _    |       | Below 2.4 V     |
| Temperature slope             | _                  | _    | -3.65 | _    | mV/°C |                 |
| Output voltage (25°C)         | _                  | _    | 1.05  | _    | V     | VCC = 3.3 V     |
| Temperature sensor start time | t <sub>START</sub> | _    | _     | 5    | μs    |                 |
| Sampling time                 | _                  | 5    | _     | _    | μs    | ]               |

# 5.8 Comparator Characteristics

 Table 5.55
 Comparator Characteristics

Conditions:  $1.8 \text{ V} \le \text{VCC} = \text{VCC\_USB} = \text{AVCC0} \le 5.5 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VSS\_USB} = 0 \text{ V}, \text{T}_{a} = -40 \text{ to } +105^{\circ}\text{C}$ 

|                                                               | Item                                               | Symbol | Min. | Тур.     | Max.      | Unit | Test Conditions                          |
|---------------------------------------------------------------|----------------------------------------------------|--------|------|----------|-----------|------|------------------------------------------|
| CVREFB0 to CVREFB3 input reference voltage                    |                                                    | VREF   | 0    | _        | VCC - 1.4 | V    |                                          |
| CMPB0 to CMPB3                                                | 3 input voltage                                    | VI     | -0.3 | _        | VCC + 0.3 | V    |                                          |
| Offset                                                        | Comparator high-speed mode                         | _      | _    | _        | 50        | mV   |                                          |
|                                                               | Comparator high-speed mode Window function enabled | _      | _    | _        | 60        | mV   |                                          |
|                                                               | Comparator low-speed mode                          | _      | _    | _        | 40        | mV   |                                          |
| Comparator output delay time                                  | Comparator high-speed mode                         | Td     | _    | _        | 1.2       | μs   | VCC = 3 V,<br>input slew rate ≥ 50 mV/us |
|                                                               | Comparator high-speed mode Window function enabled | Tdw    | _    | _        | 2.0       | μs   |                                          |
|                                                               | Comparator low-speed mode                          | Td     | _    | _        | 5.0       | μs   |                                          |
| High-side reference<br>(comparator high-<br>function enabled) | ce voltage<br>speed mode, window                   | VRFH   | _    | 0.76 VCC | _         | V    |                                          |
| Low-side reference<br>(comparator high-<br>function enabled)  | e voltage<br>speed mode, window                    | VRFL   | _    | 0.24 VCC | _         | V    |                                          |
| Operation stabiliza                                           | ation wait time                                    | Tcmp   | 100  | _        | _         | μs   |                                          |



Figure 5.70 Comparator Output Delay Time in Comparator High-Speed Mode and Low-Speed Mode



Figure 5.71 Comparator Output Delay Time in High-Speed Mode with Window Function Enabled

#### 5.9 CTSU Characteristics

Table 5.56 CTSU Characteristics

Conditions:  $1.8 \text{ V} \le \text{VCC} = \text{VCC\_USB} = \text{AVCC0} \le 5.5 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VSS\_USB} = 0 \text{ V}, \text{T}_a = -40 \text{ to } +105^{\circ}\text{C}$ 

| Item                                        | Symbol             | Min. | Тур. | Max. | Unit | Test Conditions                               |
|---------------------------------------------|--------------------|------|------|------|------|-----------------------------------------------|
| External capacitance connected to TSCAP pin | C <sub>tscap</sub> | 9    | 10   | 11   | nF   |                                               |
| TS pin capacitive load                      | C <sub>base</sub>  | _    | _    | 50   | pF   |                                               |
| Permissible output high current             | ΣΙ <sub>ΟΗ</sub>   | _    | _    | -24  | mA   | When the mutual capacitance method is applied |

## 5.10 Characteristics of Power-On Reset Circuit and Voltage Detection Circuit

Table 5.57 Characteristics of Power-On Reset Circuit and Voltage Detection Circuit (1)

Conditions:  $1.8 \text{ V} \le \text{VCC} = \text{VCC\_USB} = \text{AVCC0} \le 5.5 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VSS\_USB} = 0 \text{ V}, \text{T}_a = -40 \text{ to } +105^{\circ}\text{C}$ 

|                   | Item                               | Symbol              | Min. | Тур. | Max. | Unit             | Test Conditions          |  |
|-------------------|------------------------------------|---------------------|------|------|------|------------------|--------------------------|--|
| Voltage detection | Power-on reset (POR)               | V <sub>POR</sub>    | 1.35 | 1.50 | 1.65 | V                | Figure 5.72, Figure 5.73 |  |
| level             | Voltage detection circuit          | V <sub>det0_0</sub> | 3.67 | 3.84 | 3.97 | V                | Figure 5.74              |  |
|                   | (LVD0)*1                           | V <sub>det0_1</sub> | 2.70 | 2.82 | 3.00 |                  | At falling edge VCC      |  |
|                   |                                    | V <sub>det0_2</sub> | 2.37 | 2.51 | 2.67 |                  |                          |  |
|                   |                                    | V <sub>det0_3</sub> | 1.80 | 1.90 | 1.99 |                  |                          |  |
|                   | Voltage detection circuit (LVD1)*2 | V <sub>det1_0</sub> | 4.12 | 4.29 | 4.42 | V                | Figure 5.75              |  |
|                   |                                    | V <sub>det1_1</sub> | 3.98 | 4.14 | 4.28 |                  | At falling edge VCC      |  |
|                   |                                    | V <sub>det1_2</sub> | 3.86 | 4.02 | 4.16 | -<br>-<br>-<br>- |                          |  |
|                   |                                    | V <sub>det1_3</sub> | 3.68 | 3.84 | 3.98 |                  |                          |  |
|                   |                                    | V <sub>det1_4</sub> | 2.99 | 3.10 | 3.29 |                  |                          |  |
|                   |                                    | V <sub>det1_5</sub> | 2.89 | 3.00 | 3.19 |                  |                          |  |
|                   |                                    | V <sub>det1_6</sub> | 2.79 | 2.90 | 3.09 |                  |                          |  |
|                   |                                    | V <sub>det1_7</sub> | 2.68 | 2.79 | 2.98 |                  |                          |  |
|                   |                                    | V <sub>det1_8</sub> | 2.57 | 2.68 | 2.87 |                  |                          |  |
|                   |                                    | V <sub>det1_9</sub> | 2.47 | 2.58 | 2.67 |                  |                          |  |
|                   |                                    | V <sub>det1_A</sub> | 2.37 | 2.48 | 2.57 |                  |                          |  |
|                   |                                    | V <sub>det1_B</sub> | 2.10 | 2.20 | 2.30 |                  |                          |  |
|                   |                                    | V <sub>det1_C</sub> | 1.86 | 1.96 | 2.06 |                  |                          |  |
|                   |                                    | V <sub>det1_D</sub> | 1.80 | 1.86 | 1.96 |                  |                          |  |
|                   | Voltage detection circuit          | V <sub>det2_0</sub> | 4.08 | 4.29 | 4.48 | V                | Figure 5.76              |  |
|                   | (LVD2)*3                           | V <sub>det2_1</sub> | 3.95 | 4.14 | 4.35 |                  | At falling edge VCC      |  |
|                   |                                    | V <sub>det2_2</sub> | 3.82 | 4.02 | 4.22 |                  |                          |  |
|                   |                                    | V <sub>det2_3</sub> | 3.62 | 3.84 | 4.02 |                  |                          |  |

Note: These characteristics apply when noise is not superimposed on the power supply. When a setting is made so that the voltage detection level overlaps with that of the voltage detection circuit (LVD2), it cannot be specified which of LVD1 and LVD2 is used for voltage detection.

Note 1. n in the symbol Vdet0\_n denotes the value of the OFS1.VDSEL[1:0] bits.

Note 2. n in the symbol Vdet1\_n denotes the value of the LVDLVLR.LVD1LVL[3:0] bits.

Note 3. n in the symbol Vdet2\_n denotes the value of the LVDLVLR.LVD2LVL[1:0] bits.

Table 5.58 Characteristics of Power-On Reset Circuit and Voltage Detection Circuit (2)

Conditions: 1.8 V  $\leq$  VCC0 = VCC\_USB = AVCC0  $\leq$  5.5 V, VSS = AVSS0 = VSS\_USB = 0 V,  $T_a = -40$  to +105°C

|                                                         | Item                                                 | Symbol              | Min. | Тур. | Max. | Unit | Test Conditions                     |
|---------------------------------------------------------|------------------------------------------------------|---------------------|------|------|------|------|-------------------------------------|
| Wait time after                                         | At normal startup*1                                  | t <sub>POR</sub>    | _    | 9.1  | _    | ms   | Figure 5.73                         |
| power-on reset cancellation                             | During fast startup time*2                           | t <sub>POR</sub>    | _    | 1.6  | _    |      |                                     |
| Wait time after voltage monitoring 0 reset cancellation | Power-on voltage<br>monitoring 0 reset<br>disabled*1 | t <sub>LVD0</sub>   | _    | 568  | _    | μs   | Figure 5.74                         |
|                                                         | Power-on voltage<br>monitoring 0 reset<br>enabled*2  |                     | _    | 100  | _    |      |                                     |
| Wait time after voltage cancellation                    | e monitoring 1 reset                                 | t <sub>LVD1</sub>   | _    | 100  | _    | μs   | Figure 5.75                         |
| Wait time after voltage monitoring 2 reset cancellation |                                                      | t <sub>LVD2</sub>   | _    | 100  | _    | μs   | Figure 5.76                         |
| Response delay time                                     |                                                      | t <sub>det</sub>    | _    | _    | 350  | μs   | Figure 5.72                         |
| Minimum VCC down time*3                                 |                                                      | t <sub>VOFF</sub>   | 350  | _    | _    | μs   | Figure 5.72, VCC = 1.0 V or above   |
| Power-on reset enable                                   | e time                                               | t <sub>W(POR)</sub> | 1    | _    | _    | ms   | Figure 5.73, VCC = below 1.0<br>V   |
| LVD operation stabilizenabled)                          | ation time (after LVD is                             | $Td_{(E-A)}$        | _    | _    | 300  | μs   | Figure 5.75, Figure 5.76            |
| Hysteresis width (pow                                   | rer-on rest (POR))                                   | V <sub>PORH</sub>   | _    | 110  | _    | mV   |                                     |
| Hysteresis width (volta and LVD2)                       | age detection circuit: LVD1                          | $V_{LVH}$           | _    | 70   | _    | mV   | When Vdet1_0 to Vdet1_4 is selected |
|                                                         |                                                      |                     | _    | 60   | _    |      | When Vdet1_5 to Vdet1_9 is selected |
|                                                         |                                                      |                     | _    | 50   | _    |      | When Vdet1_A or Vdet1_B is selected |
|                                                         |                                                      |                     | _    | 40   | _    |      | When Vdet1_C or Vdet1_D is selected |
|                                                         |                                                      |                     | _    | 60   | _    | 1    | When LVD2 is selected               |

Note: These characteristics apply when noise is not superimposed on the power supply. When a setting is made so that the voltage detection level overlaps with that of the voltage detection circuit (LVD1), it cannot be specified which of LVD1 and LVD2 is used for voltage detection.

Note 1. When OFS1.(LVDAS, FASTSTUP) = 11b.

Note 2. When OFS1.(LVDAS, FASTSTUP) ≠ 11b.

Note 3. The minimum VCC down time indicates the time when VCC is below the minimum value of voltage detection levels  $V_{POR}$ ,  $V_{det0}$ ,  $V_{det1}$ , and  $V_{det2}$  for the POR/LVD.



Figure 5.72 Voltage Detection Reset Timing



Figure 5.73 Power-On Reset Timing



Figure 5.74 Voltage Detection Circuit Timing (Vdet0)



Figure 5.75 Voltage Detection Circuit Timing (V<sub>det1</sub>)



Figure 5.76 Voltage Detection Circuit Timing (V<sub>det2</sub>)

# 5.11 Oscillation Stop Detection Timing

Table 5.59 Oscillation Stop Detection Timing

Conditions:  $1.8 \text{ V} \le \text{VCC} = \text{VCC\_USB} = \text{AVCC0} \le 5.5 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VREFL0} = \text{VSS\_USB} = 0 \text{ V}, \text{T}_a = -40 \text{ to } +105^{\circ}\text{C}$ 

| Item           | Symbol          | Min. | Тур. | Max. | Unit | Test Conditions |
|----------------|-----------------|------|------|------|------|-----------------|
| Detection time | t <sub>dr</sub> | _    | _    | 1    | ms   | Figure 5.77     |



Figure 5.77 Oscillation Stop Detection Timing

## 5.12 Battery Backup Function Characteristics

Table 5.60 Battery Backup Function Characteristics

Conditions:  $1.8 \text{ V} \le \text{VCC} = \text{VCC\_USB} = \text{AVCC0} \le 5.5 \text{ V}, 1.8 \text{ V} \le \text{VBATT} \le 5.5 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VREFL0} = \text{VSS\_USB} = 0 \text{ V}, T_a = -40 \text{ to } +105^{\circ}\text{C}$ 

| Item                                        | Symbol                | Min.            | Тур. | Max. | Unit | Test Conditions |             |
|---------------------------------------------|-----------------------|-----------------|------|------|------|-----------------|-------------|
| Voltage level for switching to bat          | V <sub>DETBATT</sub>  | 1.99            | 2.09 | 2.19 | V    | Figure 5.78     |             |
| Hysteresis width                            | $V_{VBATTH}$          | _               | 100  | _    | mV   |                 |             |
| VCC-off period for starting powe            | t <sub>VOFFBATT</sub> | _               | _    | 350  | μs   |                 |             |
| Allowable voltage change rising/            | falling gradient      | dt/dVCC         | 1.0  | _    | _    | ms/V            | Figure 5.7  |
| Level for detection of voltage              | VBTLVDLVL[1:0] = 10b  | $V_{DETBATLVD}$ | 2.11 | 2.20 | 2.29 | V               | Figure 5.78 |
| drop on the VBATT pin (falling)             | VBTLVDLVL[1:0] = 11b  |                 | 1.87 | 2.00 | 2.13 | V               |             |
| Hysteresis width for detection of VBATT pin | V <sub>BATLVDH</sub>  | _               | 50   | _    | mV   |                 |             |

Note: The VCC-off period for starting power supply switching indicates the period in which VCC is below the minimum value of the voltage level for switching to battery backup (V<sub>DETBATT</sub>).



Figure 5.78 Battery Backup Function Characteristics

## 5.13 ROM (Flash Memory for Code Storage) Characteristics

Table 5.61 ROM (Flash Memory for Code Storage) Characteristics (1)

|                                                     | Item | Symbol           | Min.     | Тур. | Max. | Unit  | Conditions             |
|-----------------------------------------------------|------|------------------|----------|------|------|-------|------------------------|
| Reprogramming/erasure cycle*1                       |      | N <sub>PEC</sub> | 1000     | _    | _    | Times |                        |
| Data hold time After 1000 times of N <sub>PEC</sub> |      | t <sub>DRP</sub> | 20*2, *3 | _    | _    | Year  | T <sub>a</sub> = +85°C |

Note 1. Definition of reprogram/erase cycle: The reprogram/erase cycle is the number of erasing for each block. When the reprogram/erase cycle is n times (n = 1000), erasing can be performed n times for each block. For instance, when 4-byte programming is performed 256 times for different addresses in a 1-Kbyte block and then the entire block is erased, the reprogram/erase cycle is counted as one. However, programming the same address for several times as one erasing is not enabled (overwriting is prohibited).

Note 2. Characteristic when using the flash memory programmer and the self-programming library provided from Renesas Electronics.

Note 3. This result is obtained from reliability testing.

Table 5.62 ROM (Flash Memory for Code Storage) Characteristics (2) High-Speed Operating Mode

Conditions: 2.7 V ≤ VCC = VCC\_USB = AVCC0 ≤ 5.5 V, VSS = AVSS0 = VSS\_USB = 0 V

Temperature range for the programming/erasure operation:  $T_a = -40 \text{ to } +105^{\circ}\text{C}$ 

| Item                                 |                                                               | Cumbal               | F    | CLK = 1 MH | łz    | F    | FCLK = 32 MHz |        |    |  |
|--------------------------------------|---------------------------------------------------------------|----------------------|------|------------|-------|------|---------------|--------|----|--|
| nem                                  | Symbol                                                        | Min.                 | Тур. | Max.       | Min.  | Тур. | Max.          | - Unit |    |  |
| Programming time                     | 8-byte                                                        | t <sub>P8</sub>      | _    | 112        | 967   | _    | 52.3          | 491    | μs |  |
| Erasure time                         | 2-Kbyte                                                       | t <sub>E2K</sub>     | _    | 8.75       | 278   | _    | 5.50          | 215    | ms |  |
|                                      | 512-Kbyte<br>(when block<br>erase<br>command is<br>used)      | t <sub>E512K</sub>   | _    | 928        | 19218 | _    | 72.0          | 1679   | ms |  |
|                                      | 512-Kbyte<br>(when all-<br>block erase<br>command is<br>used) | t <sub>EA512</sub> K | _    | 923        | 19013 | _    | 66.7          | 1469   | ms |  |
| Blank check time                     | 8-byte                                                        | t <sub>BC8</sub>     | _    | _          | 55.0  | _    | _             | 16.1   | μs |  |
|                                      | 2-Kbyte                                                       | t <sub>BC2K</sub>    | _    | _          | 1840  | _    | _             | 136    | ms |  |
| Erase operation forced               | stop time                                                     | t <sub>SED</sub>     | _    | _          | 18.0  | _    | _             | 10.7   | μs |  |
| Start-up area switching setting time |                                                               | t <sub>SAS</sub>     | _    | 12.3       | 566.5 | _    | 6.2           | 434    | ms |  |
| Access window time                   |                                                               | t <sub>AWS</sub>     | _    | 12.3       | 566.5 | _    | 6.2           | 434    | ms |  |
| ROM mode transition wait time 1      |                                                               | t <sub>DIS</sub>     | 2.0  | _          | _     | 2.0  | _             | _      | μs |  |
| ROM mode transition v                | vait time 2                                                   | t <sub>MS</sub>      | 5.0  | _          | _     | 5.0  | _             | _      | μs |  |

Note: The time until each operation of the flash memory is started after instructions are executed by software is not included.

Note: The lower-limit frequency of FCLK is 1 MHz during programming or erasing of the flash memory. When using FCLK at below

4 MHz, the frequency can be set to 1 MHz, 2 MHz, or 3 MHz. A non-integer frequency such as 1.5 MHz cannot be set.

Note: The frequency accuracy of FCLK must be within ±3.5%.

Table 5.63 ROM (Flash Memory for Code Storage) Characteristics (3) Middle-Speed Operating Mode

Conditions: 1.8  $V \le VCC = VCC\_USB = AVCC0 \le 5.5 V$ ,  $VSS = AVSS0 = VSS\_USB = 0 V$ 

Temperature range for the programming/erasure operation:  $T_a = -40$  to +85°C

| Item                                 |                                                               | Symbol              | F    | CLK = 1 MH | lz    | F    | CLK = 8 MH | lz    | Unit  |
|--------------------------------------|---------------------------------------------------------------|---------------------|------|------------|-------|------|------------|-------|-------|
| Rem                                  |                                                               | Syllibol            | Min. | Тур.       | Max.  | Min. | Тур.       | Max.  | Offic |
| Programming time                     | 8-byte                                                        | t <sub>P8</sub>     | _    | 152        | 1367  | _    | 97.9       | 936   | μs    |
| Erasure time                         | 2-Kbyte                                                       | t <sub>E2K</sub>    | _    | 8.8        | 279.7 | _    | 5.9        | 221   | ms    |
|                                      | 512-Kbyte<br>(when block<br>erase<br>command is<br>used)      | t <sub>E512K</sub>  | _    | 928        | 19221 | _    | 191        | 4108  | ms    |
|                                      | 512-Kbyte<br>(when all-<br>block erase<br>command is<br>used) | t <sub>EA512K</sub> | _    | 923        | 19015 | _    | 185        | 3901  | ms    |
| Blank check time                     | 8-byte                                                        | t <sub>BC8</sub>    | _    | _          | 85.0  | _    | _          | 50.88 | μs    |
|                                      | 2-Kbyte                                                       | t <sub>BC2K</sub>   | _    | _          | 1870  | _    | _          | 402   | μs    |
| Erase operation forced               | stop time                                                     | t <sub>SED</sub>    | _    | _          | 28.0  | _    | _          | 21.3  | μs    |
| Start-up area switching setting time |                                                               | t <sub>SAS</sub>    | _    | 13.0       | 573.3 | _    | 7.7        | 451   | ms    |
| Access window time                   |                                                               | t <sub>AWS</sub>    | _    | 13.0       | 573.3 | _    | 7.7        | 451   | ms    |
| ROM mode transition v                | wait time 1                                                   | t <sub>DIS</sub>    | 2.0  | _          | _     | 2.0  | _          | _     | μs    |
| ROM mode transition v                | wait time 2                                                   | t <sub>MS</sub>     | 3.0  | _          | _     | 3.0  | _          | _     | μs    |

Note: The time until each operation of the flash memory is started after instructions are executed by software is not included.

Note: The lower-limit frequency of FCLK is 1 MHz during programming or erasing of the flash memory. When using FCLK at below

4 MHz, the frequency can be set to 1 MHz, 2 MHz, or 3 MHz. A non-integer frequency such as 1.5 MHz cannot be set.

Note: The frequency accuracy of FCLK must be within ±3.5%.

## 5.14 E2 DataFlash Characteristics (Flash Memory for Data Storage)

Table 5.64 E2 DataFlash Characteristics (1)

|                | Symbol                                              | Min.   | Тур.     | Max.    | Unit  | Conditions |                        |
|----------------|-----------------------------------------------------|--------|----------|---------|-------|------------|------------------------|
| Reprogramming/ | N <sub>DPEC</sub>                                   | 100000 | 1000000  | _       | Times |            |                        |
| Data hold time | ta hold time After 10000 times of N <sub>DPEC</sub> |        | 20*2, *3 | _       | _     | Year       | T <sub>a</sub> = +85°C |
|                | After 100000 times of N <sub>DPEC</sub>             |        | 5*2, *3  | _       | _     | Year       |                        |
|                | After 1000000 times of N <sub>DPEC</sub>            |        | _        | 1*2, *3 | _     | Year       | T <sub>a</sub> = +25°C |

- Note 1. The reprogram/erase cycle is the number of erasing for each block. When the reprogram/erase cycle is n times (n = 100000), erasing can be performed n times for each block. For instance, when 1-byte programming is performed 1000 times for different addresses in a 1-Kbyte block and then the entire block is erased, the reprogram/erase cycle is counted as one. However, programming the same address for several times as one erasing is not enabled (overwriting is prohibited).
- Note 2. Characteristic when the flash memory programmer is used and the self-programming library is provided from Renesas Electronics.
- Note 3. These results are obtained from reliability testing.

Table 5.65 E2 DataFlash Characteristics (2) : high-speed operating mode

Conditions: 2.7 V ≤ VCC = VCC\_USB = AVCC0 ≤ 5.5 V, VSS = AVSS0 = VSS\_USB = 0 V

Temperature range for the programming/erasure operation:  $T_a = -40$  to +105°C

| ltem                             |         | Symbol             | FCL  | K = 1 MHz |       | FCLK | Unit |      |       |
|----------------------------------|---------|--------------------|------|-----------|-------|------|------|------|-------|
|                                  |         | Symbol             | Min. | Тур.      | Max.  | Min. | Тур. | Max. | Offic |
| Programming time                 | 1 byte  | t <sub>DP1</sub>   | _    | 95.0      | 797   | _    | 40.8 | 376  | μs    |
| Erasure time                     | 1 Kbyte | t <sub>DE1K</sub>  | _    | 19.5      | 498   | _    | 6.2  | 230  | ms    |
|                                  | 8 Kbyte | t <sub>DE8K</sub>  | _    | 119.8     | 2556  | _    | 12.9 | 368  | ms    |
| Blank check time                 | 1 byte  | t <sub>DBC1</sub>  | _    | _         | 55.00 | _    | _    | 16.1 | μs    |
|                                  | 1 Kbyte | t <sub>DBC1K</sub> | _    | _         | 0.72  | _    | _    | 0.50 | ms    |
| Erase operation forced stop time |         | t <sub>DSED</sub>  | _    | _         | 16.0  | _    | _    | 10.7 | μs    |
| DataFlash STOP recovery time     |         | t <sub>DSTOP</sub> | 5.0  | _         | _     | 5.0  | _    | _    | μs    |

Note: The time until each operation of the flash memory is started after instructions are executed by software is not included.

Note: The lower-limit frequency of FCLK is 1 MHz during programming or erasing of the flash memory. When using FCLK at below

4 MHz, the frequency can be set to 1 MHz, 2 MHz, or 3 MHz. A non-integer frequency such as 1.5 MHz cannot be set.

Note: The frequency accuracy of FCLK must be within ±3.5%.

# Table 5.66 E2 DataFlash Characteristics (3) : middle-speed operating mode

Conditions: 1.8 V ≤ VCC0 = VCC\_USB = AVCC0 ≤ 5.5 V, VSS = AVSS0 = VSS\_USB = 0 V

Temperature range for the programming/erasure operation:  $T_a = -40$  to +85°C

| Item                             |         | Symbol             | FCLK = 1 MHz |      |      | FCLI | Unit |      |       |
|----------------------------------|---------|--------------------|--------------|------|------|------|------|------|-------|
|                                  |         | Syllibol           | Min.         | Тур. | Max. | Min. | Тур. | Max. | Offic |
| Programming time                 | 1 byte  | t <sub>DP1</sub>   | _            | 135  | 1197 | _    | 86.5 | 823  | μs    |
| Erasure time                     | 1 Kbyte | t <sub>DE1K</sub>  | _            | 19.6 | 501  | _    | 8.0  | 265  | ms    |
|                                  | 8 Kbyte | t <sub>DE8K</sub>  | _            | 120  | 2558 |      | 27.7 | 669  | ms    |
| Blank check time                 | 1 byte  | t <sub>DBC1</sub>  | _            | _    | 85.0 | _    | _    | 50.9 | μs    |
|                                  | 1 Kbyte | t <sub>DBC1K</sub> | _            | _    | 0.72 | _    | _    | 1.45 | ms    |
| Erase operation forced stop time |         | t <sub>DSED</sub>  | _            | _    | 28.0 | _    | _    | 21.3 | μs    |
| DataFlash STOP recovery time     |         | t <sub>DSTOP</sub> | 0.72         | _    | _    | 0.72 | _    |      | μs    |

Note: The time until each operation of the flash memory is started after instructions are executed by software is not included.

Note: The lower-limit frequency of FCLK is 1 MHz during programming or erasing of the flash memory. When using FCLK at below

4 MHz, the frequency can be set to 1 MHz, 2 MHz, or 3 MHz. A non-integer frequency such as 1.5 MHz cannot be set.

Note: The frequency accuracy of FCLK must be within ±3.5%.

## 5.15 Usage Notes

## 5.15.1 Connecting VCL Capacitor and Bypass Capacitors

This MCU integrates an internal voltage-down circuit, which is used for lowering the power supply voltage in the internal MCU automatically to the optimum level. A 4.7- $\mu$ F capacitor needs to be connected between this internal voltage-down power supply (VCL pin) and the VSS pin. Figure 5.79 to Figure 5.81 shows how to connect external capacitors. Place an external capacitor close to the pins. Do not apply the power supply voltage to the VCL pin. Insert a multilayer ceramic capacitor as a bypass capacitor between each pair of the power supply pins. Implement a bypass capacitor as closer to the MCU power supply pins as possible. Use a recommended value of  $0.1~\mu$ F as the capacitance of the capacitors. For the capacitors related to crystal oscillation, see section 9, Clock Generation Circuit in the User's Manual: Hardware. For the capacitors related to analog modules, also see section 43, 12-Bit A/D Converter (S12ADE) in the User's Manual: Hardware.

For notes on designing the printed circuit board, see the descriptions of the application note, the Hardware Design Guide (R01AN1411EJ). The latest version can be downloaded from the Renesas Electronics website.





Figure 5.79 Connecting Capacitors (100 Pins)



Figure 5.80 Connecting Capacitors (64 Pins)



Figure 5.81 Connecting Capacitors (48 Pins)

# Appendix 1. Package Dimensions

Information on the latest version of the package dimensions or mountings has been displayed in "Packages" on Renesas Electronics Corporation website.



Figure A 100 -Pin TFLGA (PTLG0100KA-A)



Figure B 100 -Pin LQFP (PLQP0100KB-B)



Figure C 64 -Pin WFLGA (PWLG0064KA-A)



Figure D 64 -Pin HWQFN (PWQN0064KC-A)



Figure E 64 -Pin LQFP (PLQP0064KB-C)



Figure F 48 -Pin HWQFN (PWQN0048KB-A)



Figure G 48 -Pin LQFP (PLQP0048KB-B)

| REVISION HISTORY RX230 Group, RX231 Group Datasheet |
|-----------------------------------------------------|
|-----------------------------------------------------|

## Classifications

- Items with Technical Update document number: Changes according to the corresponding issued Technical Update
- Items without Technical Update document number: Minor changes that do not require Technical Update to be issued

| Rev. | Date         |                 | Description                                                                                                                                      | Classification |
|------|--------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
|      |              | Page            | Summary                                                                                                                                          |                |
| 1.00 | Jun 24, 2015 |                 | First edition, issued                                                                                                                            |                |
| 1.10 | Oct 30, 2015 | 1. Overview     |                                                                                                                                                  |                |
|      |              | 3               | Table 1.1 Outline of Specifications (2/4), changed                                                                                               |                |
|      |              | 5               | Table 1.1 Outline of Specifications (4/4): SD Host Interface (SDHIa) added                                                                       |                |
|      |              | 6               | Table 1.2 Comparison of Functions for Different Packages: RX230 Group added                                                                      |                |
|      |              | 3. Address S    | pace                                                                                                                                             |                |
|      |              | 39              | Figure 3.1 Memory Map in Each Operating Mode, changed                                                                                            |                |
|      |              | 4. I/O Registe  | ers                                                                                                                                              |                |
|      |              | 67              | Table 4.1 List of I/O Registers (Address Order) (25 / 42), changed                                                                               | TN-RX*-A139A/E |
|      |              | 83              | Table 4.1 List of I/O Registers (Address Order) (41 / 42), changed                                                                               |                |
|      |              | 5. Electrical 0 | Characteristics                                                                                                                                  |                |
|      |              | 85              | Table 5.1 Absolute Maximum Ratings, changed                                                                                                      | TN-RX*-A137A/E |
|      |              | 86              | Table 5.2 Recommended Operating Voltage Conditions, changed                                                                                      |                |
|      |              | 87              | Table 5.3 DC Characteristics (1), changed                                                                                                        | TN-RX*-A137A/E |
|      |              | 88              | Table 5.4 DC Characteristics (2), changed                                                                                                        |                |
|      |              | 88              | Table 5.5 DC Characteristics (3), changed                                                                                                        |                |
|      |              | 89              | Table 5.7 DC Characteristics (5), changed                                                                                                        |                |
|      |              | 91              | Figure 5.1 Voltage Dependency in High-Speed Operating Mode (Reference                                                                            |                |
|      |              | 92              | Data), changed Figure 5.2 Voltage Dependency in Middle-Speed Operating Mode                                                                      |                |
|      |              |                 | (Reference Data), changed                                                                                                                        |                |
|      |              | 93              | Figure 5.3 Voltage Dependency in Low-Speed Operating Mode (Reference Data), changed                                                              | TN-RX*-A137A/E |
|      |              | 94              | Table 5.8 DC Characteristics (6), changed Figure 5.4 Voltage Dependency in Software Standby Mode (Reference Data), changed                       |                |
|      |              | 95              | Figure 5.5 Temperature Dependency in Software Standby Mode (Reference Data), changed                                                             |                |
|      |              | 96              | Figure 5.6 Temperature Dependency of RTC Operation with VCC Off (Reference Data), changed Table 5.10 DC Characteristics (8): Conditions changed  |                |
|      |              | 97              | Table 5.11 DC Characteristics (9), changed                                                                                                       | TN-RX*-A137A/E |
|      |              | 99              | Table 5.16 Permissible Output Currents (1), changed                                                                                              | TN-RX*-A137A/E |
|      |              | 100             | Table 5.17 Permissible Output Currents (2), changed                                                                                              |                |
|      |              | 101             | Table 5.18 Output Values of Voltage (1), changed                                                                                                 |                |
|      |              | 101             | Table 5.19 Output Values of Voltage (2), changed                                                                                                 | TN-RX*-A137A/E |
|      |              | 101             | Table 5.20 Output Values of Voltage (3), changed                                                                                                 | TN-RX*-A137A/E |
|      |              | 105             | Figure 5.13 VOH/VOL and IOH/IOL Voltage Characteristics at Ta = 25°C When High-Drive Output is Selected (Reference Data), changed                | TN-RX*-A137A/E |
|      |              | 108             | Figure 5.18 V <sub>OL</sub> and I <sub>OL</sub> Voltage Characteristics of RIIC Output Pin at Ta = 25°C (Reference Data)                         | TN-RX*-A137A/E |
|      |              | 110             | Table 5.21 Operating Frequency Value (High-Speed Operating Mode) and Table 5.22 Operating Frequency Value (Middle-Speed Operating Mode), changed | TN-RX*-A137A/E |
|      |              | 112             | Table 5.26 Clock Timing, changed                                                                                                                 | TN-RX*-A137A/E |
|      |              | 116             | Table 5.27 Reset Timing, changed                                                                                                                 |                |
|      |              | 131             | Table 5.41 Timing of On-Chip Peripheral Modules (4): Note changed                                                                                |                |
|      |              | 132             |                                                                                                                                                  |                |
|      |              | 138             | Table 5.43 Timing of On-Chip Peripheral Modules (6), changed Figure 5.61 SSI Transmission/Reception Timing (SSICP.SCKP=0), changed               | TN-RX*-A137A/E |
|      |              |                 | Figure 5.62 SSI Transmission/Reception Timing (SSICP.SCRP=0), changed                                                                            |                |
|      |              | 139             |                                                                                                                                                  | TN-RX*-A137A/E |
|      |              | 142             | Figure 5.66 VREFH0 Voltage Range vs. AVCC0, changed                                                                                              |                |



| Rev.       | Doto                      | ate Description Page Summary                                                                                   |                                                                                                                   |                |  |  |
|------------|---------------------------|----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|----------------|--|--|
| Rev.       | Date                      | Page                                                                                                           | Classification                                                                                                    |                |  |  |
| 1.10 Oct 3 | Oct 30, 2015              | 142                                                                                                            | Table 5.45 A/D Conversion Characteristics (1):                                                                    |                |  |  |
|            |                           |                                                                                                                | Conditions and Voltage Range of Analog Input (Max.), changed                                                      |                |  |  |
|            |                           | 143                                                                                                            | Table 5.46 A/D Conversion Characteristics (2): Conditions changed                                                 |                |  |  |
|            |                           | 144                                                                                                            | Table 5.47 A/D Conversion Characteristics (3): Conditions changed                                                 |                |  |  |
|            |                           | 145                                                                                                            | Table 5.48 A/D Conversion Characteristics (4): Conditions changed                                                 |                |  |  |
|            |                           | 146                                                                                                            | Table 5.49 A/D Conversion Characteristics (5): Conditions changed and Absolute accuracy (Test Conditions) deleted |                |  |  |
|            |                           | 153                                                                                                            | Table 5.57 Characteristics of Power-On Reset Circuit and Voltage Detection Circuit (1), changed                   | TN-RX*-A137A/E |  |  |
|            |                           | 154                                                                                                            | Table 5.58 Characteristics of Power-On Reset Circuit and Voltage Detection Circuit (2), changed                   |                |  |  |
|            | 159 Tat<br>Spr<br>160 Tat | 155                                                                                                            | Figure 5.73 Power-On Reset Timing and Figure 5.74 Voltage Detection Circuit Timing (Vdet0), changed               |                |  |  |
|            |                           | Table 5.62 ROM (Flash Memory for Code Storage) Characteristics (2) High-<br>Speed Operating Mode: Note changed |                                                                                                                   |                |  |  |
|            |                           | 160                                                                                                            | Table 5.63 ROM (Flash Memory for Code Storage) Characteristics (3) Middle-Speed Operating Mode: Note changed      |                |  |  |
|            |                           | 161                                                                                                            | Table 5.65 E2 DataFlash Characteristics (2): high-speed operating mode, Note changed                              |                |  |  |
|            |                           | 161                                                                                                            | Table 5.66 E2 DataFlash Characteristics (3): middle-speed operating mode, Conditions and Note changed             |                |  |  |
|            |                           | 163                                                                                                            | Figure 5.79 Connecting Capacitors (100 Pins), changed                                                             |                |  |  |
|            |                           | 164                                                                                                            | Figure 5.80 Connecting Capacitors (64 Pins), changed                                                              |                |  |  |
|            |                           | 165                                                                                                            | Figure 5.81 Connecting Capacitors (48 Pins), changed                                                              |                |  |  |
|            |                           | Appendix 1                                                                                                     | . Package Dimensions                                                                                              |                |  |  |
|            |                           | 167                                                                                                            | Figure B 100 -Pin LQFP (PLQP0100KB-B), changed                                                                    | TN-RX*-A137A/E |  |  |
|            |                           | 170                                                                                                            | Figure E 64 -Pin LQFP (PLQP0064KB-C), changed                                                                     | TN-RX*-A137A/E |  |  |
|            |                           | 172                                                                                                            | Figure G 48 -Pin LQFP (PLQP0048KB-B), changed                                                                     | TN-RX*-A137A/E |  |  |
|            |                           |                                                                                                                |                                                                                                                   |                |  |  |

#### NOTES FOR CMOS DEVICES

- (1) VOLTAGE APPLICATION WAVEFORM AT INPUT PIN: Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between VIL (MAX) and VIH (MIN) due to noise, etc., the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between VIL (MAX) and VIH (MIN).
- (2) HANDLING OF UNUSED INPUT PINS: Unconnected CMOS device inputs can be cause of malfunction. If an input pin is unconnected, it is possible that an internal input level may be generated due to noise, etc., causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND via a resistor if there is a possibility that it will be an output pin. All handling related to unused pins must be judged separately for each device and according to related specifications governing the device.
- (3) PRECAUTION AGAINST ESD: A strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it when it has occurred. Environmental control must be adequate. When it is dry, a humidifier should be used. It is recommended to avoid using insulators that easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors should be grounded. The operator should be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with mounted semiconductor devices.
- (4) STATUS BEFORE INITIALIZATION: Power-on does not necessarily define the initial status of a MOS device. Immediately after the power source is turned ON, devices with reset functions have not yet been initialized. Hence, power-on does not guarantee output pin levels, I/O settings or contents of registers. A device is not initialized until the reset signal is received. A reset operation must be executed immediately after power-on for devices with reset functions.
- (5) POWER ON/OFF SEQUENCE: In the case of a device that uses different power supplies for the internal operation and external interface, as a rule, switch on the external power supply after switching on the internal power supply. When switching the power supply off, as a rule, switch off the external power supply and then the internal power supply. Use of the reverse power on/off sequences may result in the application of an overvoltage to the internal elements of the device, causing malfunction and degradation of internal elements due to the passage of an abnormal current. The correct power on/off sequence must be judged separately for each device and according to related specifications governing the device.
- (6) INPUT OF SIGNAL DURING POWER OFF STATE: Do not input signals or an I/O pull-up power supply while the device is not powered. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Input of signals during the power off state must be judged separately for each device and according to related specifications governing the device.

## General Precautions in the Handling of MPU/MCU Products

The following usage notes are applicable to all MPU/MCU products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products.

## 1. Handling of Unused Pins

Handle unused pins in accord with the directions given under Handling of Unused Pins in the manual.

The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. Unused pins should be handled as described under Handling of Unused Pins in the manual.

#### 2. Processing at Power-on

The state of the product is undefined at the moment when power is supplied.

- The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the moment when power is supplied.
  In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the moment when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the moment when power is supplied until the power reaches the level at which resetting has been specified.
- 3. Prohibition of Access to Reserved Addresses

Access to reserved addresses is prohibited.

The reserved addresses are provided for the possible future expansion of functions. Do not access
these addresses; the correct operation of LSI is not guaranteed if they are accessed.

#### 4. Clock Signals

After applying a reset, only release the reset line after the operating clock signal has become stable. When switching the clock signal during program execution, wait until the target clock signal has stabilized.

— When the clock signal is generated with an external resonator (or from an external oscillator) during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Moreover, when switching to a clock signal produced with an external resonator (or by an external oscillator) while program execution is in progress, wait until the target clock signal is stable.

#### 5. Differences between Products

Before changing from one product to another, i.e. to a product with a different part number, confirm that the change will not lead to problems.

The characteristics of an MPU or MCU in the same group but having a different part number may differ in terms of the internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a system-evaluation test for the given product.

#### Notice

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information
- 2. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 3. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product
- 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal elect
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; and safety equipment etc
  - Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics.
- 6. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics and the environmental compatibility of each Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations.
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document, Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics
- 11. This document may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



#### **SALES OFFICES**

Renesas Electronics Corporation

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information.

Renesas Electronics America Inc. 2801 Scott Boulevard Santa Clara, CA 95050-2549, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130

Renesas Electronics Canada Limited 9251 Yonge Street, Suite 8309 Richmond Hill, Ontario Canada L4C 9T3 Tel: +1-905-237-2004

Renesas Electronics Europe Limited Dukes Meadow, Millboard Road, Boume End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-585-100, Fax: +44-1628-585-900

Renesas Electronics Europe GmbH

Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-6503-0, Fax: +49-211-6503-1327

Renesas Electronics (China) Co., Ltd.
Room 1709, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100191, P.R.China Tel: +86-10-8235-7679

Renesas Electronics (Shanghai) Co., Ltd.
Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, P. R. China 200333
Tel: 486-21-2226-0888, Fax: +86-21-2226-0999

Renesas Electronics Hong Kong Limited
Unit 1601-1611, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong
Tel: +852-2865-6688, Fax: +852 2886-9022

Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670

Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre, Singapore 339949 TEI: +65-6213-0200, Fax: +65-6213-0300

Renesas Electronics Malaysia Sdn.Bhd.
Unit 1207, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tei: +60-3-7955-9390, Fax: +60-3-7955-9510

Renesas Electronics India Pvt. Ltd.
No.777C, 100 Feet Road, HALII Stage, Indiranagar, Bangalore, India Tel: +91-80-67208700, Fax: +91-80-67208777

Renesas Electronics Korea Co., Ltd. 12F., 234 Teheran-ro, Gangnam-Gu, Seoul, 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141

© 2015 Renesas Electronics Corporation. All rights reserved.