

### LIS331DL

MEMS motion sensor

3-axis - ±2g/±8g smart digital output "nano" accelerometer

#### **Features**

- 2.16 V to 3.6 V supply voltage
- 1.8 V compatible IOs
- <1 mW power consumption</p>
- ±2g / ±8g dynamically selectable full-scale
- I<sup>2</sup>C/SPI digital output interface
- Programmable interrupt generator
- Embedded click and double click recognition
- Embedded free-fall and motion detection
- Embedded high pass filter
- Embedded self test
- 10000 g high shock survivability
- ECOPACK<sup>®</sup> RoHS and "Green" compliant (see *Section 9*)

### **Applications**

- Free-Fall detection
- Motion activated functions
- Gaming and virtual reality input devices
- Vibration monitoring and compensation

### **Description**

The LIS331DL, belonging to the "nano" family of ST motion sensors, is the smallest consumer low-power three axes linear accelerometer. The device features digital I<sup>2</sup>C/SPI serial interface standard output and smart embedded functions.

The sensing element, capable of detecting the acceleration, is manufactured using a dedicated



process developed by ST to produce inertial sensors and actuators in silicon.

The IC interface is manufactured using a CMOS process that allows to design a dedicated circuit which is trimmed to better match the sensing element characteristics.

The LIS331DL has dynamically user selectable full scales of ±2g/±8g and it is capable of measuring accelerations with an output data rate of 100 Hz or 400 Hz.

A self-test capability allows the user to check the functioning of the sensor in the final application.

The device may be configured to generate inertial wake-up/free-fall interrupt signals when a programmable acceleration threshold is crossed at least in one of the three axes. Thresholds and timing of interrupt generators are programmable by the end user on the fly.

The LIS331DL is available in plastic Land Grid Array package (LGA) and it is guaranteed to operate over an extended temperature range from -40 °C to +85 °C.

Table 1. Device summary

| Order code | Temp range [°C] | Package | Packing       |
|------------|-----------------|---------|---------------|
| LIS331DL   | -40 to +85      | LGA     | Tray          |
| LIS331DLTR | -40 to +85      | LGA     | Tape and reel |

Contents LIS331DL

### **Contents**

| 1 | Bloc | k diagram and pin description            |
|---|------|------------------------------------------|
|   | 1.1  | Block diagram                            |
|   | 1.2  | Pin description                          |
| 2 | Mec  | nanical and electrical specifications    |
|   | 2.1  | Mechanical characteristics               |
|   | 2.2  | Electrical characteristics               |
|   | 2.3  | Communication interface characteristics  |
|   |      | 2.3.1 SPI - serial peripheral interface  |
|   |      | 2.3.2 I2C - Inter IC control interface   |
|   | 2.4  | Absolute maximum ratings                 |
|   | 2.5  | Terminology                              |
|   |      | 2.5.1 Sensitivity                        |
|   |      | 2.5.2 Zero-g level                       |
|   |      | 2.5.3 Self test                          |
|   |      | 2.5.4 Click and double click recognition |
| 3 | Fund | ctionality                               |
|   | 3.1  | Sensing element                          |
|   | 3.2  | IC interface                             |
|   | 3.3  | Factory calibration                      |
| 4 | Арр  | lication hints                           |
|   | 4.1  | Soldering information                    |
| 5 | Digi | al interfaces                            |
|   | 5.1  | I2C serial interface                     |
|   |      | 5.1.1 I2C operation                      |
|   | 5.2  | SPI bus interface                        |
|   |      | 5.2.1 SPI read                           |
|   |      | 5.2.2 SPI write                          |
|   |      | 5.2.3 SPI read in 3-wires mode           |

LIS331DL Contents

| 6 | Regi  | ster mapping                                                                                  |
|---|-------|-----------------------------------------------------------------------------------------------|
| 7 | Regis | ster description                                                                              |
|   | 7.1   | WHO_AM_I (0Fh)                                                                                |
|   | 7.2   | CTRL_REG1 (20h)                                                                               |
|   | 7.3   | CTRL_REG2 (21h)                                                                               |
|   | 7.4   | CTRL_REG3 [interrupt CTRL register] (22h)                                                     |
|   | 7.5   | HP_FILTER_RESET (23h)                                                                         |
|   | 7.6   | STATUS_REG (27h)                                                                              |
|   | 7.7   | OUT_X (29h)                                                                                   |
|   | 7.8   | OUT_Y (2Bh)                                                                                   |
|   | 7.9   | OUT_Z (2Dh)                                                                                   |
|   | 7.10  | FF_WU_CFG_1 (30h) 28                                                                          |
|   | 7.11  | FF_WU_SRC_1 (31h)                                                                             |
|   | 7.12  | FF_WU_THS_1 (32h)                                                                             |
|   | 7.13  | FF_WU_DURATION_1 (33h)                                                                        |
|   | 7.14  | FF_WU_CFG_2 (34h) 30                                                                          |
|   | 7.15  | FF_WU_SRC_2 (35h)                                                                             |
|   | 7.16  | FF_WU_THS_2 (36h)                                                                             |
|   | 7.17  | FF_WU_DURATION_2 (37h)                                                                        |
|   | 7.18  | CLICK_CFG (38h) 32                                                                            |
|   | 7.19  | CLICK_SRC (39h)                                                                               |
|   | 7.20  | CLICK_THSY_X (3Bh)                                                                            |
|   | 7.21  | CLICK_THSZ (3Ch)                                                                              |
|   | 7.22  | CLICK_TimeLimit (3Dh)                                                                         |
|   | 7.23  | CLICK_Latency (3Eh)                                                                           |
|   | 7.24  | CLICK_Window (3Fh)                                                                            |
| 8 | Туріс | cal performance characteristics                                                               |
|   | 8.1   | Mechanical characteristics at 25 °C                                                           |
|   | 8.2   | Mechanical characteristics derived from measurement in the -40 °C to +85 °C temperature range |
|   | 8.3   | Electrical characteristics at 25 °C                                                           |

| Contents |                     | LIS331DL |
|----------|---------------------|----------|
| 9        | Package information |          |
| 10       | Revision history    | 30       |

LIS331DL List of figures

# **List of figures**

| Figure 1.  | Block diagram                                       | . 6 |
|------------|-----------------------------------------------------|-----|
| Figure 2.  | Pin connection                                      |     |
| Figure 3.  | SPI slave timing diagram (2)                        | 10  |
| Figure 4.  | I2C slave timing diagram (4)                        | 11  |
| Figure 5.  | LIS331DL electrical connection                      | 15  |
| Figure 6.  | Read & write protocol                               | 18  |
| Figure 7.  | SPI read protocol                                   | 19  |
| Figure 8.  | Multiple bytes SPI read protocol (2 bytes example)  | 20  |
| Figure 9.  | SPI write protocol                                  | 20  |
| Figure 10. | Multiple bytes SPI write protocol (2 bytes example) | 20  |
| Figure 11. | SPI read protocol in 3-wires mode                   | 21  |
| Figure 12. | X axis Zero-g level at 2.5 V                        | 35  |
| Figure 13. | X axis Sensitivity at 2.5 V                         | 35  |
| Figure 14. | Y axis Zero-g level at 2.5 V                        | 35  |
| Figure 15. | Y axis Sensitivity at 2.5 V                         |     |
| Figure 16. | Z axis Zero-g level at 2.5 V                        | 35  |
| Figure 17. | Z axis Sensitivity at 2.5 V                         |     |
| Figure 18. | X axis Zero-g level change vs. temperature at 2.5 V | 36  |
| Figure 19. | X axis Sensitivity change vs. temperature at 2.5 V  | 36  |
| Figure 20. | Y axis Zero-g level change vs. temperature at 2.5 V | 36  |
| Figure 21. | Y axis Sensitivity change vs. temperature at 2.5 V  | 36  |
| Figure 22. | Z axis Zero-g level change vs. temperature at 2.5 V | 36  |
| Figure 23. | Z axis Sensitivity change vs. temperature at 2.5 V  | 36  |
| Figure 24. | Current consumption in normal mode at 2.5 V         | 37  |
| Figure 25. | LGA 16: Mechanical data and package dimensions      | 38  |

List of tables LIS331DL

## List of tables

| Table 1.  | Device summary                                                                | 1  |
|-----------|-------------------------------------------------------------------------------|----|
| Table 2.  | Pin description                                                               |    |
| Table 3.  | Mechanical characteristics @ Vdd=2.5 V, T= 25 °C unless otherwise noted       | 7  |
| Table 4.  | Electrical characteristics @ Vdd=2.5 V, T= 25 °C unless otherwise noted       | 8  |
| Table 5.  | SPI slave timing values                                                       | 9  |
| Table 6.  | I2C slave timing values                                                       | 10 |
| Table 7.  | Absolute maximum ratings                                                      | 11 |
| Table 8.  | Serial interface pin description                                              | 15 |
| Table 9.  | Serial interface pin description                                              | 15 |
| Table 10. | SAD+Read/Write patterns                                                       | 16 |
| Table 11. | Transfer when Master is writing one byte to slave                             | 16 |
| Table 12. | Transfer when Master is writing multiple bytes to slave                       | 16 |
| Table 13. | Transfer when Master is receiving (reading) one byte of data from slave       | 17 |
| Table 14. | Transfer when Master is receiving (reading) multiple bytes of data from slave |    |
| Table 15. | Register address map                                                          |    |
| Table 16. | WHO_AM_I register                                                             | 23 |
| Table 17. | CTRL_REG1 register                                                            | 23 |
| Table 18. | CTRL_REG1 description                                                         | 23 |
| Table 19. | CTRL_REG2 register                                                            | 24 |
| Table 20. | CTRL_REG2 description                                                         | 24 |
| Table 21. | High pass filter cut-off frequency configuration                              | 25 |
| Table 22. | CTRL_REG3 register                                                            | 25 |
| Table 23. | CTRL_REG3 description                                                         |    |
| Table 24. | Data Signal on INT1(2) pad control bits                                       |    |
| Table 25. | STATUS_REG register                                                           |    |
| Table 26. | STATUS_REG description                                                        |    |
| Table 27. | OUT_X register                                                                |    |
| Table 28. | OUT_Y register                                                                |    |
| Table 29. | OUT_Z register                                                                |    |
| Table 30. | FF_WU_CFG_1 register                                                          |    |
| Table 31. | FF_WU_CFG_1 description                                                       |    |
| Table 32. | FF_WU_SRC_1 register                                                          |    |
| Table 33. | FF_WU_SRC_1 description                                                       |    |
| Table 34. | FF_WU_THS_1 register                                                          |    |
| Table 35. | FF_WU_THS_1 description                                                       | 28 |
| Table 36. | FF_WU_DURATION_1 register                                                     | 29 |
| Table 37. | FF_WU_DURATION_1 description                                                  | 29 |
| Table 38. | FF_WU_CFG_2 register                                                          | 29 |
| Table 39. | FF_WU_CFG_2 description                                                       |    |
| Table 40. | FF_WU_SRC_2 register                                                          | 30 |
| Table 41. | FF_WU_SRC_2 description                                                       |    |
| Table 42. | FF_WU_THS_2 register                                                          |    |
| Table 43. | FF_WU_THS_2 description                                                       |    |
| Table 44. | FF_WU_DURATION_2 register                                                     |    |
| Table 45. | FF_WU_DURATION_2 description                                                  |    |
| Table 46. | CLICK_CFG register                                                            |    |
| Table 47. | CLICK_CFG description                                                         |    |
| Table 48  | Click interrupt configurations                                                | 32 |

**47/** 

| LIS331DL | List of tables |
|----------|----------------|
|          |                |

| Table 49. | CLICK_SRC register        | . 32 |
|-----------|---------------------------|------|
|           | CLICK_SRC description     |      |
|           | CLICK_THSY_X register     |      |
| Table 52. | CLICK_THSY_X description  | . 32 |
| Table 53. | CLICK_THSZ register       | . 33 |
| Table 54. | CLICK_THSZ description    | . 33 |
| Table 55. | CLICK_TimeLimit register  | . 33 |
| Table 56. | CLICK_Latency             | . 33 |
| Table 57. | CLICK_Window register     | . 33 |
| Table 58. | Document revision history | . 38 |

**47/** 

## 1 Block diagram and pin description

### 1.1 Block diagram

Figure 1. Block diagram



### 1.2 Pin description

Figure 2. Pin connection



Table 2. Pin description

| Pin# | Name              | Function                                                                                                 |
|------|-------------------|----------------------------------------------------------------------------------------------------------|
| 1    | Vdd_IO            | Power supply for I/O pins                                                                                |
| 2    | NC                | Internally Not Connected                                                                                 |
| 3    | NC                | Internally Not Connected                                                                                 |
| 4    | SCL<br>SPC        | I <sup>2</sup> C Serial Clock (SCL)<br>SPI Serial Port Clock (SPC)                                       |
| 5    | GND               | 0V supply                                                                                                |
| 6    | SDA<br>SDI<br>SDO | I <sup>2</sup> C Serial Data (SDA) SPI Serial Data Input (SDI) 3-wire Interface Serial Data Output (SDO) |
| 7    | SDO<br>SA0        | SPI Serial Data Output (SDO) I <sup>2</sup> C less significant bit of the device address (SA0)           |
| 8    | CS                | SPI enable I <sup>2</sup> C/SPI mode selection (1: I <sup>2</sup> C mode; 0: SPI enabled)                |
| 9    | INT 2             | Inertial interrupt 2                                                                                     |
| 10   | Reserved          | Connect to GND                                                                                           |
| 11   | INT 1             | Inertial interrupt 1                                                                                     |
| 12   | GND               | 0V supply                                                                                                |
| 13   | GND               | 0V supply                                                                                                |
| 14   | Vdd               | Power supply                                                                                             |
| 15   | Reserved          | Connect to Vdd                                                                                           |
| 16   | GND               | 0V supply                                                                                                |

### 2 Mechanical and electrical specifications

#### 2.1 Mechanical characteristics

Table 3. Mechanical characteristics @ Vdd=2.5 V, T= 25 °C unless otherwise noted<sup>(1)</sup>

| Symbol | Parameter                                      | Test conditions                           | Min. | Typ. <sup>(2)</sup> | Max. | Unit     |
|--------|------------------------------------------------|-------------------------------------------|------|---------------------|------|----------|
| FS     | Measurement range <sup>(3)</sup>               | FS bit set to 0                           | ±2.0 | ±2.3                |      | a        |
| го     |                                                | FS bit set to 1                           | ±8.0 | ±9.2                |      | g        |
| So     | Concitivity                                    | FS bit set to 0                           | 16.2 | 18                  | 19.8 | ma/digit |
| 50     | Sensitivity                                    | FS bit set to 1                           | 64.8 | 72                  | 79.2 | mg/digit |
| TCSo   | Sensitivity change vs temperature              | FS bit set to 0                           |      | ±0.01               |      | %/°C     |
| TyOff  | Typical zero-g level offset                    | FS bit set to 0                           |      | ±40                 |      | mg       |
| TyOn   | accuracy <sup>(4),(5)</sup>                    | FS bit set to 1                           |      | ±60                 |      | mg       |
| TCOff  | Zero-g level change vs temperature             | Max delta from 25 °C                      |      | ±0.5                |      | mg/°C    |
| NL     | Non linearity                                  | Best fit straight line                    |      | ±0.5                |      | % FS     |
|        | Self test output change <sup>(6),(7),(8)</sup> | FS bit set to 0<br>STP bit used<br>X axis | -3   | -19                 | -32  | LSb      |
| Vst    |                                                | FS bit set to 0<br>STP bit used<br>Y axis | 3    | 19                  | 32   | LSb      |
|        |                                                | FS bit set to 0<br>STP bit used<br>Z axis | -3   | -19                 | -32  | LSb      |
| BW     | System bandwidth <sup>(9)</sup>                |                                           |      | ODR/2               |      | Hz       |
| Тор    | Operating temperature range                    |                                           | -40  |                     | +85  | °C       |
| Wh     | Product weight                                 |                                           |      | 20                  |      | mgram    |

- 1. The product is factory calibrated at 2.5 V. The operational power supply range is from 2.16 V to 3.6 V.
- 2. Typical specifications are not guaranteed
- 3. Verified by wafer level test and measurement of initial offset and sensitivity
- 4. Typical zero-g level offset value after MSL3 preconditioning
- 5. Offset can be eliminated by enabling the built-in high pass filter
- 6. If STM bit is used values change in sign for all axes
- 7. Self Test output changes with the power supply. "Self test output change" is defined as OUTPUT[LSb]<sub>(Self-test bit on CTRL\_REG1=1)</sub> -OUTPUT[LSb]<sub>(Self-test bit on CTRL\_REG1=0)</sub>. 1LSb=4.6g/256 at 8bit representation, ±2.3 g Full-Scale
- 8. Output data reach 99% of final value after 3/ODR when enabling Self-Test mode due to device filtering
- 9. ODR is output data rate. Refer to Table 4 for specifications

### 2.2 Electrical characteristics

Table 4. Electrical characteristics @ Vdd=2.5 V, T= 25 °C unless otherwise noted<sup>(1)</sup>

| Symbol | Parameter                              | Test conditions | Min.       | Typ. <sup>(2)</sup> | Max.       | Unit |
|--------|----------------------------------------|-----------------|------------|---------------------|------------|------|
| Vdd    | Supply voltage                         |                 | 2.16       | 2.5                 | 3.6        | V    |
| Vdd_IO | I/O pins supply voltage <sup>(3)</sup> |                 | 1.71       |                     | Vdd+0.1    | V    |
| ldd    | Supply current                         | ODR=100 Hz      |            | 0.3                 | 0.4        | mA   |
| IddPdn | Current consumption in power-down mode |                 |            | 1                   | 5          | μΑ   |
| VIH    | Digital high level input voltage       |                 | 0.8*Vdd_IO |                     |            | V    |
| VIL    | Digital low level input voltage        |                 |            |                     | 0.2*Vdd_IO | V    |
| VOH    | High level output voltage              |                 | 0.9*Vdd_IO |                     |            | V    |
| VOL    | Low level output voltage               |                 |            |                     | 0.1*Vdd_IO | V    |
| ODR    | Output data rata                       | DR=0            |            | 100                 |            | Ца   |
| ODR    | Output data rate                       | DR=1            |            | 400                 |            | Hz   |
| BW     | System bandwidth <sup>(4)</sup>        |                 |            | ODR/2               |            | Hz   |
| Ton    | Turn-on time <sup>(5)</sup>            |                 |            | 3/ODR               |            | s    |
| Тор    | Operating temperature range            |                 | -40        |                     | +85        | °C   |

<sup>1.</sup> The product is factory calibrated at 2.5 V. The operational power supply range is from 2.16 V to 3.6 V.

<sup>2.</sup> Typical specification are not guaranteed

<sup>3.</sup> It is possible to remove Vdd maintaining Vdd\_IO without blocking the communication busses, in this condition the measurement chain is powered off.

<sup>4.</sup> Filter cut-off frequency

<sup>5.</sup> Time to obtain valid data after exiting Power-Down mode

#### 2.3 Communication interface characteristics

#### 2.3.1 SPI - serial peripheral interface

Subject to general operating conditions for Vdd and top.

Table 5. SPI slave timing values

| Symbol   | Parameter               | Valu | Unit |       |
|----------|-------------------------|------|------|-------|
|          | Farameter               | Min  | Max  | Oilit |
| tc(SPC)  | SPI clock cycle         | 100  |      | ns    |
| fc(SPC)  | SPI clock frequency     |      | 10   | MHz   |
| tsu(CS)  | CS setup time           | 5    |      |       |
| th(CS)   | CS hold time            | 8    |      |       |
| tsu(SI)  | SDI input setup time    | 5    |      |       |
| th(SI)   | SDI input hold time     | 15   |      | ns    |
| tv(SO)   | SDO valid output time   |      | 50   |       |
| th(SO)   | SDO output hold time    | 6    |      |       |
| tdis(SO) | SDO output disable time |      | 50   |       |

<sup>1.</sup> Values are guaranteed at 10 MHz clock frequency for SPI with both 4 and 3 wires, based on characterization results, not tested in production

CS (3) (3)  $t_{c(SPC)}$ SPC (3) (3)  $t_{\text{su}(\text{SI})}$  $t_{h(SI)}$ LSB IN MSB IN SDI (3) (3)  $t_{\text{dis}(\text{SO})}$ t<sub>v(SO)</sub> SDO - (3) MSB OUT LSB OUT (3) •

Figure 3. SPI slave timing diagram (2)

- 2. Measurement points are done at  $0.2 \cdot Vdd\_IO$  and  $0.8 \cdot Vdd\_IO$ , for both Input and Output port
- 3. When no communication is on-going, data on CS, SPC, SDI and SDO are driven by internal pull-up resistors

### 2.3.2 I<sup>2</sup>C - Inter IC control interface

Subject to general operating conditions for Vdd and top.

Table 6. I<sup>2</sup>C slave timing values

| Cumbal                                  | Parameter                                      | I <sup>2</sup> C Standa | ard mode <sup>(1)</sup> | I <sup>2</sup> C Fast                 | mode <sup>(1)</sup> | Unit |
|-----------------------------------------|------------------------------------------------|-------------------------|-------------------------|---------------------------------------|---------------------|------|
| Symbol                                  | Parameter                                      | Min                     | Max                     | Min                                   | Max                 | Unit |
| f <sub>(SCL)</sub>                      | SCL clock frequency                            | 0                       | 100                     | 0                                     | 400                 | KHz  |
| t <sub>w(SCLL)</sub>                    | SCL clock low time                             | 4.7                     |                         | 1.3                                   |                     | ше   |
| t <sub>w(SCLH)</sub>                    | SCL clock high time                            | 4.0                     |                         | 0.6                                   |                     | – µs |
| t <sub>su(SDA)</sub>                    | SDA setup time                                 | 250                     |                         | 100                                   |                     | ns   |
| t <sub>h(SDA)</sub>                     | SDA data hold time                             | 0 <sup>(2)</sup>        | 3.45                    | 0 <sup>(2)</sup>                      | 0.9                 | μs   |
| t <sub>r(SDA)</sub> t <sub>r(SCL)</sub> | SDA and SCL rise time                          |                         | 1000                    | 20 + 0.1C <sub>b</sub> <sup>(3)</sup> | 300                 | ns   |
| t <sub>f(SDA)</sub> t <sub>f(SCL)</sub> | SDA and SCL fall time                          |                         | 300                     | 20 + 0.1C <sub>b</sub> <sup>(3)</sup> | 300                 | 115  |
| t <sub>h(ST)</sub>                      | START condition hold time                      | 4                       |                         | 0.6                                   |                     |      |
| t <sub>su(SR)</sub>                     | Repeated START condition setup time            | 4.7                     |                         | 0.6                                   |                     |      |
| t <sub>su(SP)</sub>                     | STOP condition setup time                      | 4                       |                         | 0.6                                   |                     | – µs |
| t <sub>w(SP:SR)</sub>                   | Bus free time between STOP and START condition | 4.7                     |                         | 1.3                                   |                     |      |

- 1. Data based on standard I<sup>2</sup>C protocol requirement, not tested in production
- A device must internally provide an hold time of at least 300ns for the SDA signal (referred to VIHmin of the SCL signal) to bridge the undefined region of the falling edge of SCL
- 3. Cb = total capacitance of one bus line, in pF

Figure 4. I<sup>2</sup>C slave timing diagram <sup>(4)</sup>



4. Measurement points are done at 0.2·Vdd\_IO and 0.8·Vdd\_IO, for both ports

### 2.4 Absolute maximum ratings

Stresses above those listed as "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device under these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

Table 7. Absolute maximum ratings

| Symbol           | Ratings                                                     | Maximum value       | Unit |
|------------------|-------------------------------------------------------------|---------------------|------|
| Vdd              | Supply voltage                                              | -0.3 to 6           | V    |
| Vdd_IO           | I/O pins Supply voltage                                     | -0.3 to 6           | V    |
| Vin              | Input voltage on any control pin (CS, SCL/SPC, SDA/SDI/SDO) | -0.3 to Vdd_IO +0.3 | V    |
| ^                | Acceleration (any axis, newored, Vdd, 2.5.V)                | 3000 g for 0.5 ms   |      |
| A <sub>POW</sub> | Acceleration (any axis, powered, Vdd=2.5 V)                 | 10000 g for 0.1 ms  |      |
| ^                | Acceleration (any axis, unpowered)                          | 3000 g for 0.5 ms   |      |
| A <sub>UNP</sub> | Acceleration (any axis, unpowered)                          | 10000 g for 0.1 ms  |      |
| T <sub>OP</sub>  | Operating temperature range                                 | -40 to +85          | °C   |
| T <sub>STG</sub> | Storage temperature range                                   | -40 to +125         | °C   |
|                  |                                                             | 4 (HBM)             | kV   |
| ESD              | Electrostatic discharge protection                          | 1.5 (CDM)           | kV   |
|                  |                                                             | 200 (MM)            | V    |

Note: Supply voltage on any pin should never exceed 6.0 V



This is a mechanical shock sensitive device, improper handling can cause permanent damages to the part



This is an ESD sensitive device, improper handling can cause permanent damages to the part

### 2.5 Terminology

#### 2.5.1 Sensitivity

Sensitivity describes the gain of the sensor and can be determined e.g. by applying 1 g acceleration to it. As the sensor can measure DC accelerations this can be done easily by pointing the axis of interest towards the center of the Earth, noting the output value, rotating the sensor by 180 degrees (pointing to the sky) and noting the output value again. By doing so,  $\pm 1$  g acceleration is applied to the sensor. Subtracting the larger output value from the smaller one, and dividing the result by 2, leads to the actual sensitivity of the sensor. This value changes very little over temperature and also over time. The Sensitivity Tolerance describes the range of sensitivities of a large population of sensors.

#### 2.5.2 Zero-g level

Zero-g level Offset (TyOff) describes the deviation of an actual output signal from the ideal output signal if no acceleration is present. A sensor in a steady state on a horizontal surface will measure 0 g in X axis and 0 g in Y axis whereas the Z axis will measure 1 g. The output is ideally in the middle of the dynamic range of the sensor (content of OUT registers 00h, data expressed as 2's complement number). A deviation from ideal value in this case is called Zero-g offset. Offset is to some extent a result of stress to MEMS sensor and therefore the offset can slightly change after mounting the sensor onto a printed circuit board or exposing it to extensive mechanical stress. Offset changes little over temperature, see "Zero-g level change vs. temperature". The Zero-g level tolerance (TyOff) describes the Standard Deviation of the range of Zero-g levels of a population of sensors.

#### 2.5.3 Self test

Self Test allows to check the sensor functionality without moving it. The self test function is off when the self-test bit of CTRL\_REG1 (control register 1) is programmed to '0'. When the self-test bit of ctrl\_reg1 is programmed to '1' an actuation force is applied to the sensor, simulating a definite input acceleration. In this case the sensor outputs will exhibit a change in their DC levels which are related to the selected full scale through the device sensitivity. When Self Test is activated, the device output level is given by the algebraic sum of the signals produced by the acceleration acting on the sensor and by the electrostatic test-force. If the output signals change within the amplitude specified inside *Table 3*, then the sensor is working properly and the parameters of the interface chip are within the defined specifications.

#### 2.5.4 Click and double click recognition

The click and double click recognition functions help to create man-machine interface with little software overload. The device can be configured to output an interrupt signal on dedicated pin when tapped in any direction.

If the sensor is exposed to a single input stimulus it generates an interrupt request on inertial interrupt pins (INT1 and/or INT2). A more advanced feature allows to generate an interrupt request when a "double click" stimulus is applied. A programmable time between the two events allows a flexible adaption to the application requirements. Mouse-button like application, like clicks and double clicks, can be implemented.

This function can be fully programmed by the user in terms of expected amplitude and timing of the stimuli.

5/

Functionality LIS331DL

### 3 Functionality

The LIS331DL is a nano, low-power, digital output 3-axis linear accelerometer packaged in an LGA package. The complete device includes a sensing element and an IC interface able to take the information from the sensing element and to provide a signal to the external world through an I<sup>2</sup>C/SPI serial interface.

### 3.1 Sensing element

A proprietary process is used to create a surface micro-machined accelerometer. The technology allows to carry out suspended silicon structures which are attached to the substrate in a few points called anchors and are free to move in the direction of the sensed acceleration. To be compatible with the traditional packaging techniques a cap is placed on top of the sensing element to avoid blocking the moving parts during the moulding phase of the plastic encapsulation.

When an acceleration is applied to the sensor the proof mass displaces from its nominal position, causing an imbalance in the capacitive half-bridge. This imbalance is measured using charge integration in response to a voltage pulse applied to the capacitor.

At steady state the nominal value of the capacitors are few pF and when an acceleration is applied the maximum variation of the capacitive load is in the fF range.

#### 3.2 IC interface

The complete measurement chain is composed by a low-noise capacitive amplifier which converts the capacitive unbalancing of the MEMS sensor into an analog voltage that is finally available to the user by an analog-to-digital converter.

The acceleration data may be accessed through an I<sup>2</sup>C/SPI interface thus making the device particularly suitable for direct interfacing with a microcontroller.

The LIS331DL features a Data-Ready signal (RDY) which indicates when a new set of measured acceleration data is available thus simplifying data synchronization in the digital system that uses the device.

The LIS331DL may also be configured to generate an inertial Wake-Up and Free-Fall interrupt signal accordingly to a programmed acceleration event along the enabled axes. Both Free-Fall and Wake-Up can be available simultaneously on two different pins.

### 3.3 Factory calibration

The IC interface is factory calibrated for sensitivity (So) and Zero-q level (TyOff).

The trimming values are stored inside the device in a non volatile memory. Any time the device is turned on, the trimming parameters are downloaded into the registers to be used during the normal operation. This allows to use the device without further calibration.

LIS331DL **Application hints** 

#### **Application hints** 4

Vdd 13 10uF Γ J Г Г **TOP VIEW** INT 1 Е I Е 100nF J Г INT 2 SDA/SDI/SDO SCL/SPC SDO/SA0 SS GND ▶ Digital signal from/to signal controller. Signal's levels are defined by proper selection of Vdd\_IO

Figure 5. LIS331DL electrical connection

The device core is supplied through Vdd line while the I/O pads are supplied through Vdd IO line. Power supply decoupling capacitors (100 nF ceramic, 10 µF AI) should be placed as near as possible to the pin 14 of the device (common design practice).

All the voltage and ground supplies must be present at the same time to have proper behavior of the IC (refer to Figure 5). It is possible to remove Vdd maintaining Vdd IO without blocking the communication bus, in this condition the measurement chain is powered off.

The functionality of the device and the measured acceleration data is selectable and accessible through the I<sup>2</sup>C/SPI interface. When using the I<sup>2</sup>C, CS must be tied high.

The functions, the threshold and the timing of the two interrupt pins (INT 1 and INT 2) can be completely programmed by the user through the I<sup>2</sup>C/SPI interface.

#### 4.1 **Soldering information**

The LGA package is compliant with the ECOPACK®, RoHS and "Green" standard. It is qualified for soldering heat resistance according to JEDEC J-STD-020C.

Leave "Pin 1 Indicator" unconnected during soldering.

Land pattern and soldering recommendation are available at www.st.com/mems.

Digital interfaces LIS331DL

### 5 Digital interfaces

The registers embedded inside the LIS331DL may be accessed through both the I<sup>2</sup>C and SPI serial interfaces. The latter may be SW configured to operate either in 3-wire or 4-wire interface mode.

The serial interfaces are mapped onto the same pads. To select/exploit the I<sup>2</sup>C interface, CS line must be tied high (i.e connected to Vdd\_IO).

| Pin name    | Pin description                                                                                          |  |  |  |  |  |  |  |  |
|-------------|----------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| CS          | SPI enable I <sup>2</sup> C/SPI mode selection (1: I <sup>2</sup> C mode; 0: SPI enabled)                |  |  |  |  |  |  |  |  |
| SCL/SPC     | I <sup>2</sup> C Serial Clock (SCL)<br>SPI Serial Port Clock (SPC)                                       |  |  |  |  |  |  |  |  |
| SDA/SDI/SDO | I <sup>2</sup> C Serial Data (SDA) SPI Serial Data Input (SDI) 3-wire Interface Serial Data Output (SDO) |  |  |  |  |  |  |  |  |
| SDO/SA0     | SPI Serial Data Output (SDO)  1 <sup>2</sup> C less significant bit of the device address (SA0)          |  |  |  |  |  |  |  |  |

Table 8. Serial interface pin description

### 5.1 I<sup>2</sup>C serial interface

The LIS331DL  $I^2C$  is a bus slave. The  $I^2C$  is employed to write data into registers whose content can also be read back.

The relevant I<sup>2</sup>C terminology is given in the table below.

| cription |
|----------|
|          |

| Term        | Description                                                                              |
|-------------|------------------------------------------------------------------------------------------|
| Transmitter | The device which sends data to the bus                                                   |
| Receiver    | The device which receives data from the bus                                              |
| Master      | The device which initiates a transfer, generates clock signals and terminates a transfer |
| Slave       | The device addressed by the master                                                       |

There are two signals associated with the I<sup>2</sup>C bus: the serial clock line (SCL) and the Serial DAta line (SDA). The latter is a bidirectional line used for sending and receiving the data to/from the interface. Both the lines are connected to Vdd\_IO through a pull-up resistor embedded inside the LIS331DL. When the bus is free both the lines are high.

The  $I^2C$  interface is compliant with fast mode (400 kHz)  $I^2C$  standards as well as with the normal mode.

LIS331DL Digital interfaces

### 5.1.1 I<sup>2</sup>C operation

The transaction on the bus is started through a START (ST) signal. A START condition is defined as a HIGH to LOW transition on the data line while the SCL line is held HIGH. After this has been transmitted by the Master, the bus is considered busy. The next byte of data transmitted after the start condition contains the address of the slave in the first 7 bits and the eighth bit tells whether the Master is receiving data from the slave or transmitting data to the slave. When an address is sent, each device in the system compares the first seven bits after a start condition with its address. If they match, the device considers itself addressed by the Master.

The Slave ADdress (SAD) associated to the LIS331DL is 001110xb. **SDO/SA0** pad can be used to modify less significant bit of the device address. If SDO pad is connected to voltage supply LSb is '1' (address 0011101b) else if SDO pad is connected to ground LSb value is '0' (address 0011100b). This solution permits to connect and address two different accelerometers to the same I<sup>2</sup>C bus.

Data transfer with acknowledge is mandatory. The transmitter must release the SDA line during the acknowledge pulse. The receiver must then pull the data line LOW so that it remains stable low during the HIGH period of the acknowledge clock pulse. A receiver which has been addressed is obliged to generate an acknowledge after each byte of data received.

The I<sup>2</sup>C embedded inside the LIS331DL behaves like a slave device and the following protocol must be adhered to. After the start condition (ST) a slave address is sent, once a slave acknowledge (SAK) has been returned, a 8-bit sub-address will be transmitted: the 7 LSb represent the actual register address while the MSB enables address auto increment. If the MSb of the SUB field is 1, the SUB (register address) will be automatically incremented to allow multiple data read/write.

The slave address is completed with a Read/Write bit. If the bit was '1' (Read), a repeated START (SR) condition will have to be issued after the two sub-address bytes; if the bit is '0' (Write) the Master will transmit to the slave with direction unchanged. *Table 10* explains how the SAD+Read/Write bit pattern is composed, listing all the possible configurations.

Table 10. SAD+Read/Write patterns

| Command | SAD[6:1] | SAD[0] = SDO/SA0 | R/W | SAD+R/W        |
|---------|----------|------------------|-----|----------------|
| Read    | 001110   | 0                | 1   | 00111001 (39h) |
| Write   | 001110   | 0                | 0   | 00111000 (38h) |
| Read    | 001110   | 1                | 1   | 00111011 (3Bh) |
| Write   | 001110   | 1                | 0   | 00111010 (3Ah) |

Table 11. Transfer when Master is writing one byte to slave

| Master | ST | SAD + W |     | SUB |     | DATA |     | SP |
|--------|----|---------|-----|-----|-----|------|-----|----|
| Slave  |    |         | SAK |     | SAK |      | SAK |    |

Table 12. Transfer when Master is writing multiple bytes to slave

| Master | ST | SAD + W |     | SUB |     | DATA |     | DATA |     | SP |
|--------|----|---------|-----|-----|-----|------|-----|------|-----|----|
| Slave  |    |         | SAK |     | SAK |      | SAK |      | SAK |    |

Digital interfaces LIS331DL

Table 13. Transfer when Master is receiving (reading) one byte of data from slave

| Master | ST | SAD + W |     | SUB |     | SR | SAD + R |     |      | NMAK | SP |
|--------|----|---------|-----|-----|-----|----|---------|-----|------|------|----|
| Slave  |    |         | SAK |     | SAK |    |         | SAK | DATA |      |    |

Table 14. Transfer when Master is receiving (reading) multiple bytes of data from slave

| Master | ST | SAD+W |     | SUB |     | SR | SAD+R |     |      | MAK |      | MAK |      | NMAK | SP |
|--------|----|-------|-----|-----|-----|----|-------|-----|------|-----|------|-----|------|------|----|
| Slave  |    |       | SAK |     | SAK |    |       | SAK | DATA |     | DATA |     | DATA |      |    |

Data are transmitted in byte format (DATA). Each data transfer contains 8 bits. The number of bytes transferred per transfer is unlimited. Data is transferred with the Most Significant bit (MSb) first. If a receiver can't receive another complete byte of data until it has performed some other function, it can hold the clock line, SCL LOW to force the transmitter into a wait state. Data transfer only continues when the receiver is ready for another byte and releases the data line. If a slave receiver doesn't acknowledge the slave address (i.e. it is not able to receive because it is performing some real time function) the data line must be left HIGH by the slave. The Master can then abort the transfer. A LOW to HIGH transition on the SDA line while the SCL line is HIGH is defined as a STOP condition. Each data transfer must be terminated by the generation of a STOP (SP) condition.

In order to read multiple bytes, it is necessary to assert the most significant bit of the sub-address field. In other words, SUB(7) must be equal to 1 while SUB(6-0) represents the address of first register to be read.

In the presented communication format MAK is Master Acknowledge and NMAK is No Master Acknowledge.

#### 5.2 SPI bus interface

The LIS331DL SPI is a bus slave. The SPI allows to write and read the registers of the device.

The Serial Interface interacts with the outside world with 4 wires: CS, SPC, SDI and SDO.

Figure 6. Read & write protocol



**CS** is the Serial Port Enable and it is controlled by the SPI master. It goes low at the start of the transmission and goes back high at the end. **SPC** is the Serial Port Clock and it is controlled by the SPI master. It is stopped high when **CS** is high (no transmission). **SDI** and **SDO** are respectively the Serial Port Data Input and Output. Those lines are driven at the falling edge of **SPC** and should be captured at the rising edge of **SPC**.

LIS331DL Digital interfaces

Both the Read Register and Write Register commands are completed in 16 clock pulses or in multiple of 8 in case of multiple bytes read/write. Bit duration is the time between two falling edges of **SPC**. The first bit (bit 0) starts at the first falling edge of **SPC** after the falling edge of **CS** while the last bit (bit 15, bit 23, ...) starts at the last falling edge of SPC just before the rising edge of **CS**.

**bit 0**:  $R\overline{W}$  bit. When 0, the data DI(7:0) is written into the device. When 1, the data DO(7:0) from the device is read. In latter case, the chip will drive **SDO** at the start of bit 8.

**bit 1**: MS bit. When 0, the address will remain unchanged in multiple read/write commands. When 1, the address will be auto incremented in multiple read/write commands.

bit 2-7: address AD(5:0). This is the address field of the indexed register.

*bit 8-15*: data DI(7:0) (write mode). This is the data that will be written into the device (MSb first).

**bit 8-15**: data DO(7:0) (read mode). This is the data that will be read from the device (MSb first).

In multiple read/write commands further blocks of 8 clock periods will be added. When  $\overline{MS}$  bit is 0 the address used to read/write data remains the same for every block. When  $\overline{MS}$  bit is 1 the address used to read/write data is incremented at every block.

The function and the behavior of **SDI** and **SDO** remain unchanged.

#### 5.2.1 **SPI** read

Figure 7. SPI read protocol



The SPI Read command is performed with 16 clock pulses. Multiple byte read command is performed adding blocks of 8 clock pulses at the previous one.

bit 0: READ bit. The value is 1.

**bit 1**: MS bit. When 0 do not increment address, when 1 increment address in multiple reading.

bit 2-7: address AD(5:0). This is the address field of the indexed register.

*bit 8-15*: data DO(7:0) (read mode). This is the data that will be read from the device (MSb first).

bit 16-...: data DO(...-8). Further data in multiple byte reading.

21/42

Digital interfaces LIS331DL

Figure 8. Multiple bytes SPI read protocol (2 bytes example)



#### 5.2.2 SPI write

Figure 9. SPI write protocol



The SPI Write command is performed with 16 clock pulses. Multiple byte write command is performed adding blocks of 8 clock pulses at the previous one.

bit 0: WRITE bit. The value is 0.

**bit 1**:  $\overline{MS}$  bit. When 0 do not increment address, when 1 increment address in multiple writing.

bit 2 -7: address AD(5:0). This is the address field of the indexed register.

*bit 8-15*: data DI(7:0) (write mode). This is the data that will be written inside the device (MSb first).

bit 16-...: data DI(...-8). Further data in multiple byte writing.

Figure 10. Multiple bytes SPI write protocol (2 bytes example)



LIS331DL Digital interfaces

#### 5.2.3 SPI read in 3-wires mode

3-wires mode is entered by setting to 1 bit SIM (SPI Serial Interface Mode selection) in CTRL REG2.

Figure 11. SPI read protocol in 3-wires mode



The SPI Read command is performed with 16 clock pulses:

bit 0: READ bit. The value is 1.

**bit 1**: MS bit. When 0 do not increment address, when 1 increment address in multiple reading.

bit 2-7: address AD(5:0). This is the address field of the indexed register.

*bit 8-15*: data DO(7:0) (read mode). This is the data that will be read from the device (MSb first).

Multiple read command is also available in 3-wires mode.

Register mapping LIS331DL

# 6 Register mapping

The table given below provides a listing of the 8 bit registers embedded in the device and the related addresses:

Table 15. Register address map

| Name                     | Tuno | Registe | r address | Default  | Commont        |
|--------------------------|------|---------|-----------|----------|----------------|
| Name                     | Туре | Hex     | Binary    | Detault  | Comment        |
| Reserved (do not modify) |      | 00-0E   |           |          | Reserved       |
| WHO_AM_I                 | r    | 0F      | 000 1111  | 00111011 | Dummy register |
| Reserved (do not modify) |      | 10-1F   |           |          | Reserved       |
| CTRL_REG1                | rw   | 20      | 010 0000  | 00000111 |                |
| CTRL_REG2                | rw   | 21      | 010 0001  | 00000000 |                |
| CTRL_REG3                | rw   | 22      | 010 0010  | 00000000 |                |
| HP_FILTER_RESET          | r    | 23      | 010 0011  | dummy    | Dummy register |
| Reserved (do not modify) |      | 24-26   |           |          | Reserved       |
| STATUS_REG               | r    | 27      | 010 0111  | 00000000 |                |
|                          | r    | 28      | 010 1000  |          | Not Used       |
| OUT_X                    | r    | 29      | 010 1001  | output   |                |
|                          | r    | 2A      | 010 1010  |          | Not Used       |
| OUT_Y                    | r    | 2B      | 010 1011  | output   |                |
|                          | r    | 2C      | 010 1100  |          | Not Used       |
| OUT_Z                    | r    | 2D      | 010 1101  | output   |                |
| Reserved (do not modify) |      | 2E-2F   |           |          | Reserved       |
| FF_WU_CFG_1              | rw   | 30      | 011 0000  | 00000000 |                |
| FF_WU_SRC_1(ack1)        | r    | 31      | 011 0001  | 00000000 |                |
| FF_WU_THS_1              | rw   | 32      | 011 0010  | 00000000 |                |
| FF_WU_DURATION_1         | rw   | 33      | 011 0011  | 00000000 |                |
| FF_WU_CFG_2              | rw   | 34      | 011 0100  | 00000000 |                |
| FF_WU_SRC_2 (ack2)       | r    | 35      | 011 0101  | 00000000 |                |
| FF_WU_THS_2              | rw   | 36      | 011 0110  | 00000000 |                |
| FF_WU_DURATION_2         | rw   | 37      | 011 0111  | 00000000 |                |
| CLICK_CFG                | rw   | 38      | 011 1000  | 00000000 |                |
| CLICK_SRC (ack)          | r    | 39      | 011 1001  | 00000000 |                |
|                          |      | 3A      |           |          | Not Used       |
| CLICK_THSY_X             | rw   | 3B      | 011 1011  | 00000000 |                |

LIS331DL Register mapping

Table 15. Register address map (continued)

| Name            | Typo | Register | address  | Default  | Comment |
|-----------------|------|----------|----------|----------|---------|
| Name            | Туре | Hex      | Binary   | Delault  | Comment |
| CLICK_THSZ      | rw   | 3C       | 011 1100 | 00000000 |         |
| CLICK_TimeLimit | rw   | 3D       | 011 1101 | 00000000 |         |
| CLICK_Latency   | rw   | 3E       | 011 1110 | 00000000 |         |
| CLICK_Window    | rw   | 3F       | 011 1111 | 00000000 |         |

Registers marked as "Reserved" must not be changed. The writing to those registers may cause permanent damages to the device.

The content of the registers that are loaded at boot should not be changed. They contain the factory calibration values. Their content is automatically restored when the device is powered-up.

25/42

Register description LIS331DL

### 7 Register description

The device contains a set of registers which are used to control its behavior and to retrieve acceleration data. The registers address, made of 7 bits, is used to identify them and to write the data through serial interface.

### 7.1 WHO\_AM\_I (0Fh)

Table 16. WHO\_AM\_I register

| 0 | 0 | 1 | 1 | 1 | 0 | 1 | 1 |
|---|---|---|---|---|---|---|---|
|---|---|---|---|---|---|---|---|

Device identification register.

This register contains the device identifier that for LIS331DL is set to 3Bh.

### 7.2 CTRL\_REG1 (20h)

Table 17. CTRL\_REG1 register

| DR PD F | S I SIP I SIM | Zen Yen | Xen |
|---------|---------------|---------|-----|
|---------|---------------|---------|-----|

Table 18. CTRL\_REG1 description

| DR       | Data rate selection. Default value: 0 (0: 100 Hz output data rate; 1: 400 Hz output data rate) |
|----------|------------------------------------------------------------------------------------------------|
| PD       | Power Down Control. Default value: 0 (0: power down mode; 1: active mode)                      |
| FS       | Full Scale selection. Default value: 0 (refer to <i>Table 3</i> for typical full scale values) |
| STP, STM | Self Test Enable. Default value: 0<br>(0: normal mode; 1: self test P, M enabled)              |
| Zen      | Z axis enable. Default value: 1<br>(0: Z axis disabled; 1: Z axis enabled)                     |
| Yen      | Y axis enable. Default value: 1<br>(0: Y axis disabled; 1: Y axis enabled)                     |
| Xen      | X axis enable. Default value: 1<br>(0: X axis disabled; 1: X axis enabled)                     |

**DR** bit allows to select the data rate at which acceleration samples are produced. The default value is 0 which corresponds to a data-rate of 100 Hz. By changing the content of DR to "1" the selected data-rate will be set equal to 400 Hz.

**PD** bit allows to turn the device out of power-down mode. The device is in power-down mode when PD= '0' (default value after boot). The device is in normal mode when PD is set to '1'.

**STP, STM** bits are used to activate the self test function. When the bit is set to one, an output change will occur to the device outputs (refer to *Table 3* and *4* for specifications) thus allowing to check the functionality of the whole measurement chain.

**Zen** bit enables the generation of Data Ready signal for Z-axis measurement channel when set to 1. The default value is 1.

**Yen** bit enables the generation of Data Ready signal for Y-axis measurement channel when set to 1. The default value is 1.

**Xen** bit enables the generation of Data Ready signal for X-axis measurement channel when set to 1. The default value is 1.

#### 7.3 CTRL\_REG2 (21h)

Table 19. CTRL\_REG2 register

| SIM | воот | 0 <sup>(1)</sup> | FDS | HP<br>FF_WU2 | HP<br>FF_WU1 | HPcoeff2 | HPcoeff1 |
|-----|------|------------------|-----|--------------|--------------|----------|----------|
|-----|------|------------------|-----|--------------|--------------|----------|----------|

<sup>1.</sup> Bit to be kept to "0" for correct device functionality

#### Table 20. CTRL\_REG2 description

|                      | ·                                                                                                                             |
|----------------------|-------------------------------------------------------------------------------------------------------------------------------|
| SIM                  | SPI Serial Interface Mode selection. Default value: 0 (0: 4-wire interface; 1: 3-wire interface)                              |
| воот                 | Reboot memory content. Default value: 0 (0: normal mode; 1: reboot memory content)                                            |
| FDS                  | Filtered Data Selection. Default value: 0 (0: internal filter bypassed; 1: data from internal filter sent to output register) |
| HP<br>FF_WU2         | High Pass filter enabled for Free-Fall/WakeUp # 2. Default value: 0 (0: filter bypassed; 1: filter enabled)                   |
| HP<br>FF_WU1         | High Pass filter enabled for Free-Fall/Wake-Up #1. Default value: 0 (0: filter bypassed; 1: filter enabled)                   |
| HPcoeff2<br>HPcoeff1 | High pass filter cut-off frequency configuration. Default value: 00 (See <i>Table 21</i> )                                    |

**SIM** bit selects the SPI Serial Interface Mode. When SIM is '0' (default value) the 4-wire interface mode is selected. The data coming from the device are sent to SDO pad. In 3-wire interface mode output data are sent to SDA\_SDI pad.

**BOOT** bit is used to refresh the content of internal registers stored in the flash memory block. At the device power up the content of the flash memory block is transferred to the internal registers related to trimming functions to permit a good behavior of the device itself. If for any reason the content of trimming registers was changed it is sufficient to use this bit to restore correct values. When BOOT bit is set to '1' the content of internal flash is copied inside corresponding internal registers and it is used to calibrate the device. These values are factory trimmed and they are different for every accelerometer. They permit a good behavior of the device and normally they have not to be changed. At the end of the boot process the BOOT bit is set again to '0'.

FDS bit enables (FDS=1) or bypass (FDS=0) the high pass filter in the signal chain of the sensor

**HPcoeff[2:1]**. These bits are used to configure high-pass filter cut-off frequency ft.

Register description LIS331DL

| Table 21. High pass filter cut-off frequency configur | ration |
|-------------------------------------------------------|--------|
|-------------------------------------------------------|--------|

| HPcoeff2,1 | ft (Hz)<br>(ODR=100 Hz) | ft (Hz)<br>(ODR=400 Hz) |
|------------|-------------------------|-------------------------|
| 00         | 2                       | 8                       |
| 01         | 1                       | 4                       |
| 10         | 0.5                     | 2                       |
| 11         | 0.25                    | 1                       |

# 7.4 CTRL\_REG3 [interrupt CTRL register] (22h)

Table 22. CTRL\_REG3 register

| IHL |
|-----|
|-----|

Table 23. CTRL\_REG3 description

| IHL                           | Interrupt active high, low. Default value 0. (0: active high; 1: active low)                    |
|-------------------------------|-------------------------------------------------------------------------------------------------|
| PP_OD                         | Push-pull/Open Drain selection on interrupt pad. Default value 0. (0: push-pull; 1: open drain) |
| I2_CFG2<br>I2_CFG1<br>I2_CFG0 | Data signal on INT2 pad control bits. Default value 000. (see table below)                      |
| I1_CFG2<br>I1_CFG1<br>I1_CFG0 | Data signal on INT1 pad control bits. Default value 000. (see table below)                      |

Table 24. Data Signal on INT1(2) pad control bits

| I1(2)_CFG2 | I1(2)_CFG1     | I1(2)_CFG0             | INT 1(2) Pad    |
|------------|----------------|------------------------|-----------------|
| 0          | 0              | 0                      | GND             |
| 0          | 0              | 1                      | FF_WU_1         |
| 0          | 1              | 0                      | FF_WU_2         |
| 0          | 1              | 1 1 FF_WU_1 OR FF_WU_2 |                 |
| 1          | 0 0 Data ready |                        | Data ready      |
| 1 1        |                | 1                      | Click interrupt |

### 7.5 HP\_FILTER\_RESET (23h)

Dummy register. Reading at this address zeroes instantaneously the content of the internal high pass-filter. If the high pass filter is enabled all three axes are instantaneously set to 0 g. This allows to overcome the settling time of the high pass filter.

### 7.6 **STATUS\_REG** (27h)

#### Table 25. STATUS\_REG register

| ZYXOR | ZOR | YOR | XOR | ZYXDA | ZDA | YDA | XDA |
|-------|-----|-----|-----|-------|-----|-----|-----|
|-------|-----|-----|-----|-------|-----|-----|-----|

#### Table 26. STATUS\_REG description

|       | on the occupation                                                                                                                          |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------|
| ZYXOR | X, Y, Z axis Data Overrun. Default value: 0 (0: no overrun has occurred; 1: new data has overwritten the previous one before it was read)  |
| ZOR   | Z axis Data Overrun. Default value: 0 (0: no overrun has occurred; 1: a new data for the Z-axis has overwritten the previous one)          |
| YOR   | Y axis Data Overrun. Default value: 0 (0: no overrun has occurred; 1: a new data for the Y-axis has overwritten the previous one)          |
| XOR   | X axis Data Overrun. Default value: 0 (0: no overrun has occurred; 1: a new data for the X-axis has overwritten the previous one)          |
| ZYXDA | X, Y and Z axis new Data Available. Default value: 0 (0: a new set of data is not yet available; 1: a new set of data is available)        |
| ZDA   | Z axis new Data Available. Default value: 0 (0: a new data for the Z-axis is not yet available; 1: a new data for the Z-axis is available) |
| YDA   | Y axis new Data Available. Default value: 0 (0: a new data for the Y-axis is not yet available; 1: a new data for the Y-axis is available) |
| XDA   | X axis new Data Available. Default value: 0 (0: a new data for the X-axis is not yet available; 1: a new data for the X-axis is available) |

### 7.7 OUT\_X (29h)

#### Table 27. OUT\_X register

| XD7 XD6 XD5 | XD4 XD3 | XD2 XD1 | XD0 |
|-------------|---------|---------|-----|
|-------------|---------|---------|-----|

X axis output data expressed as 2's complement number.

### 7.8 OUT\_Y (2Bh)

#### Table 28. OUT\_Y register

|     |     | <u> </u> |     |     |     |     |     |
|-----|-----|----------|-----|-----|-----|-----|-----|
| YD7 | YD6 | YD5      | YD4 | YD3 | YD2 | YD1 | YD0 |

Y axis output data expressed as 2's complement number.

Register description LIS331DL

### 7.9 OUT\_Z (2Dh)

30/42

#### Table 29. OUT\_Z register

|     |     | ~   |     |     |     |     |     |
|-----|-----|-----|-----|-----|-----|-----|-----|
| ZD7 | ZD6 | ZD5 | ZD4 | ZD3 | ZD2 | ZD1 | ZD0 |

Z axis output data expressed as 2's complement number.

### 7.10 FF\_WU\_CFG\_1 (30h)

#### Table 30. FF\_WU\_CFG\_1 register

#### Table 31. FF\_WU\_CFG\_1 description

| AOI  | And/Or combination of Interrupt events. Default value: 0 (0: OR combination of interrupt events; 1: AND combination of interrupt events)                                                    |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LIR  | Latch Interrupt request into FF_WU_SRC_1 reg with the FF_WU_SRC_1 reg cleared by reading FF_WU_SRC_1 reg. Default value: 0 (0: interrupt request not latched; 1: interrupt request latched) |
| ZHIE | Enable interrupt generation on Z High event. Default value: 0 (0: disable interrupt request; 1: enable interrupt request on measured accel. value higher than preset threshold)             |
| ZLIE | Enable interrupt generation on Z Low event. Default value: 0 (0: disable interrupt request; 1: enable interrupt request on measured accel. value lower than preset threshold)               |
| YHIE | Enable interrupt generation on Y High event. Default value: 0 (0: disable interrupt request; 1: enable interrupt request on measured accel. value higher than preset threshold)             |
| YLIE | Enable interrupt generation on Y Low event. Default value: 0 (0: disable interrupt request; 1: enable interrupt request on measured accel. value lower than preset threshold)               |
| XHIE | Enable interrupt generation on X High event. Default value: 0 (0: disable interrupt request; 1: enable interrupt request on measured accel. value higher than preset threshold)             |
| XLIE | Enable interrupt generation on X Low event. Default value: 0 (0: disable interrupt request; 1: enable interrupt request on measured accel. value lower than preset threshold)               |

### 7.11 FF\_WU\_SRC\_1 (31h)

#### Table 32. FF\_WU\_SRC\_1 register

|  | IA | ZH | ZL | ΥH | YL | XH | XL |
|--|----|----|----|----|----|----|----|

#### Table 33. FF\_WU\_SRC\_1 description

| IA | Interrupt Active. Default value: 0 (0: no interrupt has been generated; 1: one or more interrupts have been generated) |
|----|------------------------------------------------------------------------------------------------------------------------|
| ZH | Z High. Default value: 0<br>(0: no interrupt, 1: Z High event has occurred)                                            |
| ZL | Z Low. Default value: 0 (0: no interrupt; 1: Z Low event has occurred)                                                 |
| YH | Y High. Default value: 0 (0: no interrupt, 1: Y High event has occurred)                                               |
| YL | Y Low. Default value: 0 (0: no interrupt, 1: Y Low event has occurred)                                                 |
| ХН | X High. Default value: 0 (0: no interrupt, 1: X High event has occurred)                                               |
| XL | X Low. Default value: 0 (0: no interrupt, 1: X Low event has occurred)                                                 |

Free-fall and wake-up source register. Read only register.

Reading at this address clears FF\_WU\_SRC\_1 register and the FF, WU 1 interrupt and allows the refreshment of data in the FF\_WU\_SRC\_1 register if the latched option was chosen.

### 7.12 FF\_WU\_THS\_1 (32h)

#### Table 34. FF\_WU\_THS\_1 register

| DCRM | THS6 | THS5 | THS4 | THS3 | THS2 | THS1 | THS0 |
|------|------|------|------|------|------|------|------|
|      |      |      |      |      |      |      |      |

#### Table 35. FF\_WU\_THS\_1 description

| DC:RM      | Resetting mode selection. Default value: 0 (0: counter reset; 1: counter decremented) |
|------------|---------------------------------------------------------------------------------------|
| THS6, THS0 | Free-fall / wake-up Threshold: default value: 000 0000                                |

Most significant bit (DCRM) is used to select the resetting mode of the duration counter. If DCRM=0 counter is reset when the interrupt is no more active else if DCRM=1 duration counter is decremented.

31/42

Register description LIS331DL

### 7.13 FF\_WU\_DURATION\_1 (33h)

#### Table 36. FF\_WU\_DURATION\_1 register

| D7         D6         D5         D4         D3         D2         D1         D0 |
|---------------------------------------------------------------------------------|
|---------------------------------------------------------------------------------|

#### Table 37. FF\_WU\_DURATION\_1 description

| D7-D0 | Duration value. Default value: 0000 0000 |
|-------|------------------------------------------|

Duration register for Free-Fall/Wake-Up interrupt 1. Duration step and maximum value depend on the ODR chosen. Step 2.5 msec, from 0 to 637.5 msec if ODR=400 Hz, else step 10 msec, from 0 to 2.55 sec when ODR=100 Hz. The counter used to implement duration function is blocked when LIR=1 in configuration register and the interrupt event is verified

### 7.14 FF\_WU\_CFG\_2 (34h)

#### Table 38. FF\_WU\_CFG\_2 register

|  | AOI | LIR | ZHIE | ZLIE | YHIE | YLIE | XHIE | XLIE |
|--|-----|-----|------|------|------|------|------|------|

#### Table 39. FF\_WU\_CFG\_2 description

|      | . – – – – .                                                                                                                                                                                 |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AOI  | And/Or combination of Interrupt events. Default value: 0 (0: OR combination of interrupt events; 1: AND combination of interrupt events)                                                    |
| LIR  | Latch Interrupt request into FF_WU_SRC_2 reg with the FF_WU_SRC_2 reg cleared by reading FF_WU_SRC_2 reg. Default value: 0 (0: interrupt request not latched; 1: interrupt request latched) |
| ZHIE | Enable interrupt generation on Z High event. Default value: 0 (0: disable interrupt request; 1: enable interrupt request on measured accel. value higher than preset threshold)             |
| ZLIE | Enable interrupt generation on Z Low event. Default value: 0 (0: disable interrupt request; 1: enable interrupt request on measured accel. value lower than preset threshold)               |
| YHIE | Enable interrupt generation on Y High event. Default value: 0 (0: disable interrupt request; 1: enable interrupt request on measured accel. value higher than preset threshold)             |
| YLIE | Enable interrupt generation on Y Low event. Default value: 0 (0: disable interrupt request; 1: enable interrupt request on measured accel. value lower than preset threshold)               |
| XHIE | Enable interrupt generation on X High event. Default value: 0 (0: disable interrupt request; 1: enable interrupt request on measured accel. value higher than preset threshold)             |
| XLIE | Enable interrupt generation on X Low event. Default value: 0 (0: disable interrupt request; 1: enable interrupt request on measured accel. value lower than preset threshold)               |
|      |                                                                                                                                                                                             |

LIS331DL Register description

### 7.15 FF\_WU\_SRC\_2 (35h)

#### Table 40. FF\_WU\_SRC\_2 register

|  | IA | ZH | ZL | YH | YL | XH | XL |
|--|----|----|----|----|----|----|----|

#### Table 41. FF\_WU\_SRC\_2 description

|    | 11_110_0110_2 doconputer                                                                                                     |
|----|------------------------------------------------------------------------------------------------------------------------------|
| IA | Interrupt Active. Default value: 0 (0: no interrupt has been generated; 1: one or more interrupt events have been generated) |
| ZH | Z High. Default value: 0<br>(0: no interrupt; 1: Z High event has occurred)                                                  |
| ZL | Z Low. Default value: 0<br>(0: no interrupt; 1: Z Low event has occurred)                                                    |
| YH | Y High. Default value: 0 (0: no interrupt; 1: Y High event has occurred)                                                     |
| YL | Y Low. Default value: 0 (0: no interrupt; 1: Y Low event has occurred)                                                       |
| XH | X High. Default value: 0 (0: no interrupt; 1: X High event has occurred)                                                     |
| XL | X Low. Default value: 0 (0: no interrupt; 1: X Low event has occurred)                                                       |

Free-fall and wake-up source register. Read only register.

Reading at this address clears FF\_WU\_SRC\_2 register and the FF\_WU\_2 interrupt and allows the refreshment of data in the FF\_WU\_SRC\_2 register if the latched option was chosen.

### 7.16 FF\_WU\_THS\_2 (36h)

#### Table 42. FF\_WU\_THS\_2 register

| DCRM | THS6 | THS5 | THS4 | THS3 | THS2 | THS1 | THS0 |
|------|------|------|------|------|------|------|------|
|------|------|------|------|------|------|------|------|

#### Table 43. FF\_WU\_THS\_2 description

| DCRM       | Resetting mode selection. Default value: 0 (0: counter reset; 1: counter decremented) |
|------------|---------------------------------------------------------------------------------------|
| THS6, THS0 | Free-fall / wake-up Threshold. Default value: 000 0000                                |

Most significant bit (DCRM) is used to select the resetting mode of the duration counter. If DCRM=0 counter is reset when the interrupt is no more active else if DCRM=1 duration counter is decremented.

33/42

Register description LIS331DL

### 7.17 FF\_WU\_DURATION\_2 (37h)

Table 44. FF\_WU\_DURATION\_2 register

| D7         D6         D5         D4         D3         D2         D1         D0 |
|---------------------------------------------------------------------------------|
|---------------------------------------------------------------------------------|

#### Table 45. FF\_WU\_DURATION\_2 description

| D7-D0 | Duration value. Default value: 0000 0000 |
|-------|------------------------------------------|
|-------|------------------------------------------|

Duration register for Free-Fall/Wake-Up interrupt 2. Duration step and maximum value depend on the ODR chosen. Step 2.5 msec, from 0 to 637.5 msec if ODR=400 Hz, else step 10 msec, from 0 to 2.55 sec when ODR=100 Hz. The counter used to implement duration function is blocked when LIR=1 in configuration register and the interrupt event is verified.

### 7.18 CLICK\_CFG (38h)

#### Table 46. CLICK\_CFG register

| - | LIR | Double_Z | Single_Z | Double_Y | Single_Y | Double_X | Single_X |
|---|-----|----------|----------|----------|----------|----------|----------|
|---|-----|----------|----------|----------|----------|----------|----------|

#### Table 47. CLICK\_CFG description

| LIR      | Latch Interrupt request into CLICK_SRC reg with the CLICK_SRC reg              |
|----------|--------------------------------------------------------------------------------|
|          | refreshed by reading CLICK_SRC reg.                                            |
|          | Default value: 0                                                               |
|          | (0: interrupt request not latched; 1: interrupt request latched)               |
| Double_Z | Enable interrupt generation on double click event on Z axis.  Default value: 0 |
|          | (0: disable interrupt request; 1: enable interrupt request)                    |
| Single_Z | Enable interrupt generation on single click event on Z axis.  Default value: 0 |
|          | (0: disable interrupt request; 1: enable interrupt request)                    |
| Double_Y | Enable interrupt generation on double click event on Y axis.                   |
|          | Default value: 0 (0: disable interrupt request; 1: enable interrupt request)   |
| Single_Y | Enable interrupt generation on single click event on Y axis.  Default value: 0 |
|          | (0: disable interrupt request; 1: enable interrupt request)                    |
| Double_X | Enable interrupt generation on double click event on X axis.  Default value: 0 |
|          | (0: disable interrupt request; 1: enable interrupt request)                    |
| Single_X | Enable interrupt generation on single click event on X axis.  Default value: 0 |
|          | (0: disable interrupt request; 1: enable interrupt request)                    |

Table 48 shows all the possible configurations for Click and Double Click recognition.

Table 48. Click interrupt configurations

| Double_Z / Y / X | Single_Z / Y / X | Click output     |
|------------------|------------------|------------------|
| 0                | 0                | 0                |
| 0                | 1                | Single           |
| 1                | 0                | Double           |
| 1                | 1                | Single OR Double |

### 7.19 CLICK\_SRC (39h)

#### Table 49. CLICK\_SRC register

|  | IA | Double_Z | Single_Z | Double_Y | Single_Y | Double_X | Single_X |
|--|----|----------|----------|----------|----------|----------|----------|
|--|----|----------|----------|----------|----------|----------|----------|

#### Table 50. CLICK\_SRC description

| IA       | Interrupt Active. Default value: 0 (0: no interrupt has been generated; 1: one or more interrupt events have been generated) |
|----------|------------------------------------------------------------------------------------------------------------------------------|
| Double_Z | Double click on Z axis event. Default value: 0 (0: no interrupt; 1: Double Z event has occurred)                             |
| Single_Z | Single click on Z axis event. Default value: 0 (0: no interrupt; 1: Single Z event has occurred)                             |
| Double_Y | Double click on Y axis event. Default value: 0 (0: no interrupt; 1: Double Y event has occurred)                             |
| Single_Y | Single click on Y axis event.Default value: 0 (0: no interrupt; 1: Single Y event has occurred)                              |
| Double_X | Double click on X axis event. Default value: 0 (0: no interrupt; 1: Double X event has occurred)                             |
| Single_X | Single click on X axis event. Default value: 0 (0: no interrupt; 1: Single X event has occurred)                             |

### 7.20 CLICK\_THSY\_X (3Bh)

#### Table 51. CLICK\_THSY\_X register

| THSy3 | THSy2 | THSy1 | THSy0 | THSx3 | THSx2 | THSx1 | THSx0 |
|-------|-------|-------|-------|-------|-------|-------|-------|

#### Table 52. CLICK\_THSY\_X description

| THSy3, THSy0 | Click Threshold on Y axis. Default value: 0000 |
|--------------|------------------------------------------------|
| THSx3, THSx0 | Click Threshold on X axis. Default value: 0000 |

From 0.5 g (0001) to 7.5 g (1111) with step of 0.5 g.

Register description LIS331DL

### 7.21 **CLICK\_THSZ** (3Ch)

#### Table 53. CLICK\_THSZ register

|  | THSz3 | THSz2 | THSz1 | THSz0 |
|--|-------|-------|-------|-------|
|--|-------|-------|-------|-------|

#### Table 54. CLICK\_THSZ description

| THSz3, THSz0 | Click Threshold on Z axis. Default value: 0000 |
|--------------|------------------------------------------------|
|--------------|------------------------------------------------|

From 0.5 g (0001) to 7.5 g (1111) with step of 0.5 g.

### 7.22 CLICK\_TimeLimit (3Dh)

#### Table 55. CLICK\_TimeLimit register

| Dur7   Dur6   Dur5   Dur4   Dur3   Dur2   Dur1   D | Dur7 | Dur6 Dur5 | Dur5 Dur4 | Dur3 | Dur2 | Dur1 | Dur0 |
|----------------------------------------------------|------|-----------|-----------|------|------|------|------|
|----------------------------------------------------|------|-----------|-----------|------|------|------|------|

From 0 to 127.5 msec with step of 0.5 msec,

### 7.23 CLICK\_Latency (3Eh)

#### Table 56. CLICK\_Latency

| Lat7 | Lat6 | Lat5 | Lat4 | Lat3 | Lat2 | Lat1 | Lat0 |
|------|------|------|------|------|------|------|------|

From 0 to 255 msec with step of 1 msec.

### 7.24 CLICK\_Window (3Fh)

#### Table 57. CLICK\_Window register

| Win7   Win6   Win5   Win4   Win3   Win2   Win1   Win0 |
|-------------------------------------------------------|
|-------------------------------------------------------|

From 0 to 255 msec with step of 1 msec.

#### **Typical performance characteristics** 8

#### Mechanical characteristics at 25 °C 8.1







Figure 13. X axis Sensitivity at 2.5 V









# 8.2 Mechanical characteristics derived from measurement in the -40 °C to +85 °C temperature range

Figure 18. X axis Zero-g level change vs. temperature at 2.5 V



Figure 20. Y axis Zero-g level change vs. temperature at 2.5 V



Figure 22. Z axis Zero-g level change vs. temperature at 2.5 V



Figure 19. X axis Sensitivity change vs. temperature at 2.5 V



Figure 21. Y axis Sensitivity change vs. temperature at 2.5 V



Figure 23. Z axis Sensitivity change vs. temperature at 2.5 V



38/42

### 8.3 Electrical characteristics at 25 °C

Figure 24. Current consumption in normal mode at 2.5 V



**Package information** LIS331DL

#### **Package information** 9

In order to meet environmental requirements, ST offers these devices in ECOPACK® packages. These packages have a lead-free second level interconnect. The category of second Level Interconnect is marked on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK® is an ST trademark.

ECOPACK® specifications are available at: www.st.com.

LGA 16: Mechanical data and package dimensions



LIS331DL Revision history

# 10 Revision history

Table 58. Document revision history

| Date        | Revision | Changes                                                                                                                                         |
|-------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| 28-Sep-2007 | 1        | Initial release                                                                                                                                 |
| 21-Jan-2008 | 2        | Updated package specification Figure 25: LGA 16: Mechanical data and package dimensions on page 40.  Minor text changes to improve readability. |
| 16-Apr-2008 | 3        | Updated paragraph 2.1: Mechanical characteristics and added section 8: Typical performance characteristics. Updated POA                         |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2008 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com