## COEN316 - Lab 1

Name: Christopher Dubuc-Pesetti

Student ID: 40037815

Date submitted: September 30, 2018

"I hereby certify that this submission is my original work and meets the Faculty's Expectations of Originality."

Name: <u>Christopher Dubuc-Pesetti</u> ID: <u>40037815</u>

## Objectives:

The objective of this lab was to design, simulate and synthesize a 32-bit ALU in VHDL. The ALU will be responsible with arithmetic addition and subtraction, as well as logical operations. Overflow and zero detection is also incorporated into the design.

## Results & Discussion:

The signed std\_logic library was used to complete the ALU.

```
--sum comb logic
adder_subtract_sum <= signed(x) + signed(y);

--dif comb logic
adder_subtract_dif <= signed(x) - signed(y);

--adder_subtract block
process(adder_subtract_sum,adder_subtract_dif,add_sub)
begin
    if (add_sub = '0') then
        adder_subtract <= std_logic_vector(adder_subtract_sum);
    else
        adder_subtract <= std_logic_vector(adder_subtract_dif);
end if;
end process;</pre>
```

Above shows how the addition and subtraction was performed in VHDL with casting.



First tests were done to check the addition and subtraction were functioning correctly. First case adds 2 + 1 = 3 when add\_sub = '0'. Second case performs 2 - 1 = 1 when add\_sub = '1'.

Above shows code snippet of how the logical operations are performed using a variable.



First case above is performing the AND operation, second case the OR operation and third case the XOR operation.



Above shows the NOR operation.

```
-- 4tol output mux
process(y,adder_subtract,logic_unit,func,adder_subtract_dif)
variable temp : std_logic_vector(31 downto 0) := (others => '0');
   if (func = "00") then
      temp := y;
   elsif (func = "01") then
                        -- slt
     elsif (func = "10") then -- output of adder_subtract
      temp := adder_subtract;
                         -- output of logic_unit
      temp := logic_unit;
   end if:
   --output <= (not temp); -- negated onboard LED output
   output <= temp;
end process;
```

Above is the 4to1 Mux code snippet that details the main operations of the ALU based on the 2-bit func input.



Above is the lui (load upper immediate, output <= y) instruction.



Above is the slt instruction with the MSB being '0'.

```
🖪 🔷 /alu/func
           00
🖪 🧇 /alu/logic_func
🖪 🤷 /alu/x
           🕳 🔷 /alu/y

<u>→</u> → /alu/adder_subtract_dif

           🐤 /alu/adder_subtract
           > /alu/zero
 /alu/overflow
           /alu/output
```

Above is the slt instruction with the MSB being '1'.

Above is the zero output being set to '1' when two equal numbers being added and subtracted sum to '0'.

```
-- overflow detection logic
bool_sum <= ((NOT x(31)) AND (NOT y(31)) AND adder_subtract(31)) OR ( x(31) AND y(31) AND (NOT adder_subtract(31)));
bool_dif <= ((x(31)) AND (NOT y(31)) AND (NOT adder_subtract(31))) OR ((NOT x(31)) AND (y(31)) AND (adder_subtract(31)));

-- overflow bit output
process(bool_sum,bool_dif,add_sub)
begin

if (add_sub = '0' AND bool_sum = '1') then

overflow <= '1';
elsif (add_sub = '1' AND bool_dif = '1') then

overflow <= '1';
else

overflow <= '0';
end if;
end process;
```

Above is the overflow logic code snippet that sets the overflow bit to '1' or '0' based on the Boolean logic determined by a truth table and kmap minimization.

| /alu/add_sub                 |                                         |                                    |
|------------------------------|-----------------------------------------|------------------------------------|
| 🛨 🔷 /alu/func                | 11                                      |                                    |
| → /alu/logic_func            | 11                                      |                                    |
| → /alu/x                     | 10000000000000000000000000000000000000  | 0111111111111111111111111111111111 |
| <b>≖</b> - <pre>/alu/y</pre> | 100000000000000000000000000000000000000 | 0111111111111111111111111111111111 |
| 🛨 🔷 /alu/adder_subtract_sum  | 00000000000000000000000000000000000     | 111111111111111111111111111111111  |
| 🛨 🔷 /alu/adder_subtract_dif  | 00000000000000000000000000000000000     |                                    |
| 🛨 🔷 /alu/adder_subtract      | 00000000000000000000000000000000000     | 111111111111111111111111111111111  |
| 🔷 /alu/zero                  |                                         |                                    |
| → /alu/overflow              |                                         |                                    |

Above are the test cases for overflow detection when summing. This occurs when MSBs of x and y are the same but the MSB of the output is different.

| /alu/add_sub                |                                      |                                         |
|-----------------------------|--------------------------------------|-----------------------------------------|
| → /alu/func                 |                                      |                                         |
| → /alu/logic_func           |                                      |                                         |
| → /alu/x                    | 0111000000000000000000000000000      | 101000000000000000000000000000000000000 |
| → /alu/y                    | 1010000000000000000000000000000      | 011100000000000000000000000000000000000 |
| 🛨 🧇 /alu/adder_subtract_sum | 000100000000000000000000000000       |                                         |
| → → /alu/adder_subtract_dif | 110100000000000000000000000000000000 | 001100000000000000000000000000000000000 |
| 🛨 🔷 /alu/adder_subtract     | 110100000000000000000000000000000000 | 001100000000000000000000000000000000000 |
| → /alu/zero                 |                                      |                                         |
| /alu/overflow               |                                      |                                         |

Above are the test cases for the overflow detection when performing subtraction. This occurs when x and y are of opposite sign but the output is opposite the sign of the y input (Example: +7 - (-6) = +13 normally, but if restricted to 4 bits then it would be: +7 - (-6) = -3 by overflow). This example was used to test the overflow in this case, using the highest 4 bits of the inputs and outputs.

The RTL schematic and precision log are attached to the lab report at the back. As for discussion of the precision log, there were 2 warnings. The warnings were to say that 2 unused signals are in the design; this was due to me forgetting to remove them after optimizing some VHDL code.

There was difficulty at first with performing the overflow and zero detection due to some confusion with the arithmetic being done in signed notation but this was overcome after time spent thinking over the problem.

## Conclusion:

According to the Modelsim simulation results, the design works according to spec. The ALU was designed, simulated and synthesized properly without major issues.