# **Machine Problem 3**

ECE/CSC 506: Architecture of Parallel Computers

Fall 2013

**Coherence Protocols** 

Due on Nov 21, 2013, (11:45) PM

## 1. Project Overall Description

In this project, individual students will implement a trace driven SMP simulator (shared multiprocessor simulator). You will be given a C++ generic-cache class, and you need to extend that class to work in a multi processor environment and to build various coherence protocols on top of it. You need to write it in C++ and you need to build it on a Linux machine. The most challenging part of this machine problem is to understand how caches and coherence protocols are implemented. Once you understand this, the rest of the assignment would be straightforward. The purpose of this project is to give you an idea of how parallel architecture designs are evaluated, and how to interpret performance data.

## 2. Simulator

#### **How to build the simulator:**

You will be provided with a working C++ class for a uni core system cache, namely (cache.cc, cache.h). You can start from this point and build up your project by instantiating multiple cache objects to build your SMP system. Then you need to implement the required coherence protocols to keep all peer caches coherent. You have the choice not to use the given basic cache and to start from scratch (i.e. you can implement everything required for this project on your own). However, your results should match the posted validation runs exactly.

You are also provided with a basic main function (main.cc) that reads an input trace and passes the memory transactions down through the memory hierarchy (in our

case we have only one level in the hierarchy). Some of the code in "main.cc" is commented out and you need to fill in the correct code.

A make file "Makefile" that generates the executable binary is also provided.

In this project, you are supposed to implement one level of cache only, that is, you need to maintain coherence across one level of cache. For simplicity, you will assume that each processor has only one private L1 cache connected to the main memory directly through a shared bus. As shown the figure below:



Figure 1. Homogenous SMP system consists of four processors, each connected to a private L1 cache. All Caches are connected to Main Memory through a shared bus.

Your job in this project is to instantiate these peer caches, and to maintain coherence across them by applying, MSI, MESI, and MOESI coherence protocols.

\*\*//

### 2. Problems

#### **2.1. Coding:**

For this problem, you are supposed to implement MSI, MESI, and MOESI coherence protocols and to match the validation runs given to you exactly. Your simulator should accept multiple arguments that specify different attributes of the multiprocessor system. One of these attributes is the coherence protocol being used. In other words, your simulator should be able to generate one binary that works with all coherence protocols. More description about the input arguments is provided in section 3.

For the MSI protocol, assume that there is no BusUpgr and no cache to cache transfer.

For MESI, and MOESI, follow the algorithms explained in Chapter 8 of text book.

#### 2.2. Report:

For this problem, you will experiment with various cache configurations and measure the cache performance of number of processors. The cache configurations that you should try are:

- Cache size: vary from 256KB, 512KB, 1MB, 2MB while keeping the cache associativity at 8 and block size at 64B.

- Cache associativity: vary from 4-way, 8-way, and 16-way while keeping the cache

size at 1MB and block size at 64B.

- Cache block size: vary from 64B, 128B, and 256B, while keeping the cache size at 1MB and cache associativity at 8 way.
- Cache policies: use write back and write allocate policy, and use LRU replacement policy for all cases. (both are already implemented in the provided code)

Do all the above experiments for MSI, MESI and MOESI protocols. For each simulation, run and collect the following statistics:

- 01. Number of read transactions the cache has received.
- 02. Number of read misses the cache has suffered.
- 03. Number of write transactions the cache has received.
- 04: Number of write misses the cache has suffered.
- 05. Number of dirty blocks written back to the main memory.
- 06. Number of transitions from invalid state to exclusive state.
- 07. Number of transitions from invalid state to shared state.
- 08. Number of transitions from modified to shared state.
- 09. Number of transitions from exclusive state to shared state.
- 10. Number of transitions from shared state to modified state.
- 11. Number of transitions from invalid state to modified state.
- 12. Number of transitions from exclusive state to modified state.
- 13. Number of transitions from owned state to modified state.
- 14. Number of transitions from modified state to owned state.
- 15. Number of cache-to-cache transfers from the requestor cache perspective (i.e. how many lines this cache has received from other peer caches)

- 16. Number of interventions (see chapter 8.)
- 17. Number of invalidations (any State->Invalid)
- 18. Number of flushes to the main memory.

Present your statistics in both tabular format and figures as well.

Finally, by comparing the behavior of various statistics, compare the behavior of various numbers of processors and explain your observations. You should provide a detailed description with an insightful discussion to earn full credit.

## 3. Getting Started:

| • In order to "make" your simulator, you need to execute the following            |  |
|-----------------------------------------------------------------------------------|--|
| command:                                                                          |  |
|                                                                                   |  |
| make clean; make; make clobber                                                    |  |
|                                                                                   |  |
| <ul> <li>After making successfully, it should print out the following:</li> </ul> |  |
|                                                                                   |  |
|                                                                                   |  |
| FALL13-506 SMP SIMULATOR (SMP_CACHE)                                              |  |
|                                                                                   |  |
| Compilation Done> nothing else to make :)                                         |  |

• An executable called "smp\_cache" should be created.

• In order to run your simulator, you need to execute the following command:

./smp\_cache <cache\_size> <assoc> <block\_size> <num\_processors> <protocol> <trace\_file>

Where:

smp\_cache: Executable of the SMP simulator generated after making.

cache\_size: Size of each cache in the system (all caches are of the same size)

assoc: Associativity of each cache (all caches are of the same associativity)

block\_size: Block size of each cache line (all caches are of the same block size)

num\_processors: Number of processors in the system (represents how many

caches should be instantiated)

protocol: Coherence protocol to be used (0: MSI, 1:MESI, 2:MOESI)

trace\_file: The input file that has the multi threaded workload trace.

After you download and unzip the folder named MP2.zip, you will find the following

files and directories:

- 1. cache.cc
- 2. cache.h
- 3. main.cc
- 4. Makefile
- 5. Validation\_runs

The directory "validation\_runs", contains all runs you are asked to match, you have to literally match the output files, since we are going to use "diff" in order to spot out any differences. If your output does not match the given validations in terms of results and formats, you will be deducted points.

You can use the following command to check if your output matches the given validation runs:

diff -iw <your\_file> <validation\_run>

\*\*\*Follow the same format specified in the validation runs.

Each trace file has a sequence of cache transactions, each transaction consists of three elements:

processor(0-7) operation(r,w) address(8 hexa chars)

For example, if you read the line "5 w 0xabcd" from the trace file, that means processor 5 is writing to the address "0xabcd" in its local cache.

You need to propagate this request down to cache 5, and cache 5 should take care of that request (maintaining coherence at the same time).

### 4. Submission:

You are supposed to submit the following files:

- 1. main.cc
- 2. cache.cc
- 3. cache.h
- 4. Makefile
- 5. Your validatoin runs

You need to zip all of the mentioned files in one zipped folder named as uintyID.zip
Using the following command:

zip unityID.zip main.cc cache.cc cache.h Makefile

MSI\*.txt MESI\*.txt MOESI\*.txt

## 5. Grading Policy:

Grade will be distributed as follows:

25%: MSI

25%: MESI

25%: MOESI

10%: Three secret runs (one for each protocol)

15%: Report

\*\*If your output does not -exactly- match any validation run, you will be given only 10% for that part. (Instead of 25%)

\*\*If your output does not match the secret runs, you will get 0% for that part.

\*\*In order to get full credit for the report, you need to provide detailed discussion and performance evaluations results.

\*\*Automatic 2-day extension beyond the deadline is given. However, extra 3 points will be given if the assignment is submitted before the deadline.

## 6. Implementation suggestions:

1. Read the given code carefully (cache.cc, cache.h), and understand how a single cache works.

- 2. Most of the code given to you is well encapsulated, so you do not have to modify most of the existing functions. You may need to add more functions as deemed necessary.
- 3. In cache.cc, there is a function called Cache::Access(), this function represents the entry point to the cache module, you might need to call this function from the main, and to pass any required parameters to it.
- 4. You might create an array of caches, based on the number of processors used in the system.
- 5. In cache.h, you might need to define new functions, counters, or any protocol specific states and variables.
- 6. Start early and post your questions on the message board.
- 7. You can email me at any time regarding this problem (ajawad@ncsu.edu)