# ECSE 325 Lab 3: Register Transfer Level Design of a Pipelined Modular Exponentiator Digital Circuit



Cédric Barré (260792994) Andy Li (260832377) Yuankang Wei (260787802)

### g40\_modulo33401\_pipelined

The g40\_modulo33401\_pipelined digital circuit was designed to calculate the modulo 33401 of any 32-bit input by passing it through a pipeline and returning the result as a 16-bit output. To do so, it uses properties of the modulo function to avoid having to operate on extremely large numbers. In the end, the circuit implements the modulo as the following equations:

$$A \mod 33401 = A - (floor(A/33401) * 33401)$$
  
 $floor(A/33401) = (A * 32147) > 30$ 

Here, A is the 32-bit input and the 16-bit output corresponds to the  $A \mod 33401$  signal. Moreover, we have an extra 17-bit output that corresponds to the floor(A/33401) signal. The floor(A/33401) signal is calculated by approximating the division through a multiplication with a constant and a 30-bit shift to the right. This is an approximation of the division which automatically rounds down the result of the division calculation.

To accomodate pipelining, the g40\_modulo33401\_pipelined circuit has been split into a number of stages with the help of registers that update every clock cycle. The block diagram for this new circuit is available below. The g40\_mod\_exp\_revised circuit which acts as a wrapper for the g40\_modulo33401\_pipelined has also been adapted to pipelining by handling the latency of the g40\_modulo33401\_pipelined circuit and returning the result of the calculation at the right time.

Table 1: g40\_modulo33401\_pipelined Inputs

| Name | Size    | Description                                                                                            |
|------|---------|--------------------------------------------------------------------------------------------------------|
| A    | 32 bits | Operand onto which we apply the modulo 33401 operation.                                                |
| clk  | 1 bit   | Clock signal which drives<br>the circuit. The circuit is<br>driven by the rising edge<br>of the clock. |

Table 2: g40\_modulo33401\_pipelined Outputs

| Name        | Size    | Description                                                     |
|-------------|---------|-----------------------------------------------------------------|
| Amod33401   | 16 bits | Signal representing the output of the calculation.              |
| Afloor33401 | 17 bits | Signal representing the quotient of the input divided by 33401. |

# g40\_modulo33401\_pipelined Block Diagram





#### Functional Simulation





## **Timing Analysis**

Requested Fmax = 250 MHz

- Fast 1100mV 0C Model Hold Slack Value = 0.109 ns
- Slow 1100mV 85C Model Setup Slack Value = 0.848 ns

• Slow 1100mV 85C Model Fmax = 317.26 MHz

Our circuit now works with a clock of 4 ns!

Before the pipelining, these were the best results for the timing analysis:

Requested Fmax = 66.7 MHz

- Fast 1100mV 0C Model Hold Slack Value = 0.187 ns
- Slow 1100mV 85C Model Setup Slack Value = 0.510 ns
- Slow 1100mV 85C Model Fmax = 69.01 MHz

We went from a 69.01 MHz maximum frequency to a 317.26 MHz maximum frequency.