# VMM Standard Library Reference Guide

VMM 1.2



#### **Copyright Notice and Proprietary Information**

Copyright © 2009 Synopsys, Inc. All rights reserved. This software and documentation contain confidential and proprietary information that is the property of Synopsys, Inc. The software and documentation are furnished under a license agreement and may be used or copied only in accordance with the terms of the license agreement. No part of the software and documentation may be reproduced, transmitted, or translated, in any form or by any means, electronic, mechanical, manual, optical, or otherwise, without prior written permission of Synopsys, Inc., or as expressly provided by the license agreement.

#### **Right to Copy Documentation**

The license agreement with Synopsys permits licensee to make copies of the documentation for its internal use only. Each copy shall include all copyrights, trademarks, service marks, and proprietary rights notices, if any. Licensee must assign sequential numbers to all copies. These copies shall contain the following legend on the cover page:

| "This document is duplicated with the permission of Synopsys, Inc., for the exclusive use of |   |
|----------------------------------------------------------------------------------------------|---|
| and its employees. This is copy number                                                       | " |

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### **Disclaimer**

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### Registered Trademarks (®)

Synopsys, AMPS, Arcadia, C Level Design, C2HDL, C2V, C2VHDL, Cadabra, Calaveras Algorithm, CATS, CRITIC, CSim, Design Compiler, DesignPower, DesignWare, EPIC, Formality, HSIM, HSPICE, Hypermodel, iN-Phase, in-Sync, Leda, MAST, Meta, Meta-Software, ModelTools, NanoSim, OpenVera, PathMill, Photolynx, Physical Compiler, PowerMill, PrimeTime, RailMill, RapidScript, Saber, SiVL, SNUG, SolvNet, Superlog, System Compiler, TetraMAX, TimeMill, TMA, VCS, Vera, and Virtual Stepper are registered trademarks of Synopsys, Inc.

#### Trademarks (TM)

Active Parasitics, AFGen, Apollo, Apollo II, Apollo-DPII, Apollo-GA, ApolloGAII, Astro, Astro-Rail, Astro-Xtalk, Aurora, AvanTestchip, AvanWaves, BCView, Behavioral Compiler, BOA, BRT, Cedar, ChipPlanner, Circuit Analysis, Columbia, Columbia-CE, Comet 3D, Cosmos, CosmosEnterprise, CosmosLe, CosmosScope, CosmosSE, Cyclelink, Davinci, DC Expert, DC Professional, DC Ultra, DC Ultra Plus, Design Advisor, Design Analyzer, Design Vision, DesignerHDL, DesignTime, DFM-Workbench, Direct RTL, Direct Silicon Access, Discovery, DW8051, DWPCI, Dynamic-Macromodeling, Dynamic Model Switcher, ECL Compiler, ECO Compiler, EDAnavigator, Encore, Encore PQ, Evaccess, ExpressModel, Floorplan Manager, Formal Model Checker, FoundryModel, FPGA Compiler II, FPGA Express, Frame Compiler, Galaxy, Gatran, HANEX, HDL Advisor, HDL Compiler, Hercules, Hercules-Explorer, Hercules-II, Hierarchical Optimization Technology, High Performance Option, HotPlace, HSIMP<sup>IUs</sup>, HSPICE-Link, iN-Tandem, Integrator, Interactive Waveform Viewer, i-Virtual Stepper, Jupiter, Jupiter-DP, JupiterXT, JupiterXT-ASIC, JVXtreme, Liberty, Libra-Passport, Library Compiler, Libra-Visa, Magellan, Mars, Mars-Rail, Mars-Xtalk, Medici, Metacapture, Metacircuit, Metamanager, Metamixsim, Milkyway, ModelSource, Module Compiler, MS-3200, MS-3400, Nova Product Family, Nova-ExploreRTL, Nova-Trans, Nova-VeriLint, Nova-VHDLlint, Optimum Silicon, Orion\_ec, Parasitic View, Passport, Planet, Planet-RTL, Polaris, Polaris-CBS, Polaris-MT, Power Compiler, PowerCODE, PowerGate, ProFPGA, ProGen, Prospector, Protocol Compiler, PSMGen, Raphael-NES, RoadRunner, RTL Analyzer, Saturn, ScanBand, Schematic Compiler, Scirocco-i, Shadow Debugger, Silicon Blueprint, Silicon Early Access, SinglePass-SoC, Smart Extraction, SmartLicense, SmartModel Library, Softwire, Source-Level Design, Star, Star-DC, Star-MS, Star-MTB, Star-Power, Star-Rail, Star-Rc, Star-Rc, Star-Rim, Star-Sim, Star-Sim, Star-Sim, Star-Sim, Star-Sim, VCS Express, VCSi, Venus, Verification Portal, VFormal, VHDL Compiler, VHDL System

#### Service Marks (SM)

MAP-in, SVP Café, and TAP-in are service marks of Synopsys, Inc.

SystemC is a trademark of the Open SystemC Initiative and is used under license. ARM and AMBA are registered trademarks of ARM Limited. All other product or company names may be trademarks of their respective owners.

| VMM 1.2 Standard Library Update            |    |
|--------------------------------------------|----|
| The common base class (vmm object)         | 13 |
| vmm_object::get_typename()                 | 14 |
| <u>vmm_object::new();</u>                  | 15 |
| <pre>vmm_object::create_namespace();</pre> | 16 |
| vmm_object::get_namespaces();              | 17 |
| <pre>vmm_object::set_object_name();</pre>  | 18 |
| vmm object::set parent object()            | 19 |
| vmm_object::kill_object()                  | 20 |
| vmm object::get parent object()            | 21 |
| vmm_object::is_parent_of()                 | 22 |
| vmm_object::get_root_object()              | 23 |
| vmm_object::get_num_children()             | 24 |
| vmm object::get nth child()                | 25 |
| vmm_object::get_num_roots()                | 26 |
| vmm_object::get_nth_root();                | 27 |
| vmm_object::get_object_name()              | 28 |
| vmm_object::get_object_hiername();         | 29 |
| vmm_object::find_child_by_name();          | 30 |
| vmm object::find object by name();         | 31 |
| vmm_object::psdisplay()                    | 32 |
| vmm_object::display_hierarchy()            | 33 |
| vmm_object::get_log()                      | 34 |
| vmm_object::implicit_phasing()             | 36 |
| vmm object::is implicitly phased()         | 37 |
| class vmm object iter                      | 38 |
| vmm_object_iter::new();                    | 39 |
| vmm_object_iter::first()                   | 40 |
| vmm_object_iter::next()                    | 41 |
| `foreach vmm object()                      | 42 |

|    | <u>`foreach_vmm_object_in_namespace()</u> | 43   |
|----|-------------------------------------------|------|
| St | ructural component class (vmm unit)       | . 44 |
|    | <u>vmm_unit::new()</u>                    | .45  |
|    | vmm_unit::consent()                       | .46  |
|    | vmm_unit::oppose()                        | 48   |
|    | vmm_unit::is_unit_enabled()               | 49   |
|    | vmm_unit::disable_unit()                  | 50   |
|    | vmm_unit::get_timeline()                  | 51   |
|    | vmm_unit::build_ph()                      | 52   |
|    | vmm_unit::configure_ph()                  | 53   |
|    | vmm_unit::connect_ph()                    | 54   |
|    | vmm_unit::start_of_sim_ph()               | 55   |
|    | vmm_unit::disabled_ph()                   | 56   |
|    | vmm_unit::reset_ph()                      | 57   |
|    | vmm_unit::training_ph()                   | 58   |
|    | vmm_unit::config_dut_ph()                 | 59   |
|    | <u>vmm_unit::start_ph()</u>               | 60   |
|    | <u>vmm unit::start of test ph()</u>       | 61   |
|    | <u>vmm_unit::run_ph()</u>                 | 62   |
|    | vmm_unit::shutdown_ph()                   | 63   |
|    | <u>vmm_unit::cleanup_ph()</u>             | 64   |
|    | <u>vmm_unit::report_ph()</u>              | 65   |
|    | <u>vmm_unit::destruct_ph()</u>            | 66   |
|    | vmm_unit::override_phase();               | 67   |
| vn | <u>nm_timeline</u>                        | . 68 |
|    | vmm_timeline::insert_phase();             | 69   |
|    | vmm_timeline::delete_phase();             | 70   |
|    | vmm_timeline::rename_phase();             | 71   |
|    | <u>vmm_timeline::get_phase()</u>          | 72   |
|    | vmm timeline::task phase timeout();       | 73   |
|    | vmm timeline::get next phase name()       | 74   |

| vmm timeline::get previous phase name()               | 75  |
|-------------------------------------------------------|-----|
| task vmm_timeline::run_phase()                        | 76  |
| vmm_timeline::step_function_phase()                   | 77  |
| vmm_timeline::abort_phase()                           | 78  |
| vmm timeline::reset to phase()                        | 79  |
| vmm timeline::jump to phase()                         | 80  |
| vmm timeline::get current phase name()                | 81  |
| vmm_timeline::display_phases()                        | 82  |
| Class vmm timeline callbacks                          | 83  |
| vmm_timeline_callback::break_on_phase()               | 84  |
| vmm timeline::append callback()                       | 85  |
| vmm_timeline::prepend_callback()                      | 87  |
| vmm_timeline::unregister_callback()                   | 89  |
| Multi-test Management Base class (vmm test)           | 91  |
| vmm_test::set_config()                                | 92  |
| Simulation timeline management class (vmm_simulation) | 93  |
| vmm_simulation::get_sim()                             | 94  |
| vmm_simulation::get_pre_timeline()                    | 95  |
| vmm simulation::get top timeline()                    | 96  |
| vmm simulation::get post timeline()                   | 97  |
| vmm simulation::allow new phases()                    | 98  |
| vmm_simulation::display_phases()                      | 99  |
| vmm_simulation::run_tests()                           | 100 |
| The phase description class (vmm_phase)               | 102 |
| vmm_phase::get_name()                                 | 103 |
| vmm_phase::get_timeline()                             | 104 |
| vmm phase::next phase()                               | 105 |
| vmm phase::previous phase()                           | 106 |
| vmm_phase::is_running()                               | 107 |
| vmm_phase::is_done()                                  | 108 |
| vmm_phase::is_aborted()                               | 110 |

|     | vmm_phase::is_skipped()                               | 112 |
|-----|-------------------------------------------------------|-----|
|     | event started                                         | 114 |
|     | event completed                                       | 115 |
| Th  | e phase definition base class (vmm phase def)         | 116 |
|     | vmm_phase_def::is_function_phase()                    | 117 |
|     | vmm_phase_def::is_task_phase()                        | 118 |
|     | vmm phase def::run function phase();                  | 119 |
|     | vmm_phase_def::run_task_phase()                       | 120 |
|     | vmm_topdown_function_phase_def                        | 121 |
|     | vmm_topdown_function_phase_def::do_function_phase();  | 122 |
|     | vmm bottomup function phase def                       | 123 |
|     | vmm bottomup function phase def::do function phase(); | 124 |
|     | vmm fork task phase def                               | 125 |
|     | vmm fork task phase def::do task phase()              | 126 |
|     | vmm_null_phase_def                                    | 127 |
|     | vmm_xactor_phase_def                                  | 128 |
|     | vmm start xactor phase def                            | 129 |
|     | vmm stop xactor phase def                             | 131 |
|     | vmm_reset_xactor_phase_def                            | 133 |
| Cla | ass Factory                                           | 135 |
|     | factory::this_type()                                  | 136 |
|     | factory::create_instance();                           | 137 |
|     | factory::override with new();                         | 138 |
|     | factory::override with copy();                        | 139 |
|     | <u>`vmm_class_factory(classname)</u>                  | 140 |
| Hi  | erachical options (vmm_opts)                          | 141 |
|     | vmm opts::get bit();                                  | 142 |
|     | <u>vmm_opts::get_int();</u>                           | 143 |
|     | vmm opts::get string();                               |     |
|     | vmm opts::get range();                                |     |
|     | vmm opts::get help()                                  | 146 |
|     |                                                       |     |

|    | vmm opts::get obj();                       | 147   |
|----|--------------------------------------------|-------|
|    | vmm opts::get object bit();                | 148   |
|    | vmm opts::get object int();                | 149   |
|    | vmm opts::get object string();             | 150   |
|    | vmm opts::get object range();              | 151   |
|    | vmm opts::get object obj();                | 152   |
|    | vmm opts::set bit();                       | 153   |
|    | vmm opts::set int();                       | 154   |
|    | vmm opts::set string();                    | 155   |
|    | vmm opts::set range();                     | 156   |
|    | vmm opts::set object();                    | 157   |
| RT | L Configuration Class (vmm rtl config)     | . 159 |
|    | vmm rtl config::map to name()              | 160   |
|    | vmm_rtl_config_macros                      | 161   |
|    | vmm_rtl_config::build_config_ph()          | 162   |
|    | vmm_rtl_config::get_config_ph()            | 163   |
|    | vmm rtl config::save config ph()           | 164   |
|    | vmm rtl config::get config();              | 165   |
|    | vmm_rtl_config::default_file_fmt           | 166   |
|    | vmm_rtl_config::file_fmt                   | 167   |
| RT | L Configuration File format class          | . 168 |
|    | vmm_rtl_config_file_format::fname();       | 170   |
|    | vmm rtl config file format::fopen();       | 171   |
|    | vmm rtl config file format::get fname()    | 172   |
|    | vmm_rtl_config_file_format::read_bit()     | 173   |
|    | vmm_rtl_config_file_format::read_int()     | 174   |
|    | vmm_rtl_config_file_format::read_string(); | 175   |
|    | vmm_rtl_config_file_format::write_bit()    | 176   |
|    | vmm rtl config file format::write int()    | 177   |
|    | vmm rtl config file format::write string() | 178   |
|    | vmm_rtl_config_file_format ::fclose()      | 179   |

|    | vmm rtl config DW format                  | 180   |
|----|-------------------------------------------|-------|
| M  | iscellaneous                              | . 181 |
|    | vmm_data additions                        | . 182 |
|    | Parameterized Atomic generator class      | 183   |
|    | Parametrized scenario Generator           | 184   |
|    | Parametrized Single stream scenario class | 185   |
|    | Parametrized atomic scenario class        | 186   |
|    | Parametrized Notify Observer              | 187   |
|    | vmm_notify_observer::new ()               | 188   |
|    | <u>`vmm_notify_observer</u>               | 189   |
|    | vmm connect class                         | 190   |
|    | vmm_connect::channel()                    | 191   |
|    | vmm connect::notify()                     | 192   |
| TL | M Base classes                            | . 193 |
|    | class vmm_tlm                             | . 194 |
|    | function vmm tlm::print_bindings          | 195   |
|    | function vmm_tlm::check_bindings          | 196   |
|    | function vmm_tlm::report_unbound          | 197   |
|    | class vmm_tlm_port_base#(D,P)             | 198   |
|    | function vmm tlm port base::new           | 199   |
|    | function vmm tlm port base::tlm bind      | 200   |
|    | function vmm_tlm_port_base::tlm_unbind    | . 202 |
|    | function vmm tlm port base::get peer      | . 203 |
|    | function vmm tlm port base::get peer id() | . 204 |
|    | function vmm tlm port base::tlm import    | 205   |
|    | class vmm_tlm_export_base #(D,P)          | 207   |
|    | function vmm tlm export base::new         | 208   |
|    | function vmm tlm export base::tlm bind    | 209   |
|    | function vmm tlm export base::tlm unbind  | 211   |
|    | function vmm vmm tlm port base::get peer  | 213   |
|    | function vmm tlm port base::get peer id() | 214   |

| <u>ınction vmm tlm export base::get n peers</u>         | . 215 |
|---------------------------------------------------------|-------|
| ınction vmm tlm export base::get peers                  | . 216 |
| ınction vmm tlm export base::tlm import                 | . 217 |
| ass vmm_tlm_b_transport_port#(T,D,P)                    | . 218 |
| ınction vmm tlm b transport port::new                   | . 219 |
| sk vmm tlm b transport port::b transport                | . 220 |
| ass vmm tlm b transport export#(T,D,P)                  | . 221 |
| ınction vmm tlm b transport export::new                 | . 222 |
| sk vmm tlm b transport export::b transport              | . 223 |
| acro `vmm_tlm_b_transport_export(SUFFIX)                | .224  |
| ass vmm tlm nb transport fw port#(T,D,P)                | . 226 |
| unction vmm tlm nb transport fw port::new               | . 227 |
| unction vmm tlm nb transport fw port::nb transport fw   | . 228 |
| ass vmm_tlm_nb_transport_fw_export#(T,D,P)              | .229  |
| unction vmm tlm nb transport fw export::new             | . 230 |
| unction vmm tlm nb transport fw export::nb transport fw | . 231 |
| acro `vmm tlm nb transport fw export(SUFFIX)            | . 232 |
| ass vmm_tlm_nb_transport_bw_port#(T,D,P)                | . 234 |
| unction vmm tlm nb transport bw port::new               | . 235 |
| unction vmm tlm nb transport bw port::nb transport bw   | . 236 |
| ass vmm_tlm_nb_transport_bw_export#(T,D,P)              | . 237 |
| unction vmm tlm nb transport bw export::new             | . 238 |
| unction vmm_tlm_nb_transport_bw_export::nb_transport_fw | . 239 |
| nacro `vmm_tlm_nb_transport_bw_export(SUFFIX)           | . 240 |
| ass vmm_tlm_nb_transport_port#(T,D,P)                   | . 242 |
| nacro `vmm_tlm_nb_transport_port(SUFFIX)                | . 244 |
| ass vmm tlm nb transport export#(T,D,P)                 | . 245 |
| nacro `vmm_tlm_nb_transport_export(SUFFIX)              | . 247 |
| ass vmm_tlm_simple_initiator_socket#(T,D,P)             | . 248 |
| nacro `vmm_tlm_simple_initiator_socket(SUFFIX)          | . 250 |
| ass ymm tlm simple target socket#(T.D.P.)               | 251   |

| macro `vmm tlm simple target socket(SUFFIX) | 253 |
|---------------------------------------------|-----|
| class vmm_tlm_analysis_port#(T,D,P)         | 255 |
| class vmm tlm analysis export#(T,D,P)       | 256 |
| macro `vmm tlm analysis export(SUFFIX)      | 258 |
| RAL updates                                 | 259 |
| vmm_ral_block_or_sys::get_n_tops();         | 261 |
| vmm ral block or sys::get top               | 262 |
| vmm_rw::HAS_X                               | 263 |
| Scoreboard Updates                          | 264 |
| class vmm_sb_ds                             | 265 |
| function vmm_sb_ds::inp_stream_id           | 266 |
| function vmm_sb_ds::exp_stream_id           | 267 |
| function vmm sb ds::inp insert              | 268 |
| function vmm sb ds::exp insert              | 269 |
| function vmm_sb_ds::inp_remove              | 270 |
| function vmm_sb_ds::exp_remove              | 271 |
| vmm_sb_ds::inp_ap                           | 272 |
| vmm sb ds::exp ap                           | 273 |

# **VMM 1.2 Standard Library Update**

This document is currently a specification for the updates made to the VMM Standard Library with respect to the VMM1.2 revision

# The common base class (vmm\_object)

vmm\_object is a virtual class that is used as the common base class for all VMM related classes. This helps to provide parent/child relationships for class instances. Additionally, it provides local, relative and absolute hierarchical naming.

#### vmm\_object::get\_typename()

Return the name of the actual type of this object.

## **SystemVerilog**

```
pure virtual function string vmm_object::get_typename();
```

## **Description**

This function is implemented in `vmm\_typename(string name) macro. It returns the type of this vmm\_object extension.

```
class ahb_gen extends vmm_unit;
  `vmm_typename (ahb_gen)
  function new (string name);
    super.new (get_typename(), name);
  endfunction
endclass
```

#### vmm\_object::new();

Construct a new instance of this object,

#### **SystemVerilog**

# **Description**

Construct a new instance of this object, optionally specifying another object as its parent. The specified named cannot contain the ':' character.

#### vmm\_object::create\_namespace();

Define a namespace with specified default object inclusion policy.

#### **SystemVerilog**

## **Description**

Define a namespace with the specified default object inclusion policy. A namespace must be previously created using this method before it can be used or referenced. Returns TRUE of the namespace was successfully created. The empty name space ("") is reserved and cannot be defined.

#### vmm\_object::get\_namespaces();

Define a namespace with specified default object inclusion policy.

#### **SystemVerilog**

#### **Description**

Define a namespace with the specified default object inclusion policy. A namespace must be previously created using this method before it can be used or referenced. Returns TRUE of the namespace was successfully created. The empty name space ("") is reserved and cannot be defined.

```
initial begin
    string ns_array[];
    . . .
    vmm_object::get_namespaces(ns_array);
    . . .
end
```

#### vmm\_object::set\_object\_name();

Explicitly set or replace the name of this object in the specified namespace.

#### **SystemVerilog**

```
function void vmm_object::set_object_name(string name, string space
= "");
```

#### **Description**

This method is used to set or replace the name of this object in the specified namespace. If no namespace is specified, the name of the object is replaced. If a name has not been specified for a namespace, it defaults to the object name. Names in a named namespaces may contain the ':' character to create additional levels of hierarchy or be empty to skip a level of hierarchy. A name starting with "^" indicates that it is a root in the specified namespace (not applicable to the object name where parent-less objects create roots in the default namespace).

```
class E extends vmm_object;
...
endclass
initial begin
   vmm_object obj;
   E e1 = new ("e1");
   vmm_object::create_namespace("NS1", vmm_object::IN_BY_DEFAULT);
   ...
   obj = e1;
   obj.set_object_name ("new_e1","NS1");
   ...
end
```

#### vmm\_object::set\_parent\_object()

Explicitly set or replace the parent of this object.

#### **SystemVerilog**

```
function void vmm object::set parent object(vmm object parent);
```

## **Description**

Specify a new parent object to this object. Specifying a NULL parent breaksany current parent/child relationship. An object may have only one parent, but the identity of a parent can be changed dynamically.

```
class C extends vmm object;
   function new(string name, vmm object
             parent=null);
      super.new (parent, name);
   endfunction
endclass
class D extends vmm object;
  C c1;
   function new(string name, vmm object
             parent=null);
     super.new (parent, name);
     c1 = new ("c1", this);
   endfunction
endclass
initial begin
  D d1 = new ("d1");
  D d2 = new ("d2");
  d1.c1.set parent object (d2);
end
```

#### vmm\_object::kill\_object()

## **SystemVerilog**

```
Virtual function void vmm object::kill object();
```

#### **Description**

Clear cross-references to this object and all of its children, so the entire object hierarchy rooted at the object can be garbage collected. Killing the root object will enable the garbage collection of the entire object hierarchy underneath it—unless there are other references to an object within that hierarchy. Any external reference to any object in a hierarchy will prevent the garbage collection of that object.

```
class C extends vmm object;
   function new(string name,
                vmm object parent=null);
      super.new (parent, name);
  endfunction
endclass
class D extends vmm object;
  C c1;
   function new(string name,
                vmm object parent=null);
      super.new (parent, name);
      c1 = new ("c1", this);
   endfunction
endclass
initial begin
   D d1 = new ("d1");
  d1.kill object;
end
```

#### vmm\_object::get\_parent\_object()

Return the parent of this object.

#### **SystemVerilog**

```
function vmm object vmm object::get parent object();
```

#### **Description**

Return the parent object of the specified type, if any. Returns NULL if noparent is found. A root object has no parent.

#### vmm\_object::is\_parent\_of()

Return true if the specified object is a parent of this object.

#### **SystemVerilog**

```
function bit vmm_object::is_parent_of(vmm_object obj, string space
=""");
```

#### **Description**

Return true if the specified object is a parent of this object.

#### vmm\_object::get\_root\_object()

Get the root parent of this object.

#### **SystemVerilog**

```
function vmm_object vmm_object::get_root_object(string space = "");
```

#### **Description**

Get the root parent of this object for the specified namespace.

```
class C extends vmm object;
endclass
class D extends vmm object;
   function new(string name, vmm object
             parent=null);
      c1 = new ("c1", this);
   endfunction
endclass
class E extends vmm object;
   D d1;
   function new(string name, vmm object
             parent=null);
      d1 = new ("d1", this);
   endfunction
endclass
initial begin
   vmm object root;
   E = 1 = new ("e1");
   root = e1.d1.c1.get root object;
end
```

#### vmm\_object::get\_num\_children()

Get the total number of children for this object.

#### **SystemVerilog**

```
function int vmm object::get num children();
```

#### **Description**

Get the total number of children object for this object.

```
class C extends vmm object;
endclass
class D extends vmm object;
endclass
class E extends vmm object;
  C c1;
  D d1;
   function new(string name, vmm object parent=null);
      c1 = new ("c1", this);
      d1 = new ("d1");
      d2 = new ("d2", this);
   endfunction
endclass
int num children;
                                                            initial
begin
   E = 1 = new ("e1");
   num children = e1.get num children;
end
```

#### vmm\_object::get\_nth\_child()

Return the nth child of this object.

#### **SystemVerilog**

```
function vmm_object vmm_object::get_nth_child(int n);
```

#### **Description**

Return the nth child of this object. Returns null if there is no child.

```
class C extends vmm object;
endclass
class D extends vmm object;
endclass
class E extends vmm object;
  C c1;
  D d1;
   D d2;
   function new(string name, vmm object
                 parent=null);
      c1 = new ("c1", this);
      d1 = new ("d1");
      d2 = new ("d2", this);
   endfunction
endclass
initial begin
   vmm object obj;
   string name;
   E = 1 = new ("e1");
   obj = e1.get nth child(0);
   name = obj.get object name(); //Returns c1
end
```

#### vmm\_object::get\_num\_roots()

Get the total number of root objects in the specified namespace.

## **SystemVerilog**

```
static function int vmm object::get num roots(string space = "");
```

#### **Description**

Get the total number of root objects in the specified namespace.

```
class D extends vmm object;
endclass
class E extends vmm object;
   D d1;
   D d2;
   function new(string name, vmm object
                  parent=null);
      . . .
      d1 = new ("d1");
      d2 = new ("d2");
   endfunction
endclass
int num roots;
initial begin
   E = 1 = new ("e1");
   num roots = E :: get num roots(); //Returns 2
end
```

#### vmm\_object::get\_nth\_root();

Return the nth root object in the specified namespace.

#### **SystemVerilog**

```
static function vmm_object vmm_object::get_nth_root(int n, string
space = "");
```

#### **Description**

Return the nth root object in the specified namespace. Returns null if there is no such root.

```
class D extends vmm object;
endclass
class E extends vmm object;
   D d1;
   D d2;
   function new(string name, vmm object
                  parent=null);
      d1 = new ("d1");
      d2 = new ("d2");
   endfunction
endclass
int num roots;
initial begin
   vmm object root;
   E = 1 = new ("e1");
   root= E :: get nth root(0); //Returns d1
end
```

#### vmm\_object::get\_object\_name()

Get the local name of this object

#### **SystemVerilog**

```
function string vmm object::get object name(string space = "");
```

#### **Description**

Get the local name of this object in the specified namespace. If no namespace is specified, return the actual name of the object.

#### vmm\_object::get\_object\_hiername();

Get the full hierarchical name of this object.

#### **SystemVerilog**

```
function string vmm_object::get_object_hiername(vmm_object root =
null, string space = "");
```

#### **Description**

Get the full hierarchical name of this object in the specified namespace, relative to the specified root object. If no root object is specified, returns the full hierarchical name of the object. The instance name is composed of the dot-separated instance names of the message service interface of all the parents of the object.

#### vmm\_object::find\_child\_by\_name();

Find the named object relative to this object.

#### **SystemVerilog**

```
function vmm_object vmm_object::find_child_by_name(string name,
string space = "");
```

#### **Description**

Find the named object, interpreting the name as a hierarchical name relative to this object in the specified namespace. If the name is a match pattern or regular expression, the first object matching the name is returned. Returns null if no child was found under the specified name.

#### vmm\_object::find\_object\_by\_name();

Find the named object in the specified namespace.

#### **SystemVerilog**

```
static function vmm_object vmm_object::find_object_by_name(string
name, string space = "");
```

#### **Description**

Find the named object, interpreting the name as an absolute name in the specified namespace. If the name is a match pattern or regular expression, the first object matching the name is returned.

Returns null if no object was found under the specified name.

## vmm\_object::psdisplay()

Create a description of the object.

#### **SystemVerilog**

```
virtual function string vmm object::psdisplay(string prefix = "");
```

#### **Description**

Create a human-readable description of the content of this object. Each line of the image is prefixed with the specified prefix.

```
class D extends vmm_object;
    ...
    function string psdisplay(string prefix = "");
    ...
    endfuntion
endclass
...
    vmm_log log = new ("Test", "main");
initial begin
    D d1 = new ("d1");
    ...
    `vmm_note (log, d1.psdisplay);
    ...
end
```

## vmm\_object::display\_hierarchy()

Print the object hierarchy

#### **SystemVerilog**

```
Static function void vmm_object::display_hierarchy(vmm_object
root = null);
```

#### **Description**

Print the object hierarchy rooted at the specified object. Print the hierarchy for all roots if no root is specified.

#### vmm\_object::get\_log()

Return the vmm\_log instance of this object.

#### **SystemVerilog**

```
virtual function vmm log vmm object::get log();
```

#### **Description**

Return the vmm\_log instance of this object or the nearest enclosing object. If no vmm\_log instance is available in the object genealogy, a default global vmm\_log instance is returned.

```
class ABC extends vmm_object;
    vmm_log log = new("ABC", "class");
    ...
function vmm_log get_log();
    return this.log;
    endfunction
    ...
endclass

vmm_log test_log;
ABC abc_inst = new("test_abc");
initial begin
test_log = abc_inst.get_log();
    ...
end
```

#### vmm\_object::implicit\_phasing()

If the "is\_on" argument is FALSE, inhibit the implicit phasing for this object and all of its children objects.

#### **SystemVerilog**

```
virtual function void vmm object::implicit phasing(bit is on);
```

#### **Description**

If the "is\_on" argument is FALSE, inhibit the implicit phasing for this object and all of its children objects. Used to prevent a large object hierarchy that does not require phasing from being needless walked by the implicit phaser (e.g. RAL model). By default, implicit phasing is enabled.

```
class subsys_env extends vmm_subenv;
    . . .
endclass

class sys_env extends vmm_env;
    subsys_env subenv1;
    . . .
    function void build();
        . . .
        subenv1 = new ("subenv1", "subenv1");
        subenv1.set_parent_object(this);
        subenv1.implicitly_phasing(0);
        . . .
endfunction
        . . .
endclass
```

### vmm\_object::is\_implicitly\_phased()

Return TRUE if the implicit phasing is enabled for this object.

### **SystemVerilog**

```
virtual function bit vmm object::is implicitly phased();
```

## **Description**

Return TRUE if the implicit phasing is enabled for this object.

# class vmm\_object\_iter

This is the vmm\_object hierarchy traversal iterator class.

```
class E extends vmm_object;
    ...
endclass
...
initial begin
    E el1 = new ("el");
    vmm_object obj;
    vmm_object_iter iter = new("/al/", ell );
    ...
    obj = iter.first();
    while (obj != null)
    begin
     ...
      obj = iter.next;
    end
    ...
end
```

### vmm\_object\_iter::new();

Instantiates an vmm\_object iterator which traverses the hierarchy rooted at the specified root object.

## **SystemVerilog**

```
function vmm_object_iter::new(string name = "/.?/", vmm_object root
= null, string space = "");
```

### **Description**

Traverse the hierarchy rooted at the specified root object, looking for objects whose relative hierarchical name in the specified namespace matches the specified name. The object name is relative to the specified root object. If no object is specified, traverses all of the hierarchies and the hierarchical name is absolute. The specified root (if any) is not included in the iteration.

```
/ Match pattern - /a1/, with root object ell vmm object iter iter = new ("/a1/", ell );
```

### vmm\_object\_iter::first()

Reset the state of the iterator to the first object

## **SystemVerilog**

```
function vmm_object vmm_object_iter::first();
```

## **Description**

Reset the state of the iterator to the first object in the vmm\_object hierarchy. Returns null if the specified hierarchy has no child objects.

# **Example**

class

```
E extends vmm_object;
...
endclass
...
initial begin
   E ell = new ("el");
   vmm_object obj;
   vmm_object_iter iter = new("/al/", ell );
...
   obj = iter.first();
...
end
```

### vmm\_object\_iter::next()

## **SystemVerilog**

```
function vmm_object vmm_object_iter::next();
```

## **Description**

Return the next object in the vmm\_object hierarchy. Returns null if there are no more child objects. Objects are traversed depth-first.

```
class E extends vmm_object;
...
endclass
...
initial begin
   E el1 = new ("el");
   vmm_object obj;
   vmm_object_iter iter = new("/al/", ell );
...
   obj = iter.first();
   while (obj != null)
   begin
    ...
    obj = iter.next;
   end
   ...
end
```

## `foreach\_vmm\_object()

Shorthand macro to iterate over all objects

## **SystemVerilog**

```
`foreach vmm object(classtype, string name, vmm root root);
```

## **Description**

This is a shorthand macro to iterate over all obejects of a specified type and name under a specified root.

```
class E extends vmm_object;
    ...
endclass
...
initial begin
    E e11 = new ("e11");
    vmm_object_iter my_iter;
    ...
    `foreach_vmm_object(vmm_object, "@%*", e11)
    begin
    ...
    end
end
```

## `foreach\_vmm\_object\_in\_namespace()

Shorthand macro to iterate over all objects of a specified type.

### **SystemVerilog**

```
`foreach_vmm_object_in_namespace(classtype, string name, string space, vmm root root);
```

### **Description**

Short-hand macro to iterate over all objects of a specified type with the specified name in the specified namespace under a specified root.

```
class C extends vmm_object;
  function new(string name, vmm_object parent=null);
    super.new(parent, name);
    . . .
    vmm_object::create_namespace("NS1", vmm_object::IN_BY_DEFAULT);
    . . .
    endfunction
endclass

C c1 = new("c1");
int I;

initial begin
    `foreach_vmm_object_in_namespace(vmm_object, "@%*", "NS1", c1)
begin
    . . .
    end
end
```

# Structural component class (vmm\_unit)

Class to create structural elements.

### **SystemVerilog**

virtual class vmm unit extends vmm object;

### **Description**

This class is used as the base class for structural elements, such as transactors, transaction-level models and generators. The purpose of this class is to:

- Support structural composition and connectivity.
- Integrate into a simulation timeline.

This can be a leaf or a non-leaf component.

Here are the supported phases, sorted by calling order:

- build\_ph()
- configure\_ph()
- connect\_ph()
- start\_of\_sim\_ph()
- reset\_ph()
- training\_ph()
- config\_dut\_ph()
- start\_ph()
- start\_of\_test\_ph()
- run\_ph()
- shutdown\_ph()
- cleanup\_ph()
- report\_ph()
- destruct\_ph()

```
class vip1 extends vmm_unit;
endclass
```

## vmm\_unit::new()

Constructor for vmm\_unit.

### **SystemVerilog**

```
function vmm_unit::new(string name, string inst, vmm_unit parent =
null);
```

## **Description**

Construct an instance of this class with the specified name, instance name and optional parent.

The specified name will be used as the name of the embedded vmm\_log. The specified instance name will be used as the name of the underlying vmm\_object.

```
class vip1 extends vmm_unit;
  function new (string name, string inst);
    super.new (this,inst);
  endfunction
endclass
```

## vmm\_unit::consent()

Express this *vmm\_unit's* consent to the consensus for the specified reason.

### **SystemVerilog**

```
function void vmm unit::consent(string why = "No reason specified");
```

### **Description**

Express this *vmm\_unit's* consent to the consensus for the specified reason.

```
class unitExtension extends vmm_unit;
    . . .
    task reset_ph();
        this.oppose("reset phase running");
        fork
        begin
            #50;
            this.consent("reset phase finished");
        end
            join_none
        endtask:reset_ph
            . . .
endclass
```

## vmm\_unit::oppose()

Express this *vmm\_unit's* opposition to the consensus for the specified reason.

### **SystemVerilog**

```
function void vmm unit::oppose(string why = "No reason specified");
```

### **Description**

Express this *vmm\_unit's* opposition to the consensus for the specified reason.

```
class unitExtension extends vmm_unit;
. . .
task reset_ph();
    this.oppose("reset phase running");
    fork
    begin
       #50;
       this.consent("reset phase finished");
    end
       join_none
    endtask:reset_ph
       . . .
endclass
```

## vmm\_unit::is\_unit\_enabled()

Returns '1' if unit is enabled.

## **SystemVerilog**

```
function bit vmm unit::is unit enabled();
```

## **Description**

Check if this vmm\_unit instance has been disabled or not. By default, all units are enabled. A unit may be disabled by calling its disable\_unit() method before the "start\_of\_sim" phase.

```
class unitExtension extends vmm_unit;
    ...
endclass

class udf_start_def extends vmm_fork_task_phase_def
#(unitExtension);
    ...
    task do_task_phase(unitExtension obj);
        if(obj.is_unit_enabled())
        obj.udf_start_ph();
    endtask:do_task_phase
    ...
endclass
```

### vmm\_unit::disable\_unit()

Method to disable a unit instance

### **SystemVerilog**

```
function void vmm unit::disable unit();
```

## **Description**

Disable this instance of the vmm\_unit class. This method must be called before the "start\_of\_sim" phase. A vmm\_unit instance can only be reenabled by resetting its timeline to the "configure" phase or ealier.

```
class unitExtension extends vmm_unit;
    ...
Endclass
unitExtension m1 = new ("unitExtension","m1");
m1.disable_unit();
```

# vmm\_unit::get\_timeline()

Method returns the enclosing timeline

### **SystemVerilog**

```
function vmm timeline vmm unit::get timeline();
```

# **Description**

Returns the run-time timeline this unit is executing under.

```
class unitExtension extends vmm_unit;
...
function void build_ph();
    vmm_timeline t = this.get_timeline();
    ...
endfunction
endclass
```

## vmm\_unit::build\_ph()

Method to build this component.

### **SystemVerilog**

```
virtual function void vmm unit::build ph();
```

## **Description**

Build this component. Leaf level or independent root components associated can be created here.

```
class memsys_env extends vmm_unit;
  cpu_subenv extends cpu0;
  vmm_ms_scenario_gen gen;
  memsys_scenario memsys_scn;
  ...
  function void build_ph();
    cpu0 = new("subenv", "CPU0", this);
    cpu1 = new("subenv", "CPU1", this);
    memsys_scn = new();
    gen = new("MS-Generator");
    ...
  endfunction
endclass
```

# vmm\_unit::configure\_ph()

Method for functional configuration.

## **SystemVerilog**

```
virtual function void vmm unit::configure ph();
```

# **Description**

Functional configuration of this component.

```
class unitExtension extends vmm_unit;
...
function void unitExtension::configure_ph();
    `vmm_note
    (log, `vmm_sformatf("unitExtension::configure_ph"));
    ...
endfunction:configure_ph
endclass
```

#### vmm\_unit::connect\_ph()

Method for connecting components.

### **SystemVerilog**

```
virtual function void vmm unit::connect ph();
```

## **Description**

Connect the interfaces wholly contained within this component.

```
class memsys env extends vmm unit;
   cpu subenv extends cpu0;
  vmm ms scenario gen gen;
  memsys scenario memsys scn;
   function void build ph();
      cpu0 = new("subenv", "CPU0", this);
      cpu1 = new("subenv", "CPU1", this);
      memsys scn = new();
      gen = new("MS-Generator");
   endfunction
   function void memsys env::connect ph();
      gen.register channel("cpu0 chan",
                            cpu0.gen to drv chan);
      gen.register channel ("cpul chan",
                           cpul.gen to drv chan);
      gen.register ms scenario ( "memsys scn", memsys scn);
   endfunction
endclass
```

# vmm\_unit::start\_of\_sim\_ph()

Method executes at start of simulation.

### **SystemVerilog**

```
virtual function void vmm unit::start of sim ph();
```

## **Description**

Method called at start of the simulation.

```
class cpu_driver extends vmm_unit;
...
function void start_of_sim_ph();
   if (iport == null)
      `vmm_fatal(log, "Virtual port not connected to the actual interface instance");
   endfunction
...
endclass
```

# vmm\_unit::disabled\_ph()

Method executes in lieu of reset\_ph() when unit disabled.

## **SystemVerilog**

```
virtual task vmm unit::disabled ph();
```

## **Description**

Method executed in lieu of the reset\_ph() method if this vmm\_unit instance is disabled.

```
class unitExtension extends vmm_unit;
  function void unitExtension::disabled_ph();
    `vmm_note
      (log,`vmm_sformatf("unitExtension::disabled_ph"));
    ...
  endfunction:disabled_ph
endclass
```

# vmm\_unit::reset\_ph()

Method for reset.

### **SystemVerilog**

```
vmm unit::reset ph()
```

## **Description**

Reset this unit if it is enabled.

```
class memsys_env extends vmm_unit;
  task reset_ph();
    // Resetting the DUT
    test_top.reset <= 1'b0;
    repeat(1) @(test_top.port0.cb)
    test_top.reset <= 1'b1;
    repeat(10) @(test_top.port0.cb)
    test_top.reset <= 1'b0;
    `vmm_verbose(this.log,"RESET DONE...");
  endtask
endclass</pre>
```

## vmm\_unit::training\_ph()

Method for Training.

### **SystemVerilog**

```
virtual task vmm unit::training ph();
```

## **Description**

Initialization of this component, such as interface training, if it is enabled.

```
class unitExtension extends vmm_unit;
  function void unitExtension::training_ph();
    `vmm_note
     (log,`vmm_sformatf("unitExtension::training_ph"));
     ...
  endfunction:training_ph
endclass
```

# vmm\_unit::config\_dut\_ph()

Method for DUT configuration.

### **SystemVerilog**

```
virtual task vmm unit::config dut ph();
```

# **Description**

Initialization of the DUT attached to this component, if it is enabled.

```
class vdmsys_env extends vmm_unit;
  function void config_dut_ph;
    top.write_reg(N_RD_PORT, 20);
    top.write_reg(N_WR_PORT, 30);
    ...
  endfunction
endclass
```

# vmm\_unit::start\_ph()

Method to start unit components.

## **SystemVerilog**

```
virtual task vmm unit::start ph();
```

## **Description**

Method to start processes within this component, if it is enabled.

```
class memsys_env extends vmm_unit;
...
task start_ph();
this.gen.start_xactor();
endtask
...
endclass
```

## vmm\_unit::start\_of\_test\_ph()

Method called at start of the test body.

### **SystemVerilog**

```
virtual function void vmm_unit::start_of_test_ph();
```

## **Description**

Method called at start of the test body, if it is enabled.

```
class unitExtension extends vmm_unit;
  function void unitExtension::start_of_test_ph();
        `vmm_note
  (log, `vmm_sformatf("unitExtension::start_of_test_ph"));
        ...
  endfunction:start_of_test_ph
endclass
```

# vmm\_unit::run\_ph()

Body of test, if it is enabled.

## **SystemVerilog**

```
virtual task vmm unit::run ph();
```

## **Description**

Body of test, if it is enabled. Can be interrupted by resetting this component. May be stopped.

```
class unitExtension extends vmm_unit;
  function void unitExtension::run_ph();
    `vmm_note
     (log,`vmm_sformatf("unitExtension::run_test_ph"));
     ...
  endfunction:run_ph
endclass
```

# vmm\_unit::shutdown\_ph()

Method to stop all unit components.

## **SystemVerilog**

```
virtual task vmm unit::shutdown ph();
```

## **Description**

Method to stop processes within this component, if it is enabled.

```
class cpu_subenv extends vmm_unit;
...
task shutdown_ph();
   if (enable_gen) this.gen.stop_xactor();
endtask
...
endclass
```

# vmm\_unit::cleanup\_ph()

Method for post-execution.

### **SystemVerilog**

```
virtual task vmm unit::cleanup ph();
```

## **Description**

Method to perform post-execution verification, if it is enabled.

```
class unitExtension extends vmm_unit;
  function void unitExtension::cleanup_ph();
    `vmm_note
     (log, `vmm_sformatf("unitExtension::cleanup_ph"));
     ...
  endfunction:cleanup_ph
endclass
```

# vmm\_unit::report\_ph()

Method for test reporting.

## **SystemVerilog**

```
virtual function void vmm unit::report ph();
```

# **Description**

Method to perform post-test pass/fail reporting, if it is enabled.

```
class memsys_env extends vmm_unit;
  function void report_ph();
    sb.report;
    ...
  endfunction
endclass
```

## vmm\_unit::destruct\_ph()

Method to clear test specific components.

## **SystemVerilog**

```
virtual function void vmm unit::destruct ph();
```

## **Description**

Method to remove connections, phases and other testbench extensions introduced by this test and make sure it -returns to its original state. Also ensures that memory can be garbage-collected.

### vmm\_unit::override\_phase();

Method to execute new phase definition in lieu of the existing one.

### **SystemVerilog**

```
virtual function vmm_phase_def vmm_unit::override_phase(string name,
vmm phase def def);
```

## **Description**

Override the specified phase with the specified phase definition for this instance. If def is null, the override (if any) is removed. Returns the previous override phase definition (if any).

```
class cust configure phase def #(type T = unitExtension) extends
vmm topdown function phase def #(T);
 function void do function phase ( T obj);
  obj.cust config ph();
endfunction
endclass
class unitExtension extends vmm unit;
   function void unitExtension::config ph();
      `vmm note
    (log, `vmm sformatf("unitExtension::configure ph"));
  endfunction:config ph
   function void unitExtension::cust config ph();
      `vmm note
(log, `vmm sformatf("unitExtension::cust config ph"));
   endfunction:cust config ph
endclass
cust configure phase def cust cfg = new();
unitExtension m1 = new("unitExtension","m1");
`void(m1.override phase("configure",cust cfg ));
```

# vmm\_timeline

The vmm\_timeline class coordinates simulation through a user-defined timeline with pre-defined test phases as follows:

```
"build",
"configure",
"connect",
"start_of_sim",
"reset",
"training",
"config_dut",
"start",
"start_of_test",
"run_test",
"shutdown",
"cleanup",
"report",
"destruct".
```

Phases may be subsequently added or removed as needed.

### vmm\_timeline::insert\_phase();

Method to insert a phase in timeline.

## **SystemVerilog**

```
function bit vmm_timeline::insert_phase(string phase_name, string
before_name, vmm_phase_def def, string fname = "", int lineno = 0)
```

## **Description**

Create the specified phase before the specified phase in this timeline and issue a Note that a new user-defined phase has been defined. If the phase already exists, add this definition to the existing phase definition. If the before\_phase is specified as "^", inserts the phase at the beginning of the timeline. If it is specified as "\$", inserts the phase at the end of the timeline. Returns TRUE if the phase insertion was successful.

## vmm\_timeline::delete\_phase();

Method to delete specified phase from timeline.

### **SystemVerilog**

```
function bit vmm_timeline::delete_phase(string phase_name, string
fname = "", int lineno = 0)
```

## **Description**

Delete the specified phase in this timeline. Returns FALSE if the phase does not exist.

```
class unitExtension extends vmm_unit;
...
function void build_ph ();
    vmm_timeline t = this.get_timeline();
    ...
    t.delete_phase ("connect");
    ...
endfunction
endclass
```

### vmm\_timeline::rename\_phase();

Method to give a new name to the specified phase.

## **SystemVerilog**

```
function bit vmm_timeline::rename_phase(string old_name, string
new_name, string fname = "", int lineno = 0)
```

## **Description**

Rename the specified phase in this timeline to the new phase name. Returns FALSE if the original named phase does not exist or if a phase already exists with the new name. Issue a warning that a phase had been renamed.Renaming timeline default phases are disallowed.

## vmm\_timeline::get\_phase()

Method to get the phase descriptor for a specified phase.

### **SystemVerilog**

```
function vmm phase vmm timeline::get phase(string name)
```

### **Description**

Return the descriptor of the specified phase in this timeline. Returns null if the specified phase is unknown.

```
class unitExtension extends vmm_unit;
...
function void build_ph ();
   vmm_phase ph;
   vmm_timeline t = this.get_timeline();
   ...
   ph = t.get_phase ("start_of_sim");
   ...
   endfunction
endclass
```

#### vmm\_timeline::task\_phase\_timeout();

Method to set the timeout value for any task phase.

# **SystemVerilog**

```
function bit vmm_timeline::task_phase_timeout(string name, int
unsigned delta, string fname = "", int lineno = 0)
```

# **Description**

Set the timeout value for the completion of the specified task phase. If the task phase does not complete within the time specified in the timeout value, an error message will be generated.

Returns FALSE if the specified phase does not exist or is not a task phase.

A timeout value of 0 specifies no timeout value. Calling this method while the phase is currently executing causes the timer to be reset to the specified value. By default ,phases do not have timeout.

```
class unitExtension extends vmm_unit;
...
function void build_ph ();
   vmm_timeline t = this.get_timeline();
   ...
   if(t.task_phase_timeout("reset",4) == 0)
        `vmm_error (log, " ... ");
        ...
endfunction
endclass
```

#### vmm\_timeline::get\_next\_phase\_name()

Method to get the name of the following phase.

#### **SystemVerilog**

```
function string vmm timeline::get next phase name(string name)
```

# **Description**

Return the name of the phase following the specified phase. Returns "\$" if the specified phase is the last one. Returns "?" if the specified phase is unknown.

# vmm\_timeline::get\_previous\_phase\_name()

Method to get the name of the preceding phase

#### **SystemVerilog**

```
function string vmm timeline::get previous phase name(string name)
```

# **Description**

Return the name of the phase preceding the specified phase. Returns "^" if the specified phase is the first one. Returns "?" if the specified phase is unknown.

#### task vmm\_timeline::run\_phase()

Method to run timeline, up toand including specified phase.

#### **SystemVerilog**

```
vmm_timeline::run_phase(string name = "$", string fname = "", int
lineno = 0)
```

# **Description**

Executes the phases in this timeline, up to and including, the specified phase. For name "\$", run all phases.

```
class test extends vmm_test;
    ...
    vmm_timeline topLevelTimeline;
    ...
endclass
...
initial begin
    test test1 = new ("test1", "test1");
    test1.topLevelTimeline.run_phase ("build");
    ...
    test1.topLevelTimeline.run_phase ();
end
```

#### vmm\_timeline::step\_function\_phase()

Method to step to next executable phase.

#### **SystemVerilog**

```
function void vmm_timeline::step_function_phase(string name, string
fname = "", int lineno = 0)
```

#### **Description**

Executes the specified function phase in this timeline. Must be a function phase and must be the next executable phase.

```
class test extends vmm_test;
    ...
    vmm_timeline topLevelTimeline;
    ...
endclass
...
initial begin
    test test1 = new ("test1", "test1");
    ...
    test1.topLevelTimeline.run_phase ("configure");
    test1.topLevelTimeline.step_function_phase ("connect");
    test1.topLevelTimeline.step_function_phase ("start_of_sim");
    ...
end
```

#### vmm\_timeline::abort\_phase()

Method to abort the specified phase if currently executing.

# **SystemVerilog**

```
function void vmm_timeline::abort_phase(string name, string fname =
"", int lineno = 0)
```

#### **Description**

Abort the execution of the specified phase if it is the currently executing phase in the timeline. If another phase is executing, issues a warning message if the specified phase has already been executed to completion and issues an error message if the specified phase has not yet been started.

```
class test extends vmm_test;
    ...
    vmm_timeline topLevelTimeline;
    ...
endclass
...
initial begin
    test test1 = new ("test1", "test1");
    ...
    fork
        test1.topLevelTimeline.run_phase();
        #(reset_cycle) test1.topLevelTimeline.abort_phase ("reset");
        ...
    join
    ...
end
```

#### vmm\_timeline::reset\_to\_phase()

Method to reset timeline to the specified phase.

#### **SystemVerilog**

```
task vmm_timeline::reset_to_phase(string name = "^", string fname =
"", int lineno = 0)
```

# **Description**

Resets this timeline to the specified phase. Any task-based phase still concurrently running is aborted. If the timeline is reset to the "configure" phase or earlier, all of its vmm\_unit sub-instances are enabled.

```
class test extends vmm_test;
    ...
    vmm_timeline topLevelTimeline;
    ...
endclass
...
initial begin
    test test1 = new ("test1", "test1");
    ...
    fork
        test1.topLevelTimeline.run_phase();
        #9 test1.topLevelTimeline.reset_to_phase ("build");
        ...
    join
    ...
end
```

# vmm\_timeline::jump\_to\_phase()

Abort the execution of the timeline immediately jump to the beginning of the specified phase.

#### **SystemVerilog**

```
function void vmm_timeline::jump_to_phase(string name, string fname
= "", int lineno = 0)
```

# **Description**

Abort the execution of the timeline and immediately jump to the beginning of the specified phase (but does not start executing it). Issues a warning message if the specified phase has already been started or completed.

Executing a phase without the intervening phases may cause severe damage to the state of the executing testcase and verification environment and should be used with care. Should typically be used to abort a testcase or simulation and jump to the report or destruct phase.

# vmm\_timeline::get\_current\_phase\_name()

Method to display current executing phase of the timeline.

#### **SystemVerilog**

```
function string vmm_timeline::get_current_phase_name()
```

# **Description**

Return the current phase where the timeline instance is at a given point of time

```
class test extends vmm test;
  vmm timeline topLevelTimeline;
endclass
initial begin
   test test1 = new ("test1", "test1");
   . . .
   fork
      begin
         test1.topLevelTimeline.run phase();
      end
      begin
         #20 `vmm note (log,psprintf("Current Simulation
                         Phase for test1 is : %s ",
        test1.topLevelTimeline.get current phase name() ));
      end
      . . .
   join
end
```

# vmm\_timeline::display\_phases()

Method to display all phases left to be executed.

#### **SystemVerilog**

```
function void vmm timeline::display phases()
```

# **Description**

Display all phases left to be executed by this timeline.

```
class test extends vmm_test;
    ...
    vmm_timeline topLevelTimeline;
    ...
endclass
...
initial begin
    test test1 = new ("test1", "test1");
    ...
    fork
        begin
            test1.topLevelTimeline.run_phase();
        end
        begin
            #20 test1.topLevelTimeline.display_phases();
        end
        ...
        join
        ...
end
```

# Class vmm\_timeline\_callbacks

Façade class for callback methods provided by a timeline.

```
class timeline_callbacks extends vmm_timeline_callbacks;
  virtual function void my_f1();
  endfunction
  virtual function void my_f2();
  endfunction
endclass
```

#### vmm\_timeline\_callback::break\_on\_phase()

This method is called if the +break\_on\_X\_phase option has been set for this timeline instance.

# **SystemVerilog**

#### **Description**

This method is called if the +break\_on\_X\_phase option has been set for this timeline instance. The arguments are the instance of the timeline and the name of the phase ("X"). If no callbacks are registered, *\$stop* is called instead of this method.

```
class timeline callbacks extends vmm timeline callbacks;
    vmm log log;
    function new(vmm log log);
      this.log = log;
    endfunction
    function void break on phase (vmm timeline tl, string name);
     if(name=="reset")
      `vmm note(log, "user callback executing for reset phase");
    endfunction
  endclass
vmm timeline tl;
initial begin
    timeline callbacks cb1;
    tl = new("my timeline", "tl");
    cb1 = new(tl.log);
    tl.append callback(cb1);
    tl.run phase();
```

#### vmm\_timeline::append\_callback()

Method to append the specified callabck.

# **SystemVerilog**

```
function bit vmm_timeline::append_callback(vmm_timeline_callback cb)
```

# **Description**

Append the specified callback extension to the callback registry for this timeline. Returns TRUE if the registration was successful.

```
class timeline callbacks extends vmm timeline callbacks;
   virtual function void my f1();
   endfunction
endclass
class timelineExtension extends vmm timeline;
  function new (string name, string inst, vmm unit parent=null);
     super.new(name,inst,parent);
  endfunction
  function void build ph();
   `vmm callback(timeline callbacks, my f1());
  endfunction: build ph
  . . .
endclass
class timelineExtension callbacks extends timeline callbacks;
   int my f1 counter++;
  virtual function void my f1();
      my f1 counter++;
   endfunction
endclass
```

```
initial begin
   timelineExtension tl = new ("my_timeline", "t1");
   timelineExtension_callbacks cb1 = new();

tl.append_callback(cb1);
   . . .
end
```

# vmm\_timeline::prepend\_callback()

Method to prepend the specified callabck.

# **SystemVerilog**

```
function bit vmm_timeline::prepend_callback(vmm_timeline_callback
cb)
```

#### **Description**

Prepend the specified callback extension to the callback registry for this timeline. Returns TRUE if the registration was successful.

```
class timeline callbacks extends vmm timeline callbacks;
   virtual function void my f1();
   endfunction
endclass
class timelineExtension extends vmm timeline;
  function new (string name, string inst, vmm unit parent=null);
     super.new(name, inst, parent);
  endfunction
  function void build ph();
   `vmm callback(timeline callbacks, my f1());
  endfunction: build ph
endclass
class timelineExtension callbacks extends timeline callbacks;
   int my f1 counter++;
  virtual function void my f1();
      my f1 counter++;
  endfunction
endclass
```

```
initial begin
   timelineExtension tl = new ("my_timeline", "tl");
   timelineExtension_callbacks cb1 = new();
   timelineExtension_callbacks cb2 = new();
   tl.append_callback(cb1);
   tl.prepend_callback(cb2);
   . . .
end
```

#### vmm\_timeline::unregister\_callback()

Method to unregister a callback.

#### **SystemVerilog**

```
function bit vmm_timeline::unregister_callback(vmm_timeline_callback
cb);
```

#### **Description**

Remove the specified callback extension from the callback registry for this timeline. Returns TRUE if the unregistration was successful.

```
class timeline callbacks extends vmm timeline callbacks;
   virtual function void my f1();
   endfunction
endclass
class timelineExtension extends vmm timeline;
  function new (string name, string inst, vmm unit parent=null);
     super.new(name, inst, parent);
  endfunction
  function void build ph();
   `vmm callback(timeline callbacks, my f1());
  endfunction:build ph
endclass
class timelineExtension callbacks extends timeline callbacks;
   int my f1 counter++;
  virtual function void my f1();
      my f1 counter++;
   endfunction
endclass
initial begin
   timelineExtension tl = new ("my timeline", "t1");
   timelineExtension callbacks cb1 = new();
 VMM 1.2 - Reference Guide
                                                           Page 89
```

```
timelineExtension_callbacks cb2 = new();
tl.append_callback(cb1);
tl.append_callback(cb2);
. . .
tl.unregister_callback(cb2);
. . .
end
```

# Multi-test Management Base class (vmm\_test)

The vmm\_test class is an extension of vmm\_timeline and handles the test execution timeline with all of the default pre-defined phases. This is used as the base class for all tests.

Instances of this class must be either root objects or children of vmm\_test objects.

```
class my_test1 extends vmm_test;
  `vmm_typename(my_test1)
  function new(string name);
    super.new(name);
  endfunction

function void config_ph;
    cfg cfg1 = new;
    if (cfg1.randomize)
       `vmm_note (log, "CFG randomized successfully");
    else
      `vmm_error (log, "CFG randomization failed");
  endfunction
endclass
```

#### vmm\_test::set\_config()

# **SystemVerilog**

```
function void vmm test::set config()
```

# **Description**

This method may be used to set vmm\_unit factory instances and configuration parameters in vmm\_unit instances outside of the scope of the test module using the classname::create\_by\_\*() and vmm\_opts::set\_\*() methods.

This method can only be used if tests are executed one per simulation. Using this method makes tests non-concatenatable.

# Simulation timeline management class (vmm\_simulation)

The vmm\_simulation class extending from vmm\_unit is a top-level singleton module that manages the end-to-end simulation timelines. It includes pre-test and post-test timelines with pre-defined pre-test and post-test phases. The pre-defined pre-test phases are "rtl\_config", "build", "configure" and "connect". The pre-defined post-test phase is "report".

```
program tb_top;
  class my_test extends vmm_test;
    ...
  endclass

class my_env extends vmm_unit;
    ...
  endclass

initial begin
    my test test1 = new("test1");
    my_env env = new("env");
    vmm_simulation my_sim;
    ...
    my_sim = vmm_simulation :: get_sim();
    ...
  end
endprogram
```

# vmm\_simulation::get\_sim()

Returns the vmm\_simulation singleton.

#### **SystemVerilog**

```
static function vmm_simulation vmm_simulation::get_sim()
```

# **Description**

Returns the vmm\_simulation singleton.

```
program tb_top;
  class my_test extends vmm_test;
    ...
  endclass

class my_env extends vmm_unit;
    ...
  endclass

initial begin
    my test test1 = new("test1");
    my_env env = new("env");
    vmm_simulation my_sim;
    ...
    my_sim = vmm_simulation :: get_sim();
    ...
  end
endprogram
```

# vmm\_simulation::get\_pre\_timeline()

Returns the pre-test timeline.

# **SystemVerilog**

static function vmm timeline vmm simulation::get pre timeline()

# **Description**

Returns the pre-test timeline.

# **Example**

TBD

#### vmm\_simulation::get\_top\_timeline()

Returns the top-level test timeline.

#### **SystemVerilog**

```
static function vmm timeline vmm_simulation::get_top_timeline()
```

# **Description**

Returns the top-level test timeline.

```
program tb_top;
  class my_test extends vmm_test;
    ...
  endclass

class my_env extends vmm_unit;
    ...
  endclass

initial begin
    my test test1 = new("test1");
    my_env env = new("env");
    vmm_timeline my_t1;
    ...
    my_t1 = vmm_simulation::get_top_timeline();
    ...
  end
endprogram
```

# vmm\_simulation::get\_post\_timeline()

Returns the post-test timeline.

# **SystemVerilog**

static function vmm timeline vmm simulation::get post timeline()

# **Description**

Returns the post-test timeline.

# **Example**

TBD

#### vmm\_simulation::allow\_new\_phases()

Enable the addition of user-defined phases in timelines.

#### **SystemVerilog**

```
static function void vmm simulation::allow new phases(bit allow = 1)
```

# **Description**

Enable the addition of user-defined phases in timelines, if *allow* is TRUE. If the insertion of a user-defined phase is attempted when new phases are not allowed, an error message will be issued.

By default, addition of user-defined phases are not allowed

```
program tb_top;
  class my_test extends vmm_test;
    ...
  endclass
  class my_env extends vmm_unit;
    ...
  endclass

initial begin
    my test test1 = new("test1");
    my_env env = new("env");
    ...
    vmm_simulation::allow_new_phases();
    // insert new phases using
    // insert_pre/post_test_phase tasks
  end
endprogram
```

#### vmm\_simulation::display\_phases()

Display how the various phases in the various timelines will be executed

# **SystemVerilog**

```
static function void vmm simulation::display phases()
```

# **Description**

Display how the various phases in the various timelines will be executed (e.g. in sequence or in parallel). Should be invoked after the "build" phase.

```
program tb_top;
  class my_test extends vmm_test;
    virtual function void start_of_sim_ph();
       vmm_simulation::display_phases();
    endfunction
  endclass

  class my_env extends vmm_unit;
  endclass

initial begin
    my test test1 = new("test1");
    my_env env = new("env");
    ...
    vmm_simulation::run_tests();
  end
endprogram
```

#### vmm\_simulation::run\_tests()

Run tests specified at run-time.

# **SystemVerilog**

```
task vmm simulation::run tests()
```

# **Description**

Run tests specified at run-time using +vmm\_test / +vmm\_test\_file or run default test

The following is the usage of +vmm\_test\_file/+vmm\_test to specify testcase at run-time:

```
+vmm_test_file+<file name> - will run list of tests specified in
the file (if concatenation is allowed, otherwise issues a fatal
message)
+vmm_test=<testname>+<testname>+...
Run list of specified tests
+vmm_test=<test name>
- run specific test
+vmm_test=ALL_TESTS
- run all the registered tests (if concatenation is allowed,
otherwise issues a fatal message)
```

```
program tb_top;
  class my_test extends vmm_test;
  endclass

  class my_env extends vmm_unit;
  endclass

initial begin
    my test test1 = new("test1");
    my_env env = new("env");
    ...
    vmm_simulation::run_tests();
  end
```

endprogram

# The phase description class (vmm\_phase)

This class is used as a container for phase descriptors and their associated statistical information.

# vmm\_phase::get\_name()

Method to get the phase descriptor name.

# **SystemVerilog**

```
function string vmm phase::get name()
```

# **Description**

Returns the name of the phase.

```
vmm_timeline top;
vmm_phase ph;
string ph_name;

initial begin
   top = new("top", "top");
   ph = top.get_phase("connect");
   ...
   ph_name = ph.get_name(); //returns string "connect"
   ...
end
```

# vmm\_phase::get\_timeline()

Method to get the enclosing timeline.

#### **SystemVerilog**

```
function vmm timeline vmm phase::get timeline()
```

# **Description**

Returns the timeline containing this phase.

```
vmm_timeline top;
vmm_phase ph;

initial begin
   vmm_timeline t;
   top = new("top", "top");
   ph = top.get_phase("connect");
   ...
   t = ph.get_timeline;
   ...
end
```

#### vmm\_phase::next\_phase()

Method to get the following phase descriptor.

#### **SystemVerilog**

```
function vmm phase vmm phase::next phase()
```

# **Description**

Returns the following phase in the timeline containing this phase. Returns null if this is the last phase in the timeline.

# vmm\_phase::previous\_phase()

Method to get the preceding phase descriptor.

#### **SystemVerilog**

```
function vmm phase vmm phase::previous phase()
```

# **Description**

Returns the preceeding phase in the timeline containing this phase. Returns null if this is the first phase in the timeline.

# vmm\_phase::is\_running()

Method to get execution status of the phase.

#### **SystemVerilog**

```
function bit vmm phase::is running()
```

# **Description**

Returns TRUE if the phase is currently being executed. Will always return FALSE for function phases, unless called from within the phase implementation function itself.

```
vmm_timeline top;
vmm_phase ph;

initial begin
   top = new("top", "top");
   ph = top.get_phase("connect");
   ...
   wait(ph.is_running == 0);
   ...
end
```

# vmm\_phase::is\_done()

Method to check completion status of the phase.

#### **SystemVerilog**

```
function int vmm phase::is done()
```

# **Description**

Returns the number of times the phase has been completed.

```
class myTest extends vmm timeline;
   function new(string name, string inst, vmm object parent =
null);
     super.new(name, inst, parent);
   endfunction
   task run ph;
     #5;
   endtask
 endclass
           log = new("test", "main");
 vmm log
 myTest
                  top;
 initial begin
   vmm_phase ph_start_of_sim;
   vmm phase
                   ph reset;
   top = new("top", "top");
   ph start of sim = top.get phase("start of sim");
   ph reset = top.get phase("reset");
   fork
     top.run phase();
   join none
     #4 top.reset to phase ("reset"); //abroting run test
  #10;
```

### vmm\_phase::is\_aborted()

Method to check aborted status of the phase.

#### **SystemVerilog**

```
function int vmm phase::is aborted()
```

## **Description**

Returns the number of times the phase has been aborted.

```
class myTest extends vmm timeline;
    function new(string name, string inst, vmm object parent =
null);
      super.new(name, inst, parent);
    endfunction
    task reset ph;
      $display("%t:Starting Reset", $time);
      $display("%t:Finishing Reset", $time);
    endtask
    task training ph;
      #5;
    endtask
    task run ph;
      #5;
    endtask
  endclass
                   log = new("test", "main");
  vmm log
 myTest
                   top;
  initial begin
    vmm phase ph reset;
```

## vmm\_phase::is\_skipped()

Returns the number of times the phase has been skipped.

#### **SystemVerilog**

```
function int vmm phase::is skipped()
```

## **Description**

Returns the number of times the phase has been skipped.

```
class myTest extends vmm timeline;
   function new(string name, string inst, vmm object parent =
null);
     super.new(name, inst, parent);
   endfunction
   task reset ph;
     $display("%t:Starting Reset", $time);
     $display("%t:Finishing Reset", $time);
   endtask
   task training ph;
     #5;
   endtask
   task run ph;
     #5;
   endtask
 endclass
                  log = new("test", "main");
 vmm log
 myTest
                  top;
 initial begin
```

#### event started

Phase execution start event.

# **Description**

This event is triggered when the execution of this phase starts.

```
vmm_timeline top;
vmm_phase ph;

initial begin
  top = new("top", "top");
  ph = top.get_phase("connect");
   ...
  @(ph.started);
  `vmm_note(log," connect phase execution started");
  ...
end
```

## event completed

Phase execution completion event.

# **Description**

This event is triggered when the execution of this phase completed.

```
vmm_timeline top;
vmm_phase ph;

initial begin
  top = new("top", "top");
  ph = top.get_phase("connect");
  @(ph.completed);
  `vmm_log (log, "Completed execution of phase connect");
  ...
end
```

# The phase definition base class (vmm\_phase\_def)

# **Description**

This virtual class should be extended to create any user defined phase.

#### vmm\_phase\_def::is\_function\_phase()

Method to check type of phase definition (if function).

## **SystemVerilog**

```
virtual function bit vmm_phase_def::is_function_phase()
```

## **Description**

Returns TRUE if this phase is executed by calling the vmm\_phase\_def::run\_function\_phase() method. Returns FALSE otherwise.

```
virtual class user_function_phase_def #( user_function_phase_def)
extends vmm_topdown_function_phase_def;
  function bit is_function_phase();
    return 1;
  endfunction:is_function_phase
endclass
```

### vmm\_phase\_def::is\_task\_phase()

Method to check type of phase definition (if task).

#### **SystemVerilog**

```
virtual function bit vmm_phase_def::is_task_phase()
```

#### **Description**

Returns TRUE if this phase is executed by calling the vmm\_phase\_def::run\_task\_phase() method.Returns FALSE otherwise.

```
virtual class user_task_phase_def #( user_task_phase_def) extends
vmm_fork_task_phase_def;
   function bit is_task_phase();
    return 1;
   endfunction:is_task_phase
endclass
```

## vmm\_phase\_def::run\_function\_phase();

Method to execute phase definition used by timeline.

#### **SystemVerilog**

```
virtual function void vmm_phase_def::run_function_phase(string name,
vmm object root, vmm log log)
```

## **Description**

Execute the function phase, under the specified name on the specified root object. This method must be overridden if vmm\_phase\_def::is\_function\_phase() returns TRUE.

#### vmm\_phase\_def::run\_task\_phase()

Method to execute phase definition used by timeline.

#### **SystemVerilog**

```
virtual task vmm_phase_def::run_task_phase(string name, vmm_object
root, vmm_log log)
```

## **Description**

Execute the task phase, under the specified name on the specified root object. This method must be overridden if vmm\_phase\_def::is\_task\_phase() returns TRUE.

## vmm\_topdown\_function\_phase\_def

Pre-defined top-down phase definition.

#### **SystemVerilog**

class vmm topdown function phase def #(type T) extends vmm phase def

## **Description**

Implements the vmm\_phase\_def::run\_function\_phase(). To call the vmm\_topdown\_function\_phase\_def::do\_function\_phase() method on any object of specified type within the vmm\_object hierarchy under the specified root in a top-down order

#### vmm\_topdown\_function\_phase\_def::do\_function\_phase();

Method to execute on object for particular phase execution.

## **SystemVerilog**

```
virtual function void
vmm_topdown_function_phase_def::do_function_phase(T obj)
```

## **Description**

Implementation of the function phase on an object of the specified type.

The user can choose to execute some non-delay processes of the specified object in this method of a new phase definition class extended from this class.

```
class udf_phase_def extends vmm_topdown_function_phase_def;
  function void do_function_phase(vmm_unit un1);
    un1.my_method();
  endfunction
endclass
```

### vmm\_bottomup\_function\_phase\_def

Pre-defined bottom-up phase definition

#### **SystemVerilog**

class vmm\_bottomup\_function\_phase\_def #(type T) extends
vmm phase def

### **Description**

Implements the vmm\_phase\_def::run\_function\_phase(). To call the vmm\_bottomup\_function\_phase\_def::do\_function\_phase() method on any object of specified type within the vmm\_object hierarchy under the specified root in a bottom-up order.

#### vmm\_bottomup\_function\_phase\_def::do\_function\_phase();

Method to execute on object for particular phase execution.

## **SystemVerilog**

```
virtual function void
vmm bottomup function phase def::do function phase(T obj)
```

## **Description**

Implementation of the function phase on an object of the specified type. The user can choose to execute some non-delay processes of a specified object in this method of a new phase definition class extended from this class.

```
class udf_phase_def extends vmm_bottomup_function_phase_def;
  function void do_function_phase(vmm_unit un1);
    un1.my_method();
  endfunction
endclass
```

#### vmm\_fork\_task\_phase\_def

#### Pre-defined task based phase definition

class vmm\_fork\_task\_phase\_def #(type T) extends vmm\_phase\_def

## **SystemVerilog**

# **Description**

Implements the vmm\_phase\_def::run\_task\_phase(). To fork a call to the vmm\_fork\_task\_phase\_def::do\_task\_phase() method on any object of a specified type within the vmm\_object hierarchy under the specified root in a top-down order.

#### vmm\_fork\_task\_phase\_def::do\_task\_phase()

Method to execute on object for particular phase execution.

## **SystemVerilog**

```
virtual task vmm_fork_task_phase_def::do_task_phase(T obj)
```

## **Description**

Implementation of the task phase on an object of the specified type. User can choose to execute time-consuming processes in this method of a new phase definition class extended from this class.

```
class udf_phase_def extends vmm_fork_task _phase_def;
  function void do_task_phase(vmm_unit un1);
    un1.my_method();
  endfunction
endclass
```

## vmm\_null\_phase\_def

pre-defined null phase definition.

## **SystemVerilog**

```
class vmm_null_phase_def extends vmm_phase_def
```

## **Description**

Implements empty vmm\_phase\_def::run\_function\_phase(). Typically used to override a predefined phase to skip its pre-defined implementation for a specific vmm\_unit instance.

```
class myphase_def extends vmm_null_phase_def #(moduleExtension);
endclass : myphase_def

myphase_def null_ph = new();
unit_extension m1 = new("unitExtension","m1");
`void(m1.override_phase("configure",null_ph ));
//nothing to de done for this unit in configure phase
```

## vmm\_xactor\_phase\_def

Pre-defined vmm\_xactor phase definition class.

#### **SystemVerilog**

class vmm\_xactor\_phase\_def #(type T) extends vmm\_phase\_def;

# **Description**

Implements the vmm\_xactor\_phase\_def::run\_function\_phase(). To call the vmm\_xactor\_phase\_def::do\_function\_phase() method on any object of specified type within the vmm\_object hierarchy with specified name/instance

#### vmm\_start\_xactor\_phase\_def

Pre-defined vmm\_start\_xactor phase definition class.

## **SystemVerilog**

```
class vmm_start_xactor_phase_def extends vmm_xactor_phase_def;
```

## **Description**

Implements the vmm\_start\_xactor\_phase\_def::do\_function\_phase().This function calls start\_xactor() function on specified object of type vmm\_xactor.

```
class consumer extends vmm xactor;
    packet channel
                    in chan;
    function new(string inst, packet channel in chan);
      super.new("consumer", inst);
      this.in chan = in chan;
    endfunction
  class consumer timeline #(string phase = "start") extends
vmm timeline;
    `vmm typename(consumer timeline)
    consumer
                    xactor;
    packet channel chan;
    function new (string inst, packet channel chan, vmm unit parent
= null);
      super.new(get typename(),inst, parent);
      this.chan = chan;
    endfunction
    function void build ph;
      xactor = new("xactor", chan);
      xactor.set parent object(this);
    endfunction
```

```
function void connect_ph;
    vmm_start_xactor_phase_def    start = new("consumer","xactor");
    void'(this.insert_phase(phase, phase, start));
    enfunction
    .
    endclass

consumer_timeline  #("start") ctl = new("ctl", chan);
```

### vmm\_stop\_xactor\_phase\_def

Pre-defined vmm\_stop\_xactor phase definition class.

#### **SystemVerilog**

```
class vmm_stop_xactor_phase_def extends vmm_xactor_phase_def;
```

## **Description**

Implements the vmm\_stop\_xactor\_phase\_def::do\_function\_phase().This function calls stop\_xactor() function on specified object of type vmm\_xactor.

```
class consumer extends vmm xactor;
    packet channel in chan;
    function new(string inst, packet channel in chan);
      super.new("consumer", inst);
      this.in chan = in chan;
    endfunction
    . . .
  class consumer timeline #(string phase = "stop") extends
vmm timeline;
    `vmm typename(consumer timeline)
    consumer
                    xactor;
    packet channel chan;
    function new (string inst, packet channel chan, vmm unit parent
= null);
      super.new(get typename(),inst, parent);
      this.chan = chan;
    endfunction
    function void build ph;
      xactor = new("xactor", chan);
      xactor.set parent object(this);
    endfunction
```

```
function void connect_ph;
    vmm_stop_xactor_phase_def    stop = new("consumer", "xactor");
    void'(this.insert_phase(phase, phase, stop));
    enfunction
    .
    .
    endclass

consumer_timeline  #("shutdown") ctl = new("ctl", chan);
```

### vmm\_reset\_xactor\_phase\_def

Pre-defined vmm\_reset\_xactor phase definition class.

#### **SystemVerilog**

```
class vmm_reset_xactor_phase_def extends vmm_xactor_phase_def;
```

## **Description**

Implements the vmm\_reset\_xactor\_phase\_def::do\_function\_phase().This function calls reset\_xactor() function on specified object of type vmm\_xactor.

```
class consumer extends vmm xactor;
    packet channel in chan;
    function new(string inst, packet channel in chan);
      super.new("consumer", inst);
      this.in chan = in chan;
    endfunction
    . . .
  class consumer timeline #(string phase = "reset") extends
vmm timeline;
    `vmm typename(consumer timeline)
    consumer
                    xactor;
    packet channel chan;
    function new (string inst, packet channel chan, vmm unit parent
= null);
      super.new(get typename(),inst, parent);
      this.chan = chan;
    endfunction
    function void build ph;
      xactor = new("xactor", chan);
      xactor.set parent object(this);
    endfunction
```

```
function void connect_ph;
    vmm_reset_xactor_phase_def    reset = new("consumer","xactor");
    void'(this.insert_phase(phase, phase, reset));
    enfunction
    .
    endclass

consumer_timeline  #("reset") ctl = new("ctl", chan);
```

# **Class Factory**

This is the utility class to generate instances of any class through the factory mechanism

# factory::this\_type()

Returns a dummy instance of class factory

## **SystemVerilog**

```
static function classname classname::this_type();
```

## **Description**

Returns a dummy instance of this class that can be used to call the classname::allocate() method.

#### factory::create\_instance();

Create an instance of the specified class type

#### **SystemVerilog**

```
static function classname classname::create_instance(vmm_object
parent, string name, string fname = "", int lineno = 0);
```

#### **Description**

Create an instance of the specified class type for the specified name in the scope created by the specified parent vmm\_object . The new instance is created by calling allocate() or copy() on the corresponding factory instance, specified using the create\_by\_new() or create\_by\_copy() method, in this class, or any of its parent (base) classes. If no factory instance has been specified, creates an instance of this class. The newly created instance has the specified name and the specified vmm\_object as parent if the newly created instance is extended from vmm\_object.

#### factory::override\_with\_new();

Set the specified class instance as the create-by-construction factory.

#### **SystemVerilog**

```
static function void classname::override_with_new(string name,
classname factory, vmm log log, string fname = "", int lineno = 0);
```

### **Description**

Set the specified class instance as the create-by-construction factory when creating further instances of that class under the specified instance name. The instance name may be specified as a match pattern or regular expression. An instance name in a specific namespace may be specified by prefixing it with "spacename::". The classname::create\_instance() method uses the allocate() method to create a new instance of this class.

This method should always be called using the following pattern:

```
master::override_with_new("@*", extended_master::this_type(),
this.log, ` FILE , ` LINE );
```

If the specified name matches the hierarchical name of atomic, singlestream or multi-stream scenario generators of the appropriate type, the matching factory instances they contain are immediately replaced with newly allocated instances of the specified class. If this method is called before the "build" phase, this replacement is delayed until the completion of that phase.

### factory::override\_with\_copy();

Schedules creation of a factory instance by copying the provided instance.

#### **SystemVerilog**

```
static function void classname::override_with_copy(string name,
classname factory, vmm log log, string fname = "", int lineno = 0);
```

## **Description**

Set the specified class instance as the create-by-copy factory when creating further instances of that class under the specified instance name. The instance name may be specified as a match pattern or regular expression. An instance name in a specific namespace may be specified by prefixing it with "spacename::". The classname::create\_instance() method uses the copy() method to create new instance of this class.

If the specified name matches the hierarchical name of atomic, singlestream or multi-stream scenario generators of the appropriate type, the matching factory instances they contain are immediately replaced with copies of the specified factory instance. If this method is called before the "build" phase, this replacement is delayed until the completion of that phase.

# `vmm\_class\_factory(classname)

Macro for factory definition.

# **Description**

Create the class factory methods above for the specified class. Must be specified within the class declaration of a class with a virtual allocate() and copy() methods, that can be called without any arguments.

```
class ahb_trans extends vmm_object;
  rand bit [7:0] addr;
  ...
  `vmm_class_factory(ahb_trans)
endclass
```

# **Hierachical options (vmm\_opts)**

Utility class which provides the facility to pass values from the command line during runtime and/or from the source code across hierarchies.

#### vmm\_opts::get\_bit();

Returns TRUE if specified option is set via the command line ,else returns FALSE

## **SystemVerilog**

```
static function bit vmm_opts::get_bit(string name, string doc = "",
int verbosity = 0, string fname = "", int lineno = 0);
```

## **Description**

Returns TRUE if the argument name is specified on the command line, else returns FALSE. The option is specified using the command line +vmm\_name OR +vmm\_opts+name. The user can specify a description of the option through *doc*, the verbosity level of the option through *verbosity*. A verbosity value must be within the range 0 to 10. The arguments *fname* and *lineno* are used to track the file name and the line number where the option is specified. These optional arguments are used for providing information to the user through vmm\_opts::get\_help().

#### vmm\_opts::get\_int();

Returns int value if specified via the command line, else returns default value.

#### **SystemVerilog**

```
static function int vmm_opts::get_int(string name, int dflt = 0,
string doc = "", int verbosity = 0, string fname = "", int lineno =
0);
```

## **Description**

Returns int value if the argument name and its int value are specified on the command line, else returns default value specified in the *dflt* argument. The option is specified using the command line +vmm\_name=value OR +vmm\_opts+name=value. The user can specify a description of the option through *doc*, the verbosity level of the option through *verbosity*. A verbosity value must be within the range 0 to 10. The arguments *fname* and *lineno* are used to track the file name and the line number where the option is specified. These optional arguments are used for providing information to the user through vmm\_opts::get\_help().

#### vmm\_opts::get\_string();

Returns the string value if specified via the command line, else returns default value.

#### **SystemVerilog**

```
static function string vmm_opts::get_string(string name, string
dflt, string doc = "", int verbosity = 0, string fname = "", int
lineno = 0);
```

## **Description**

Returns string value if the argument name and its string value are specified on the command line, else returns default value specified in the dflt argument. The option is specified using the command line +vmm\_name=value OR +vmm\_opts+name=value. The user can specify a description of the option through doc, a verbosity level of the option through verbosity. A verbosity value must be within the range 0 to 10. The arguments fname and lineno are used to track the file name and the line number where the option is specified. These optional arguments are used for providing information to the user through vmm\_opts::get\_help().

#### vmm\_opts::get\_range();

Returns integer range if specified via the command line, else returns the default range.

#### **SystemVerilog**

```
static function void vmm_opts::get_range(string name, output int
min,max, input int dflt_min, dflt_max, string doc = "", int
verbosity = 0, string fname = "", int lineno = 0);
```

### **Description**

Return the named integer-range-type option. A range option is specified using the syntax +vmm\_name=[min:max] OR +vmm\_opts+name=[min:max]. The user can specify a description of the option through *doc*, a verbosity level of the option through *verbosity*. A verbosity value must be within the range 0 to 10. The arguments *fname* and *lineno* are used to track the file name and the line number where the option is specified. These optional arguments are used for providing information to the user through vmm\_opts::get\_help().

### vmm\_opts::get\_help()

Display the list of available/specified vmm\_ runtime options.

### **SystemVerilog**

```
static function vmm_opts::get_help(vmm_object root = null, int
verbosity = 0);
```

### **Description**

Display the known options used by the verification environment with the specified vmm\_object hierarchy, with verbosity lower than or equal to the absolute value of the specified verbosity. If no vmm\_unit root is specified, the known options used by all object hierarchies are displayed. A verbosity value must be within the range - 10 to 10. If the specified verbosity value is negative, the hierarchical name of each vmm\_unit instance that uses an option is also displayed.

```
vmm opts::get help(this object);
```

#### vmm\_opts::get\_obj();

Returns vmm\_object instance, if specified through vmm\_opts::set\_object()

### **SystemVerilog**

```
static function vmm_object vmm_opts::get_obj(output bit is_set,
string name, vmm_object dflt = null, string fname = "", int lineno =
0);
```

### **Description**

Return the globally-named object-type option and set the "is\_set" argument to TRUE if an explicit value is specified. Object-type options can only be set using the vmm\_opts::set\_object()

method.

```
class A extends vmm_object;
endclass

initial begin
   A a = new ("a");
   vmm_object obj;
   bit is_set;
   obj = vmm_opts :: get_obj(is_set, "OBJ", a);
end
```

#### vmm\_opts::get\_object\_bit();

Returns TRUE if named option is set for the hierarchy, else returns FALSE.

#### **SystemVerilog**

```
static function bit vmm_opts::get_object_bit(output bit is_set,
input vmm_object obj, string name, string doc = "", int verbosity =
0, string fname = "", int lineno = 0);
```

#### **Description**

Return the named boolean-type option for the specified object instance and set the "is\_set" argument to TRUE if an explicit value was specified. The user can specify a description of the option through *doc*, a verbosity level of the option through *verbosity*. A verbosity value must be within the range 0 to 10 with 10 being the highest. The arguments *fname* and *lineno* are used to track the file name and the line number where the option is specified. These optional arguments are used for providing information to the user through vmm\_opts::get\_help().

#### vmm\_opts::get\_object\_int();

Returns int value if named integer option is set for the hierarchy, else returns default value.

#### **SystemVerilog**

```
static function int vmm_opts::get_object_int(output bit is_set,
input vmm_object obj, string name, int dflt = 0, string doc = "",
int verbosity = 0, string fname = "", int lineno = 0);
```

### **Description**

Return the named integer-type option for the specified object instance and set the "is\_set" argument to TRUE if an explicit value was specified.. The user can specify a description of the option through *doc*, a verbosity level of the option through *verbosity*. A verbosity value must be within the range 0 to 10. The arguments *fname* and *lineno* are used to track the file name and the line number where the option is specified. These optional arguments are used for providing information to the user through vmm\_opts::get\_help().

#### vmm\_opts::get\_object\_string();

Returns string value if named string option is set for the hierarchy, else returns default value.

#### **SystemVerilog**

```
static function string vmm_opts::get_object_string(output bit
is_set, input vmm_object obj, string name, string dflt = "", string
doc = "", int verbosity = 0, string fname = "", int lineno = 0);
```

### **Description**

Return the named string-type option for the specified object instance and set the "is\_set" argument to TRUE if an explicit value was specified. The user can specify a description of the option through *doc*, a verbosity level of the option through *verbosity*. A verbosity value must be within the range 0 to 10. The arguments *fname* and *lineno* are used to track the file name and the line number where the option is specified. These optional arguments are used for providing information to the user through vmm\_opts::get\_help().

#### vmm\_opts::get\_object\_range();

Returns the integer range for the specified hierarchy.

#### **SystemVerilog**

```
static function void vmm_opts::get_object_range(output bit is_set,
input vmm_object obj, string name, output int min, max, input int
dflt_min, dflt_max, string doc = "", int verbosity = 0, string fname
= "", int lineno = 0);
```

#### **Description**

Set the "min" and "max" parameters to the values of the named integer-range-type option for the specified object instance and set the "is\_set" argument to TRUE if an explicit range was specified. A range option is specified using the syntax +vmm\_name=[min:max]. The user can specify a description of the option through *doc*, a verbosity level of the option through *verbosity*. A verbosity value must be within the range 0 to 10. The arguments *fname* and *lineno* are used to track the file name and the line number where the option is specified. These optional arguments are used for providing information to the user through vmm\_opts::get\_help().

#### vmm\_opts::get\_object\_obj();

Returns the vmm\_object instance for the specified hierarchical name

#### **SystemVerilog**

```
static function vmm_object vmm_opts::get_object_obj(output bit
is_set, input vmm_object obj, string name, vmm_object dflt = null,
string fname = "", int lineno = 0);
```

### **Description**

Return the named object-type option for the specified object instance and set the "is\_set" argument to TRUE if an explicit value was specified. Object-type options can only be set using the vmm\_opts::set\_object() method.

```
class A extends vmm object;
   int foo = 11;
   function new ( vmm object parent=null, string name);
      super.new(parent, name);
   endfunction
endclass
class B extends vmm object;
  A a1, a2;
   function new(vmm object parent=null, string name);
      bit is set;
      super.new(parent, name);
      a1 = new(null, "a1");
      a2 = new(null, "a2");
      a2.foo = 22;
      $cast(a1, vmm opts::get object_obj(is_set, this,
                                         "OBJ F1",a2,"SET OBJ", 0));
   endfunction
endclass
```

#### vmm\_opts::set\_bit();

Sets the hierarchically named boolen type option.

#### **SystemVerilog**

```
static function void vmm_opts::set_bit(string name, bit val,
vmm_unit root = null, string fname = "", int lineno = 0, string
fname = "", int lineno = 0);
```

### **Description**

Sets the hierarchically named boolean type option for the specified vmm\_object instances. If no vmm\_unit root is specified, the hierarchical option name is assumed to be absolute. The argument *name* can be a pattern. When vmm\_opts::get\_object\_bit is called in any object whose hierarchical name matches the pattern, the option is set for that boolean variable.

```
class B extends vmm_object;
  bit foo;
  function new(string name, vmm_object parent=null);
    bit is_set;
    super.new(parent,name);
    foo = vmm_opts::get_object_bit(is_set, this, "FOO",
        "SET foo value", 0);
  endfunction
endclass

B b2;
initial begin
  vmm_opts::set_bit("b2:FOO",null);
  b2 = new("b2", null);
end
```

#### vmm\_opts::set\_int();

Sets the hierarchically named integer type option.

#### **SystemVerilog**

```
static function void vmm_opts::set_int(string name, int val,
vmm_unit root = null, string fname = "", int lineno = 0, string
fname = "", int lineno = 0);
```

### **Description**

Sets the hierarchically named integer type option for the specified vmm\_object instances. If no vmm\_unit root is specified, the hierarchical option name is assumed to be absolute. The argument *name* can be a pattern. When vmm\_opts::get\_object\_int is called in any object whose hierarchical name matches the pattern, 'val' is returned for that integer variable.

```
class A extends vmm object;
   int a foo;
   function new(vmm object parent=null, string name);
      bit is set;
      super.new(parent, name);
      a foo = vmm opts::get object int(is set, this,
                                  "A FOO", 2 , "SET a foo value", 0);
  endfunction
endclass
class D extends vmm object;
  A a1;
endclass
initial begin
   D d2;
  vmm opts::set int("d2:a1:A FOO", 99, null);
  d2 = new (null, "d2");
end
```

### vmm\_opts::set\_string();

Sets the hierarchical named string type option.

#### **SystemVerilog**

```
static function void vmm_opts::set_string(string name, string val,
vmm_unit root = null, string fname = "", int lineno = 0, string
fname = "", int lineno = 0);
```

### **Description**

Sets the hierarchically named string type option for the specified vmm\_object instances. If no vmm\_unit root is specified, the hierarchical option name is assumed to be absolute. The argument *name* can be a pattern. When vmm\_opts::get\_object\_string is called in any object whose hierarchical name matches the pattern, val is returned for that string variable.

#### vmm\_opts::set\_range();

Sets the hierarchically named integer range type option.

### **SystemVerilog**

```
static function void vmm_opts::set_range(string name, int min,max,
vmm_unit root = null, string fname = "", int lineno = 0);
```

### **Description**

Sets the hierarchically named integer range type option for the specified vmm\_object instances. If no vmm\_unit root is specified, the hierarchical option name is assumed to be absolute. The argument *name* can be a pattern. When vmm\_opts::get\_object\_range is called in any object whose hierarchical name matches the pattern, min and max values are returned.

```
class B extends vmm object;
   int min val = -1;
   int max val = -1;
   function new(string name, vmm object parent=null);
     bit is set;
      super.new(parent, name);
      vmm opts::get object range(is set, this,
                                 "FOO", min val, max val,
                                 -1,-1, "SET foo value", 0);
   endfunction
endclass
initial begin
  B b2;
  vmm opts::set range("b2:F00", 1, 99, null);
  b2 = new("b2", null);
end
```

#### vmm\_opts::set\_object();

Sets the hierarchically named vmm\_object type option.

### **SystemVerilog**

```
static function void vmm_opts::set_object(string name, vmm_object
val, vmm_unit root = null, string fname = "", int lineno = 0, string
fname = "", int lineno = 0);
```

### **Description**

Set the hierarchically named type-specific option for the specified vmm\_object instance(s). If no vmm\_unit root is specified, the hierarchical option name is assumed to be absolute. When called from the vmm\_unit::configure\_ph() method, the root unit must always be specified as 'this', because vmm\_unit instances can only configure lower-level instances during the "configure" phase. The hierarchical option name is specified by prefixing the option name with a hierarchical vmm\_unit name and a colon (:).

The hierarchical option name may be specified using a match pattern or a regular expression, except for the last part of the hierarchical name (i.e. the name of the option itself). The hierarchical option name may specify a namespace. An error will be reported if the option value is not eventually used.

```
class A extends vmm_object;
  int foo = 11;
  function new( vmm_object parent=null, string name);
    bit is_set;
    super.new(parent, name);
  endfunction
endclass

class B extends vmm_object;
  A a1;
  A a2;
```

```
function new(vmm object parent=null, string name);
      bit is set;
      super.new(parent, name);
      a1 = new(null, "a1");
      a2 = new(null, "a2");
      a2.foo = 22;
      $cast(a1, vmm_opts::get_object_obj(is_set, this,
                                         "OBJ F1",a2,"SET OBJ", 0));
   endfunction
endclass
B b2;
A a3;
initial begin
    a3 = new(null, "a3");
    a3.foo = 99;
    vmm opts::set object("b2:OBJ F1", a3,null,,);
   b2 = new(null, "b2");
end
```

## RTL Configuration Class (vmm\_rtl\_config)

This is the base class for RTL configuration and extends vmm\_object. This class is for specifying RTL configuration parameters. A different class to other parameters (that use the vmm\_opts class) is used because these parameters must be defined at compilation time and may not be modified at run-time.

```
class ahb master config extends vmm rtl config;
  rand int addr width;
  rand bit mst enable;
   string kind = "MSTR";
  constraint cst mst {
     addr width == 64;
    mst enable == 1;
   `vmm rtl config begin(ahb master config)
       `vmm rtl config int(addr width, mst width)
       `vmm rtl config boolean(mst enable, mst enable)
       `vmm rtl config string(kind, kind)
   `vmm rtl config end(ahb master config)
   function new(string name = "", vmm rtl config parent = null);
      super.new(name, parent);
   endfunction
endclass
```

#### vmm\_rtl\_config::map\_to\_name()

Maps the specified name to the object name.

### **SystemVerilog**

```
function void vmm rtl config::map to name(string name)
```

### **Description**

Use the specified name for this instance of the configuration descriptor instead of the object name when looking for relevant vmm\_rtl\_config instances in the RTL configuration hierarchy. The specified name is used as the object name in the "VMM RTL Config" namespace

```
class ahb_master_config extends vmm_rtl_config;
  function new(string name = "", vmm_rtl_config parent = null);
    super.new(name, parent);
  endfunction
endclass

class env_config extends vmm_rtl_config;
  rand ahb_master_config mst_cfg;
  function void build_config_ph();
    mst_cfg = new("mst_cfg", this);
  endfunction
endclass

initial begin
  env_config env_cfg = new("env_cfg");
  env_cfg.mst_cfg.map_to_name("env:mst");
end
```

#### vmm\_rtl\_config\_macros

```
`vmm_rtl_config_begin(classname)
`vmm_rtl_config_boolean(name, fname)
`vmm_rtl_config_int(name, fname)
`vmm_rtl_config_string(name, fname)
`vmm_rtl_config_obj(name)
`vmm_rtl_config_end(classname)
```

Macros for accessing RTL configuration parameters with default implementation.

### **Description**

Type-specific, shorthand macros providing a default implementation for the setting, randomization and saving of RTL parameter members. The "name" is the name of the member in the class. The "fname" is the name of the RTL configuration parameter in the RTL configuration file.

```
class ahb_master_config extends vmm_rtl_config;
  rand int addr_width;
  rand bit mst_enable;
  string    kind = "MSTR";
    `vmm_rtl_config_begin(ahb_master_config)
        `vmm_rtl_config_int(addr_width, mst_width)
        `vmm_rtl_config_boolean(mst_enable, mst_enable)
        `vmm_rtl_config_string(kind, kind)
        `vmm_rtl_config_end(ahb_master_config)
endclass
```

### vmm\_rtl\_config::build\_config\_ph()

Builds RTL configuration parameters.

#### **SystemVerilog**

```
virtual function void vmm rtl config::build config ph()
```

## **Description**

Build the structure of RTL configuration parameters for hierarchical RTL designs.

```
class env_config extends vmm_rtl_config;
  rand ahb_master_config mst_cfg;
  rand ahb_slave_config slv_cfg;
  ...
  function void build_config_ph();
    mst_cfg = new("mst_cfg", this);
    slv_cfg = new("slv_cfg", this);
  endfunction
  ...
endclass
```

### vmm\_rtl\_config::get\_config\_ph()

Sets the RTL configuration parameters

#### **SystemVerilog**

virtual function void vmm rtl config::get config ph()

#### **Description**

Read a configuration file and set the current value of the members to the corresponding RTL configuration parameters. The filename may be computed using the value of the +vmm\_rtl\_config option using the vmm\_opts::get\_string("rtl\_config") method and the hierarchical name of this vmm\_object instance.

A default implementation of this method is created if the `vmm\_rtl\_config\_\* () short-hand macros are used.

### vmm\_rtl\_config::save\_config\_ph()

Saves the RTL configuration parameters in a file.

### **SystemVerilog**

virtual function void vmm rtl config::save config ph()

### **Description**

Create a configuration file that specifies the RTL configuration parameters corresponding to the current value of the class members. The filename may be computed using the value of the +vmm\_rtl\_config option using the vmm\_opts::get\_string("rtl\_config") method and the hierarchical name of this vmm\_object instance.

A default implementation of this method is created if the `vmm\_rtl\_config\_\* () short-hand macros are used.

#### vmm\_rtl\_config::get\_ config();

Returns vmm\_rtl\_config object for the specified vmm\_object.

#### **SystemVerilog**

```
static function vmm_rtl_config::get_ config(vmm_object obj, string
fname = "", int lineno = 0)
```

### **Description**

Get the instance of the specified class extended from the vmm\_rtl\_config class whose hierarchical name in the "VMM RTL Config" namespace is identical to the hierarchical name of the specified object. This allows a component to retrieve its instance-configuration without having to know where it is located in the testbench hierarchy.

#### vmm\_rtl\_config::default\_file\_fmt

Default RTL configuration file format.

#### **SystemVerilog**

```
static vmm_rtl_config_file_format vmm_rtl_config::default_file_fmt
```

### **Description**

Default RTL configuration file format writer/parser. Used if vmm\_rtl\_config::file\_fmt is null.

```
class def_rtl_config_file_format extends
    vmm_rtl_config_file_format;
endclass

intial begin
    def_rtl_config_file_format dflt_fmt = new();
    vmm_rtl_config::default_file_fmt = dflt_fmt;
end
```

#### vmm\_rtl\_config::file\_fmt

RTL configuration file format.

### **SystemVerilog**

```
protected vmm_rtl_config_file_format vmm_rtl_config::file_fmt
```

### **Description**

The RTL configuration file format writer/parser for this instance.

```
//protected vmm_rtl_config_file_format vmm_rtl_config :: file_fmt
class ahb_rtl_config_file_format extends
   vmm_rtl_config_file_format;
endclass

class env_config extends vmm_rtl_config;
   rand ahb_master_config mst_cfg;
   ahb_rtl_config_file_format ahb_file_fmt;

function void build_config_ph();
   mst_cfg = new("mst_cfg", this);
   ahb_file_fmt = new;
   mst_cfg.file_fmt = ahb_file_format;
   endfunction
endclass
```

# **RTL Configuration File format class**

Base class for RTL configuration file format.

#### **SystemVerilog**

```
virtual class vmm rtl config file format
```

### **Description**

This is the base class for RTL configuration file writer/parser. May be used to simplify the task of implementing the vmm\_rtl\_config::get\_config\_ph() and vmm\_rtl\_config::save\_config\_ph() methods.

```
class rtl config file format extends vmm rtl config file format;
  virtual function bit fopen (vmm rtl config cfq,
                             string mode,
                             string fname = "",
                             int lineno = 0);
       string filename = {cfq.prefix, ":",
       cfq.get object hiername(), ".rtl conf"};
       vmm rtl config::file ptr = $fopen(filename, mode);
       if (vmm rtl config::file ptr == 0) return 0;
       else return 1;
  endfunction
   function string get val(string str);
       if (`vmm str match(str, " : ")) begin
          string fname = `vmm str prematch(str);
          string fval = `vmm str postmatch(str);
          if (`vmm str match(fval, ";")) begin
            fval = `vmm str prematch(fval);
          end
          return fval;
       end
  endfunction
  virtual function bit read int(string name,
                                 output int value);
```

```
int r;
      string str;
      $display("Calling read int for %s", name);
      r = $freadstr(str, vmm rtl config::file ptr);
      str = get val(str);
      value = str.atoi();
      $display("Got %0d for %s", value, name);
      return (r != 0);
  endfunction
  virtual function bit write int(string name, int value);
      $fwrite(vmm rtl config::file ptr, "%s : %0d;\n",
             name, value);
      return 1;
  endfunction
  virtual function void fclose();
      $fclose(vmm rtl config::file ptr);
  endfunction
endclass
```

#### vmm\_rtl\_config\_file\_format::fname();

Compute the filename that contains the RTL configuration parameter for the specified instance of the RTL configuration descriptor.

#### **SystemVerilog**

virtual protected function string vmm\_rtl\_config\_file\_format
::fname(vmm rtl config cfg)

#### **Description**

Compute the filename that contains the RTL configuration parameter for the specified instance of the RTL configuration descriptor. By default, concatenates the value of the +vmm\_rtl\_config option and the hierarchical name of specified RTL configuration descriptor, separating each with a "/" and appending a ".cfg" suffix.

#### **Example**

TBD

### vmm\_rtl\_config\_file\_format::fopen();

Open RTL config file.

#### **SystemVerilog**

```
pure virtual function bit vmm_rtl_config_file_format
::fopen(vmm_rtl_config cfg, string mode, string fname = "", int
lineno = 0)
```

### **Description**

Open the configuration file corresponding to the specified RTL configuration descriptor in the specified mode ("r" or "w"). The filename may be computed using the value of the +vmm\_rtl\_config option using the vmm\_opts::get\_string("rtl\_config") method and the name of specified RTL configuration descriptor. Returns TRUE if the file was successfully opened. If the file is open for read, it may be immediately parsed and its content internally cached.

### vmm\_rtl\_config\_file\_format::get\_fname()

Return the name of the configuration file currently opened. Returns "" if no file is open.

#### **SystemVerilog**

```
pure virtual function string vmm_rtl_config_file_format
::get fname()
```

### **Description**

Return the name of the configuration file currently opened. Returns "" if no file is open.

#### **Example**

TBD

### vmm\_rtl\_config\_file\_format::read\_bit()

Reads a boolean variable from the RTL configuration file

#### **SystemVerilog**

```
pure virtual function bit vmm_rtl_config_file_format
::read bit(string name, output bit value)
```

### **Description**

Returns a boolean value with the specified name from the RTL configuration file

```
class rtl_config_file_format extends vmm_rtl_config_file_format;
...
  virtual function bit read_bit(string name, output bit value);
  int r;
    string str;
    r = $freadstr(str, vmm_rtl_config::file_ptr);
    str = get_val(str);
    value = str.atoi();
    $display("Got %b for %s", value, name);
    return (r != 0);
  endfunction
...
endclass
```

#### vmm\_rtl\_config\_file\_format::read\_int()

Reads an integer variable from the RTL configuration file.

#### **SystemVerilog**

```
pure virtual function bit vmm_rtl_config_file_format
::read int(string name, output int value)
```

### **Description**

Returns an integer value with the specified name from the RTL configuration file

```
class rtl_config_file_format extends vmm_rtl_config_file_format;
...
  virtual function bit read_int(string name, output int value);
  int r;
    string str;
    $display("Calling read_int for %s", name);
    r = $freadstr(str, vmm_rtl_config::file_ptr);
    str = get_val(str);
    value = str.atoi();
    $display("Got %0d for %s", value, name);
    return (r != 0);
  endfunction
...
endclass
```

#### vmm\_rtl\_config\_file\_format::read\_string();

Reads a string value from the RTL config file.

#### **SystemVerilog**

```
pure virtual function bit vmm_rtl_config_file_format
::read string(string name, output string value)
```

Set the "value" argument to the value of the named RTL configuration parameter as specified in the file. Returns TRUE if a value for the parameter was found in the file. Returns FALSE otherwise. An implementation may require that the parameters be read in the same order as they are found in the file.

### **Description**

Returns string value with the specified name from the RTL configuration file

```
class rtl_config_file_format extends vmm_rtl_config_file_format;
...
  virtual function bit read_string(string name, output string value);
  int r;
    string str;
    $display("Calling read_string for %s", name);
    r = $freadstr(str, vmm_rtl_config::file_ptr);
    value = get_val(str);
    $display("Got %s for %s", value, name);
    return (r != 0);
  endfunction
...
endclass
```

#### vmm\_rtl\_config\_file\_format::write\_bit()

Writes a boolen name and value to the RTL config file.

#### **SystemVerilog**

```
pure virtual function bit vmm_rtl_config_file_format
::write bit(string name, bit value)
```

#### **Description**

Writes a name and boolean value to the RTL configuration file. Returns TRUE if the parameter was not previously written. Returns FALSE otherwise. An implementation may physically write the parameter values in the file in a different order than if they were written using these methods.

### vmm\_rtl\_config\_file\_format::write\_int()

Writes an integer name and value to the RTL config file.

#### **SystemVerilog**

```
pure virtual function bit vmm_rtl_config_file_format
::write_int(string name, int value)
```

### **Description**

Writes the name and integer value in the RTL configuration file. Returns TRUE if the parameter was not previously written. Returns FALSE otherwise. An implementation may physically write the parameter values in the file in a different order than if they were written using these methods.

```
class rtl_config_file_format extends vmm_rtl_config_file_format;
...
  virtual function bit write_int(string name, int value);
        $fwrite(vmm_rtl_config::file_ptr, "%s : %0d;\n", name, value);
        return 1;
  endfunction
    ...
endclass
```

### vmm\_rtl\_config\_file\_format::write\_string()

### **SystemVerilog**

```
pure virtual function bit vmm_rtl_config_file_format
::write string(string name, string value)
```

### **Description**

Write the specified value for the named RTL configuration parameter. Returns TRUE if the parameter was not previously written. Returns FALSE otherwise. An implementation may physically write the parameter values in the file in a different order than if they were written using these methods.

### vmm\_rtl\_config\_file\_format ::fclose()

#### Close RTL configuration file

#### **SystemVerilog**

```
pure virtual function void vmm rtl config file format ::fclose()
```

### **Description**

Close the configuration file that was previously opened. An implementation may choose to internally cache the information written to the file using the write\_\*() methods and physically write the file just before closing it.

```
class rtl_config_file_format extends vmm_rtl_config_file_format;
...
  virtual function void fclose();
     $fclose(vmm_rtl_config::file_ptr);
  endfunction
  ...
endclass
```

# vmm\_rtl\_config\_DW\_format

Pre-defined implementation for an RTL configuration parameter using the DesignWare Implementation IP file format.

### **SystemVerilog**

class vmm\_rtl\_config\_DW\_format extends vmm\_rtl\_config\_file\_format

# **Miscellaneous**

Miscellaneous minor additions and improvements to VMM 1.1 classes.

#### vmm\_data additions

### vmm\_data::filename, vmm\_data:lineno

Properties added to the vmm\_data class.

### **SystemVerilog**

```
int vmm_data:lineno = 0
string vmm data::filename = ""
```

### **Description**

These should be automatically set by the create\_instance() method and the pre-defined generators. Their content must be copied in the vmm\_data::copy\_data() method. If set to non-default values, their content should be displayed in the vmm\_data::psdisplay() method.

#### Parameterized Atomic generator class

Parameterized version of the VMM atomic generator.

## **SystemVerilog**

```
class vmm atomic gen #(type T) extends vmm xactor
```

### **Description**

The `vmm\_atomic\_generator macro will now create a parameterized atomic generator. This generator can now generate non vmm\_data transactions as well.

### **Example**

#### Is same as:

```
vmm_channel_typed #(ahb_trans) chan0 = new("ahbchan", "chan0");
vmm_atomic_gen #(ahb_trans) gen0 = new("AhbGen0", 0, chan0);
```

#### Parametrized scenario Generator

Parameterized version of the VMM scenario generator.

### **SystemVerilog**

```
class vmm scenario gen #(type T) extends vmm xactor
```

### **Description**

The `vmm\_scneario\_generator macro will now create a parameterized scenario generator. This generator can now generate non vmm\_data transactions as well.

#### **Example**

#### Is same as:

```
vmm_channel_typed#(ahb_trans) chan0 = new("ahb_trans_chan",
   "chan0");
vmm scenario gen #(ahb trans) gen1 = new("AhbGen1", 0, chan0);
```

# Parametrized Single stream scenario class

Parameterized version of the VMM single stream scenario.

## **SystemVerilog**

```
class vmm ss scenario #(type T) extends vmm scenario
```

### **Description**

Parameterized single stream scenario is used by the parameterized scenario generator. It extends vmm\_scenario. User can extend this class to create his scenario.

### **Example**

```
class ahb_trans extends vmm_data;
  rand bit [31:0] addr;
  rand bit [31:0] data;
endclass

`vmm_channel(ahb_trans)
  `vmm_scenario_gen(ahb_trans, "AHB Scenario Gen")

class user_scenario extends ahb_trans_scenario;
endclass
```

#### Is same as:

```
class user_scenario extends vmm_ss_scenario#(ahb_trans);
endclass
```

#### Parametrized atomic scenario class

Parameterized version of the VMM atomic scenario.

## **SystemVerilog**

```
class vmm_atomic_scenario #(T) extends vmm_ss_scenario#(T)
```

### **Description**

Parameterized atomic scenario is a generic typed scenario extending vmm\_ss\_scenario. It is used by the parameterized scenario generator as the default scenario.

#### **Parametrized Notify Observer**

Class to simplify subscription to a notification callback method.

## **SystemVerilog**

```
class vmm_notify_observer #(type T, type D = vmm_data) extends
vmm notify callback
```

### **Description**

Notify observer is a parameterized extension of vmm\_notify\_callbacks. Any subscriber (like scoreboard, coverage model, etc) can get the transaction status whenever notification event is indicated. `vmm\_notify\_observer macro is provided to specify the observer and its method name to be called.

#### **Example**

```
class scoreboard;
  virtual function void observe_trans(ahb_trans tr);
    .....
  endfunction
endclass
`vmm notify observer(scoreboard, observe trans)
```

Instantiate parameterized vmm\_notify\_observer passing subscriber handle, vmm\_notify handle and the notification id.

#### vmm\_notify\_observer::new ()

Append a callback method to invoke the *T::observe(D.status)* method in the specified instance,

### **SystemVerilog**

function vmm\_notify\_observer::new(T observer, vmm\_notify ntfy, int
notification\_id)

#### **Description**

Append a callback method to invoke the *T::observe(D)* method in the specified instance,whenever the specified indication is notified on the specified Notification Service Interface.

### `vmm\_notify\_observer

Define a parameterized class in the style of the *vmm\_notify\_observer* class.

### **SystemVerilog**

`define vmm notify observer(classname, methodname)

### **Description**

Define a parameterized class in the style of the *vmm\_notify\_observer* class, with the specified name and calling the specified *T::methodname(D.status)* method. Useful for defining a subscription class for an observer with a different observation method. Example

```
class scoreboard;
  virtual function void observe_trans(ahb_trans tr);
  .....
  endfunction
endclass
`vmm notify observer(scoreboard, observe trans)
```

#### vmm\_connect class

Utility class for connecting channels and notifications in the *vmm\_unit::connect\_ph()* method.

## **SystemVerilog**

```
class vmm_connect #(type T, type D = vmm_data)
```

### **Description**

vmm\_connect utility class can be used for connecting channels and notifications in the vmm\_unit::connect\_ph() method. It does additional check on whether the channels are already connected.

### vmm\_connect::channel()

Connect the specified channel ports.

### **SystemVerilog**

```
class vmm_connect#(T)::channel(ref T upstream, downstream, string
name = "", vmm_object parent = null);
```

### **Description**

Connect the specified channel ports. If both specified channels are not *null*, they are connected using the *upstream.connect(downstream)* statement. Otherwise, both channels will be connected by referring to the same channel instance. It is an error to attempt to connect two channels that are already connected together or to another channel.

```
class ahb_unit extends vmm_unit;
  ahb_trans_channel gen_chan;
  ahb_trans_channel drv_chan;

virtual function void build_ph();
  drv_chan = new("ahb_chan", "drv_chan");
  gen_chan = new("ahb_chan", "gen_chan");
  endfunction

virtual function void connect_ph();
  vmm_connect#(ahb_trans_channel)::connect(gen_chan, drv_chan, "gen2drv", this);
  endfunction

endclass
```

#### vmm\_ connect::notify()

Connect the specified observer to the specification notification.

#### **SystemVerilog**

```
class vmm_connect#(T, D)::notify(T observer, vmm_notify ntfy, int
notification id);
```

### **Description**

Connect the specified observer to the specification notification using an instance of the *vmm\_notify\_observer* class.

```
class scoreboard;
   virtual function void observe trans(ahb trans tr);
   endfunction
endclass
`vmm notify observer (scoreboard, observe trans)
class ahb unit extends vmm unit;
   scoreboard sb;
  virtual function void build ph();
     sb = new();
   endfunction
   virtual function void connect ph();
    vmm connect#(scoreboard, ahb trans)::notify(sb,
                                         mon.notify,
                                         mon.TRANS STARTED);
   endfunction
endclass
```

# **TLM Base classes**

Base classes aimed at modeling transactors, transport and analysis ports.

Comply with TLM 2.0 OSCI standard.

#### class vmm\_tlm

This class contains the sync\_e enum for various phases of the transaction. All TLM port classes use this enum value as the default template for defining the phases of the transaction.

### **SystemVerilog**

```
class vmm_tlm;
  typedef enum { TLM_REFUSED, TLM_ACCEPTED,
        TLM_UPDATED, TLM_COMPLETED } sync_e;
  typedef enum { TLM_BLOCKING_PORT, TLM_BLOCKING_EXPORT,
        TLM_NONBLOCKING_FW_PORT, TLM_NONBLOCKING_FW_EXPORT,
        TLM_NONBLOCKING_PORT, TLM_NONBLOCKING_EXPORT,
        TLM_ANALYSIS_PORT, TLM_ANALYSIS_EXPORT} intf_e;
    sync_e sync;
endclass
```

### **Description**

This class provides enumerated type sync\_e which has the various phases of a transaction object. These phases can be updated by different components accessing the same transaction object.

The enumerated type intf\_e is used to connect the vmm\_channel\_typed to TLM transport ports, TLM transport exports and TLM analysis ports and exports.

The vmm\_tlm class also provides static methods to print, check and report the bindings of all TLM ports and exports under a specified root.

#### function vmm\_tlm::print\_bindings

Static method used to print the bindings of all TLM ports and exports instantiated under a specified root.

### **SystemVerilog**

```
static function print_bindings(vmm_object root= null);
```

### **Description**

Prints the bindings of all TLM ports and exports including transport ports and exports, sockets and analysis ports, and exports instantiated under the vmm\_object specified by the root argument. If null is passed, then the bindings are printed for all TLM ports and exports in the environment.

The print\_bindings method is also available with all TLM ports and exports and can be invoked for the particular port object.

```
class my_env extends vmm_env;
  function build();
  ...
    vmm_tlm::print_bindings(this);
  endfunction
endclass
```

#### function vmm\_tlm::check\_bindings

Static method to check if minimum bindings exist for all TLM ports and exports under the specified root.

### **SystemVerilog**

```
static function check bindings(vmm object root= null);
```

### **Description**

A warning is issued if a port is unbound or if an export has less than the minimum bindings specified for the export. Analysis port bindings are reported with debug severity. If root is not specified, then the binding checks are done for all TLM ports and exports in the environment.

The check\_bindings method is also available with all TLM ports and exports and can be invoked for the particular port object.

```
class my_env extends vmm_env;
  function build();
    ...
    vmm_tlm::check_bindings(this);
  endfunction
endclass
```

#### function vmm\_tlm::report\_unbound

Static method to report all unbound TLM ports and to export instances available under a specified root.

### **SystemVerilog**

```
static function report bindings(vmm object root= null);
```

#### **Description**

Reports all unbound TLM ports and exports, including transport ports and exports, sockets and analysis ports, and exports instantiated under the vmm\_object specified by the root argument. If null is passed, then the bindings are printed for all TLM ports and exports in the environment.

A warning is issued if any TLM port or export under the specified root is left unbound. For analysis ports a message with debug severity is issued.

The report\_unbound method is also available with all TLM ports and exports and can be invoked for the particular port object.

```
class my_env extends vmm_env;
  function build();
    ...
    vmm_tlm::report_unbound(this);
  endfunction
endclass
```

### class vmm\_tlm\_port\_base#(D,P)

This is an abstract base class for all TLM2.0 transport ports

### **SystemVerilog**

```
virtual class vmm_tlm_port_base#(type D=vmm_data, type P =
vmm_tlm) extends vmm_tlm_base;
```

#### **Description**

This is an abstract base class for all TLM2.0 transport ports. This class has the methods that are required by all TLM2.0 transport port implementations. Any user defined port must be extended from this base class.

Argument D is the type of the transaction object the port services. The default type is vmm\_data. Argument P is the type of the phasing class. The default value is vmm\_tlm.

# function vmm\_tlm\_port\_base::new

Constructor of port base class

# **SystemVerilog**

function new(vmm object parent, string name);

# **Description**

Set the parent if the base class extends vmm\_object. Set the name of the instance.

#### function vmm\_tlm\_port\_base::tlm\_bind

Binds the TLM port to the TLM export passed as an argument.

### **SystemVerilog**

```
function void tlm_bind(vmm_tlm_export_base\#(D,P)) peer, int id = -1);
```

### **Description**

Binds the TLM port to the TLM export. A port can have only one binding, though multiple bindings are allowed for exports. It is an error to bind a port that already has a binding.

This method adds the current port descriptor to the bindings list of *peer*. Calling port.tlm\_bind(export,id) is equivalent to export.tlm\_bind(port,id) and the binding can be done either way. It will be an error if both calls are made as the port allows only one binding.

The second argument, *id*, is used to distinguish between multiple ports that bind to the same export. The *id* field is used by the export. If a positive *id* is supplied then it must be unique for that export. It is an error if a positive *id* already used by the export is supplied. If no *id* or a negative *id* is given, then the lowest available unique positive *id* is automatically assigned. This *id* is passed as an argument of the transport method implemented in the exports parent.

```
class producer extends vmm_xactor;
   vmm_tlm_b_transport_port#(producer) b_port =
        new(this,"producer port");
endclass

class consumer extends vmm_xactor;
   vmm_tlm_b_transport_export#(consumer) b_export =
        new(this,"consumer export");
endclass

class my_env extends vmm_env;
   producer p[4];
```

```
consumer c;

function build();
  consumer c = new();
  foreach(p[i]) begin
      p[i] = new();
      p[i].b_port.tlm_bind(c.b_export, i);
  end
  endfunction
endclass
```

### function vmm\_tlm\_port\_base::tlm\_unbind

Remove the existing port binding.

### **SystemVerilog**

```
function void tlm_unbind();
```

### **Description**

Set the port binding to null. Also removes the current port descriptors binding from the export that the port is bound to. A warning is issued if a binding does not exist for this port.

This method can be used to dynamically change existing bindings for a port.

```
class my env extends vmm env;
   producer p1;
   consumer c1, c2;
   function build();
      pl.b port.tlm bind(cl.b export);
   endfunction
endclass
program test();
   my env env = new();
   initial begin
      env.build();
      env.run();
      #5000;
      env.p1.b port.tlm unbind();
      env.p1.b port.tlm bind(c2.b export);
      env.wait for end();
   end
endprogram
```

### function vmm\_tlm\_port\_base::get\_peer

Get the binding for the port.

#### **SystemVerilog**

```
function vmm tlm export base#(D,P) get peer();
```

### **Description**

Returns the export bound to the current port. Null is returned if the port does not have a binding.

```
class producer extends vmm_xactor;
   vmm_tlm_b_transport_port#(producer) b_port;

function display_my_id();
   vmm_tlm_export_base peer;
   peer = this.b_port.get_peer();
   $display("My id = %d",peer.get_peer_id(this);
   endfunction
endclass
```

### function vmm\_tlm\_port\_base::get\_peer\_id()

Get the id of this port for its binding

#### **SystemVerilog**

```
function int get peer id();
```

#### **Description**

Gets the id of this port with respect to its export binding. If port is not bound -1 is returned.

```
class my_env extends vmm_env;
  producer p1,p2;
  consumer c1;

function build();
  p1.b_port.tlm_bind(c1.b_export);
  p2.b_port.tlm_bind(c1.b_export);
  int p1_id = p1.b_port.get_peer_id(); //returns 0
  int p2_id = p2.b_port.get_peer_id(); //returns 1
  endfunction
endclass
```

### function vmm\_tlm\_port\_base::tlm\_import

Import a port from an inner level in the hierarchy to an outer level.

#### **SystemVerilog**

```
function void tlm import(vmm tlm port base#(D,P) peer);
```

### **Description**

This is a special port to port binding. It simplifies the binding for hierarchical ports and exports by making the inner port visible to the outer hierarchy. The binding finally resolves to a port-export binding.

The method allows only parent-child ports to be imported. An error is issued if the ports do not share a parent-child relationship. It is an error to import a port that has already been imported. It is an error to import a port that has already been bound.

The method can be called for both parent to child binding and child to parent binding. For this the parent xactors must be derivatives of vmm\_object. If the parent is a vmm\_xactor extension then the vmm\_xactor base class should be underpinned. If the vmm\_xactor is not underpinned or the parent is not a derivative of vmm\_object then only child.port.tlm\_import(parent.port) is permitted. The error checks are not executed and the user must ensure legal connections.

```
class initiator_child extends vmm_xactor;
  vmm_tlm_b_transport_port b_port;
endclass

class initiator_parent extends vmm_subenv;
  vmm_tlm_b_transport_port b_port;
  initiator_child initiator;
  function new();
    initiator = new();
    b_port = new();
    initiator.b_port.tlm_import(this.b_port);
```

```
endfunction
endclass

class target extends vmm_xactor;
   vmm_tlm_b_transport_export b_export;
endclass

class my_env extends vmm_env;
   initiator_parent initiator;
   target target;
   function build();
      initiator.b_port.tlm_bind(target.b_export);
   endfunction
endclass
```

### class vmm\_tlm\_export\_base #(D,P)

This is an abstract base class for all TLM2.0 transport exports. This class has the methods that are required by all TLM2.0 transport export implementations. Any user-defined export must be extended from this base class.

The argument D is the type of the transaction object the export services. The default type is vmm\_data. The argument P is the type of the phasing class. The default value is vmm\_tlm.

#### **SystemVerilog**

```
virtual class vmm_tlm_export_base #(type D = vmm_data, type P =
vmm tlm) extends vmm object;
```

#### **Description**

Set the parent if it's an extension of vmm\_object. Set the name of the instance.

## function vmm\_tlm\_export\_base::new

Constructor of export base class.

### **SystemVerilog**

function new(vmm\_object parent, string name, int max\_binds = 1, int
min binds = 0);

## **Description**

Set the parent if it's an extension of vmm\_object. Set the name of the instance. Set the maximum and minimum bindings allowed for this export.

#### function vmm\_tlm\_export\_base::tlm\_bind

Bind the TLM export to the TLM port passed as an argument.

### **SystemVerilog**

```
function void tlm_bind(vmm_tlm_port_base#(D,P) peer, int id = -1);
```

### **Description**

Bind the TLM export to the supplied port. Multiple bindings are allowed for exports.

This method adds the supplied port descriptor to the bindings list of the export. An error is issued if the supplied port already has a binding.

The second argument, id, is used to distinguish between multiple ports that bind to the same export. If a positive id is supplied then it must be unique for this export. It is an error if a positive id already used by the export is supplied. If no id or a negative id is given then the lowest available positive id is automatically assigned. This id is passed as an argument of the transport method implemented in the exports parent.

```
class my_env extends vmm_env;
  producer p[4];
  consumer c;

function build();
  consumer c = new();
  foreach(p[i]) begin
      p[i] = new();
      c.b_export.tlm_bind(p[i].b_port, i);
  end
  endfunction
endclass
```

#### function vmm\_tlm\_export\_base::tlm\_unbind

Remove an existing binding of the export.

### **SystemVerilog**

```
function void tlm_unbind(vmm_tlm_port_base#(D,P) peer = null, int id
= -1);
```

### **Description**

Remove the binding supplied as a peer or id from the list of bindings for this export. Also removes the binding of this export with the connected port.

If the supplied peer is not null then the binding of the peer is removed. An error is issued if the supplied peer is not bound to this export.

If the supplied peer is null and the supplied id is a positive number then the binding to the port with the supplied id is removed. An error is issued if there is no binding with the supplied positive id.

If the supplied peer is null and the supplied id negative then all bindings for this export are removed.

On unbinding, the id of the unbound port becomes available for reuse.

```
class my_env extends vmm_env;
  producer p1;
  consumer c1, c2;

  function build();
    p1.b_port.tlm_bind(c1.b_export);
  endfunction

program test();
  my_env env = new();
  initial begin
    env.build();
```

```
env.run();
#5000;
env.c1.b_export.tlm_unbind(p1.b_port);
env.c2.b_export.tlm_bind(p1.b_port);
env.wait_for_end();
end
endprogram
```

### function vmm\_vmm\_tlm\_port\_base::get\_peer

Get the binding for the port.

#### **SystemVerilog**

```
function vmm tlm port base\#(D,P) get peer(int id = -1);
```

# **Description**

Returns the port bound to the current export with the specified id. Null is returned if the port does not have a binding with the specified id. If only one binding exists for the export then the handle to be binding is returned without considering the id value passed.

```
class consumer extends vmm_xactor;
  vmm_tlm_b_transport_export#(consumer) b_export;
  function display_my_id();
    vmm_tlm_port_base peer;
    peer = this.b_export.get_peer(0);
    $display("My id = %d",peer.get_peer_id();
    endfunction
endclass
```

### function vmm\_tlm\_port\_base::get\_peer\_id()

Get the id of this port for its binding

#### **SystemVerilog**

```
function int get_peer_id(vmm_tlm_port_base#(D,P) peer);
```

### **Description**

Gets the binding id of the specified port bound to this export. If the specified port is not bound to this export, -1 is returned.

```
class my_env extends vmm_env;
  producer p1,p2;
  consumer c1;

function build();
  p1.b_port.tlm_bind(c1.b_export);
  p2.b_port.tlm_bind(c1.b_export);
  int p1_id = c1.b_export.get_peer_id(p1.b_port);
  int p2_id = c1.b_export.get_peer_id(p2.b_port);
  endfunction
endclass
```

### function vmm\_tlm\_export\_base::get\_n\_peers

Return the number of export bindings.

### **SystemVerilog**

```
function int get n peers();
```

### **Description**

Returns the number of port export bindings as set with the tlm\_bind() method.

### function vmm\_tlm\_export\_base::get\_peers

Get the list of all bindings of the export.

#### **SystemVerilog**

```
function void get_peers(vmm_tlm_port_base#(D,P) peers[$]);
```

#### **Description**

Return the queue of bindings of the export in the specified queue.

```
class consumer extends vmm_xactor;
  vmm_tlm_b_transport_export#(consumer) b_export;
  function display_connections();
    vmm_tlm_port_base q[$];
    b_export.get_peers(q);
    foreach(q[i])
    $display("Binding[%0d] %s",i, q[i].get_object_name() );
    endfunction
endclass
```

### function vmm\_tlm\_export\_base::tlm\_import

Import an export from an inner level in the hierarchy to an outer level

### **SystemVerilog**

```
function void tlm_import(vmm_tlm_export_base#(D,P) peer);
```

### **Description**

This is a special way of exporting bindings. It simplifies the binding for hierarchical exports by making the inner export visible to the outer hierarchy. The binding finally resolves to a port-export binding. The method allows only parent-child exports to be imported. An error is issued if the exports do not share a parent-child relationship. It is an error to import an export that has already been imported. It is an error to import an export that has already been bound. The method can be called for both parent to child bindings and child to parent bindings. For this the parent xactors must be derivatives of vmm\_object. If the parent is a vmm\_xactor extension, then the vmm\_xactor base class should be underpinned. If the vmm\_xactor is not underpinned, or the parent is not a derivative of vmm\_object, then only child.export.tlm\_import(parent.export) is permitted. The error checks are not executed and the user must ensure legal connections.

```
class target_child extends vmm_xactor;
  vmm_tlm_b_transport_export b_export;
endclass

class target_parent extends vmm_subenv;
  vmm_tlm_b_transport_export b_export;
  target_child target;
  function new();
    target = new();
    b_export = new();
    target.b_export.tlm_import(this.b_export);
  endfunction
endclass
```

### class vmm\_tlm\_b\_transport\_port#(T,D,P)

Base class for modeling blocking transport port.

### **SystemVerilog**

```
class vmm_tlm_b_transport_port #(type T = vmm_xactor, type D =
vmm_data, type P = vmm_tlm) extends vmm_tlm_port_base#(D,P);
```

### **Description**

Class providing the blocking transport port. The parameter type T is the class instantiating the transport port. This defaults to vmm\_xactor. The parameter D is the data type of the transaction the port services. The default is vmm\_data. The parameter type P is the phase class for this port. The default type is vmm\_tlm.

The port can be bound to one export. A warning is issued if the port is left unbound.

There is no backward path for the blocking transport.

### function vmm\_tlm\_b\_transport\_port::new

Constructor for blocking transport port class.

### **SystemVerilog**

```
function new(vmm object parent, string name);
```

### **Description**

Sets the parent and instance name of the blocking transport port.

```
class producer extends vmm_xactor;
   vmm_tlm_b_transport_port#(producer) b_port;
   function new();
     this.b_port = new(this,"producer port");
   endfunction
endclass
```

# task vmm\_tlm\_b\_transport\_port::b\_transport

TLM task for blocking transport.

### **SystemVerilog**

```
task b transport(D trans, P ph = null, int delay = -1);
```

### **Description**

TLM task for blocking transport. Invoke the b\_transport method of the bounded export. The 1<sup>st</sup> argument is a handle of the transaction object, the 2nd argument is a handle to the phase class. Argument delay is the timing annotation.

```
class producer extends vmm_xactor;
  vmm_tlm_b_transport_port#(producer) b_port;
  task main();
    my_data tr;
    while(1) begin
        tr = new();
        this.b_port.b_tranport(tr);
        $display("Transaction Completed");
    end
  endtask
endclass
```

### class vmm\_tlm\_b\_transport\_export#(T,D,P)

Blocking transport export class.

Any class instanatiating this blocking transport export must provide an implementation of the b\_transport task.

### **SystemVerilog**

```
class vmm_tlm_b_transport_export#(type T = vmm_xactor, type D =
vmm_data , type P = vmm_tlm) extends vmm_tlm_export_base#(D,P);
```

### **Description**

Class providing the blocking transport export. The parameter type T is the class instantiating the transport export. This defaults to vmm\_xactor. The parameter D is the data type of the transaction the export services. The default is vmm\_data. The parameter type P is the phase class for this export. The default type is vmm\_tlm.

The export can be bound to multiple ports upto the maximum bindings specified in the constructor of this class.

### function vmm\_tlm\_b\_transport\_export::new

Constructor of blocking transport export class.

## **SystemVerilog**

```
function new(T parent, string name, int max_binds = 1 , int
min binds = 0);
```

### **Description**

Set the parent and instance name of the blocking transport export. Sets the maximum and minimum bindings allowed for this export. The default value of maximum bindings is 1 and the minimum binding is 0. An error is issued during tlm\_bind if the current binding exceeds the maximum allowed bindings for the export. An error is issued during elaboration if the export does not have the minimum number of specified bindings.

```
class consumer extends vmm_xactor;
  vmm_tlm_b_transport_export#(consumer) b_export;
  function new();
    super.new();
    this.b_export = new(this,"consumer export",5,1);
  endfunction
endclass
```

### task vmm\_tlm\_b\_transport\_export::b\_transport

Blocking transport method of the export.

### **SystemVerilog**

```
task b_transport(int id = -1, D trans, P ph =null , input int delay = -1);
```

## **Description**

Blocking transport task of the transport export. This task is internally called by the bound transport port. This task calls the b\_transport method of parent transactor it is instantiated in.

### macro `vmm\_tlm\_b\_transport\_export(SUFFIX)

Short hand macro to create unique blocking transport exports. This is required if more than one export is bound in a target transactor.

### **SystemVerilog**

```
`vmm tlm b transport export(SUFFIX)
```

### **Description**

This macro creates a uniquified vmm\_tlm\_b\_transport\_export class with the SUFFIX appended to the class name vmm\_tlm\_b\_transport\_export. The class with the name vmm\_tlm\_b\_transport\_exportSUFFIX is created in the scope where the macro is called.

This macro is required if there are multiple instances of the vmm\_tlm\_b\_transport\_export and each requires a unique implementation of the b\_transport task in the parent transactor.

The b\_transport methods in the parent transactor must be uniquified using the same SUFFIX to b\_transport.

Alternatively, if multiple ports need to service the parent transactor then a single export with multiple bindings using unique ids can be used in place of the macro. The single b\_transport method can be programmed to serve the various ports depending on the id.

```
trans.display("From export1");
   endtask
   task b transport 2 (int id = -1, vmm data trans,
                      vmm tlm ph=null, int delay = -1);
      trans.display("From export2");
   endtask
endclass
class producer extends vmm xactor;
   vmm tlm b transport port#(producer) b port;
endclass
class my env extends vmm env;
   producer p1,p2;
   consumer c1;
   function build();
      c1.b export1.tlm bind(p1.b port);
      c1.b export2.tlm bind(p2.b port);
   endfunction
endclass
```

### class vmm\_tlm\_nb\_transport\_fw\_port#(T,D,P)

Non-blocking transport port for the forward path.

### **SystemVerilog**

```
class vmm_tlm_nb_transport_fw_port #(type T = vmm_xactor, type D =
vmm_data, type P = vmm_tlm) extends vmm_tlm_port_base#(D,P);
```

### **Description**

Class providing the non-blocking forward transport port. Transactions originating from the producer are sent on the forward path using this non-blocking transport port. The parameter type T is the class instantiating the transport port. This defaults to vmm\_xactor. The parameter D is the data type of the transaction the port services. The default is vmm\_data. The parameter type P is the phase class for this port. The default type is vmm\_tlm.

The port can be bound to one export. A warning is issued if the port is left unbound.

### function vmm\_tlm\_nb\_transport\_fw\_port::new

Constructor of non-blocking forward transport port class.

### **SystemVerilog**

```
function new(vmm_object parent, string name);
```

### **Description**

Set the parent and instance name of the non-blocking forward transport port.

```
class producer extends vmm_xactor;
   vmm_tlm_nb_transport_fw_port#(producer) nb_port;
   function new();
     this.nb_port = new(this,"producer port");
   endfunction
endclass
```

### function vmm\_tlm\_nb\_transport\_fw\_port::nb\_transport\_fw

Non-blocking forward transport function. The initiator transactor initiating this transport port should call the nb\_transport\_fw method of the transport port.

### **SystemVerilog**

```
function vmm_tlm::sync_e nb_transport_fw(D trans, P ph = null, int
delay = -1);
```

## **Description**

Call the nb\_transport\_fw method of the bound export. The argument trans is a handle of the transaction object, ph is a handle of the phase class and delay is the timing annotation.

The user must ensure that delay is provided in the loop where this non-blocking function is being called.

```
class producer extends vmm_xactor;
  vmm_tlm_nb_transport_port#(producer) nb_port;
  task main();
    my_data tr;
    while(1) begin
        tr = new();
        this.nb_port.nb_tranport_fw(tr);
    #5;
    end
    endtask
endclass
```

### class vmm\_tlm\_nb\_transport\_fw\_export#(T,D,P)

Non-blocking forward transport export class.

### **SystemVerilog**

```
class vmm_tlm_nb_transport_fw_export#(type T = vmm_xactor, type D =
vmm_data , type P = vmm_tlm) extends vmm_tlm_export_base#(D,P);
```

### **Description**

Class providing the non-blocking forward transport export. The parameter type T is the class instantiating the transport export. This defaults to vmm\_xactor. The parameter D is the data type of the transaction the export services. The default is vmm\_data. The parameter type P is the phase class for this export. The default type is vmm\_tlm.

The export can be bound to multiple ports upto the max bindings specified in the constructor of this class.

### function vmm\_tlm\_nb\_transport\_fw\_export::new

Constructor of non-blocking forward transport export class. Any class instantiating this non-blocking export must provide an implementation of the nb\_transport\_fw function.

### **SystemVerilog**

```
function new(T parent, string name, int max_binds = 1 , int
min_binds = 0);
```

### **Description**

Set the parent and instance name of the blocking transport export. Sets the maximum and minimum bindings allowed for this export. The default value of maximum bindings is 1 and minimum binding is 0. An error is issued during tlm\_bind if the current binding exceeds the maximum allowed bindings for the export. An error is issued during elaboration if the export does not have the minimum number of specified bindings.

```
class consumer extends vmm_xactor;
  vmm_tlm_nb_transport_fw_export#(consumer) nb_export;
  function new();
    super.new();
    this.nb_export = new(this,"consumer export",5,1);
  endfunction
endclass
```

### function vmm\_tlm\_nb\_transport\_fw\_export::nb\_transport\_fw

Non-blocking transport method of the export.

### **SystemVerilog**

```
function vmm_tlm::sync_e nb_transport_fw(int id = -1, D trans, P ph
=null , input int delay = -1);
```

### **Description**

Non-blocking transport function of the transport export. This function is internally called by the bound transport port. This function calls the b\_transport method of parent transactor it is instantiated in. If the export is bound to multiple ports then the peer can be distinguished using the id field passed to the nb\_transport\_fw method.

```
class consumer extends vmm_xactor;
   vmm_tlm_nb_transport_fw_export nb_export;
   function vmm_tlm::sync_e nb_transport_fw(int id = -1,
        vmm_data trans,vmm_tlm ph = null, int delay = -1);
        trans.display("From consumer");
        return vmm_tlm::TLM_COMPLETED;
   endfunction
endclass
```

### macro `vmm\_tlm\_nb\_transport\_fw\_export(SUFFIX)

Shorthand macro to create unique instances of non-blocking forward transport export. This is useful if multiple exports are required in the same target transactor.

### **SystemVerilog**

```
`vmm tlm nb transport fw export(SUFFIX)
```

### **Description**

This macro creates a uniquified vmm\_tlm\_nb\_transport\_fw\_export class with the SUFFIX appended to the class name vmm\_tlm\_nb\_transport\_fw\_export. The class with the name vmm\_tlm\_nb\_transport\_fw\_exportSUFFIX is created in the scope where the macro is called.

This macro is required if there are multiple instances of the vmm\_tlm\_nb\_transport\_fw\_export and each requires a unique implementation of the nb\_transport\_fw task in the parent transactor.

The nb\_transport\_fw methods in the parent transactor must be uniquified using the same SUFFIX to nb\_transport\_fw.

Alternatively, if multiple ports need to service the parent transactor then a single export with multiple bindings using unique ids can be used in place of the macro. The single nb\_transport\_fw method can be programmed to serve the various ports depending on the id.

```
trans, vmm tlm ph=null, int delay = -1);
      trans.display("From export1");
   endfunction
   task nb transport fw 2 (int id = -1, vmm data trans,
                       vmm tlm ph=null, int delay = -1);
      trans.display("From export2");
   endtask
endclass
class producer extends vmm xactor;
   vmm tlm nb transport fw port#(producer) nb port;
endclass
class my env extends vmm env;
   producer p1,p2;
   consumer c1;
   function build();
      c1.nb export1.tlm bind(p1.nb port);
      c1.nb export2.tlm bind(p2.nb port);
   endfunction
endclass
```

### class vmm\_tlm\_nb\_transport\_bw\_port#(T,D,P)

Non-blocking transport port for the backward path.

### **SystemVerilog**

```
class vmm_tlm_nb_transport_bw_port #(type T = vmm_xactor, type D =
vmm_data, type P = vmm_tlm) extends vmm_tlm_port_base#(D,P);
```

### **Description**

Class providing the non-blocking backward transport port. Transactions received from the producer on the forward path are sent back to the producer on the backward path using this non-blocking transport port. The parameter type T is the class instantiating the transport port. This defaults to vmm\_xactor. The parameter D is the data type of the transaction the port services. The default is vmm\_data. The parameter type P is the phase class for this port. The default type is vmm\_tlm.

The port can be bound to one export. A warning is issued if the port is left unbound.

### **Example**

TBD

### function vmm\_tlm\_nb\_transport\_bw\_port::new

Constructor of non-blocking backward transport port class.

### **SystemVerilog**

```
function new(vmm object parent, string name);
```

### **Description**

Sets the parent and instance name of the non-blocking backward transport port.

```
class consumer extends vmm_xactor;
  vmm_tlm_nb_transport_fw_export#(consumer) nb_export;
  vmm_tlm_nb_transport_bw_port#(producer)nb_port ;
  function new();
    this.nb_port = new(this,"consumer port");
  endfunction
endclass
```

### function vmm\_tlm\_nb\_transport\_bw\_port::nb\_transport\_bw

Non-blocking backward transport function. The target transactor instantiating this transport port should call the nb\_transport\_bw method of the transport port.

### **SystemVerilog**

```
function vmm_tlm::sync_e nb_transport_bw(D trans, P ph = null, int
delay = -1);
```

## **Description**

Non-blocking transport function of the port. Calls the nb\_transport\_bw method of the bound export. The argument trans is a handle of the transaction object, ph is a handle of the phase class and delay is the timing annotation.

```
class consumer extends vmm_xactor;
  vmm_tlm_nb_transport_bw_port#(consumer) nb_port;
  my_trans current_trans;
  task main();
    while(1) begin
       this.nb_port.nb_tranport_bw(current_trans);
    #5;
  end
  endtask
endclass
```

### class vmm\_tlm\_nb\_transport\_bw\_export#(T,D,P)

Non-blocking backward transport export class.

### **SystemVerilog**

```
class vmm_tlm_nb_transport_bw_export#(type T = vmm_xactor, type D =
vmm_data , type P = vmm_tlm) extends vmm_tlm_export_base#(D,P);
```

### **Description**

Class providing the non-blocking backward transport export. This class should be instantiated in the initiator transactor which instantiates a non-blocking forward port. The transactions sent from this transactor on the forward path can be received by the transactor on the backward path through this backward export.

The parameter type T is the class instantiating the transport export. This defaults to vmm\_xactor. The parameter D is the data type of the transaction the export services. The default is vmm\_data. The parameter type P is the phase class for this export. The default type is vmm\_tlm.

The export can be bound to multiple ports upto the max bindings specified in the constructor of this class.

### **Example**

TBD

### function vmm\_tlm\_nb\_transport\_bw\_export::new

Constructor of non-blocking backward transport export class. Any class instantiating this non-blocking export must provide an implementation of the nb\_transport\_bw function.

### **SystemVerilog**

```
function new(T parent, string name, int max_binds = 1 , int
min binds = 0);
```

## **Description**

Sets the parent and instance name of the blocking transport export. Sets the maximum and minimum bindings allowed for this export. The default value of maximum bindings is 1 and minimum bindings is 0. An error is issued during tlm\_bind if the current binding exceeds the maximum allowed bindings for the export. An error is issued during elaboration if the export does not have the minimum number of specified bindings.

```
class producer extends vmm_xactor;
  vmm_tlm_nb_transport_bw_export#(producer) nb_export;
  vmm_tlm_nb_transport_fw_port#(producer)nb_port;
  function new();
    super.new();
    this.nb_export = new(this,"consumer export",5,1);
  endfunction
endclass
```

### function vmm\_tlm\_nb\_transport\_bw\_export::nb\_transport\_fw

Non-blocking transport method of the export.

### **SystemVerilog**

```
function vmm_tlm::sync_e nb_transport_bw(int id = -1, D trans, P ph
=null , input int delay = -1);
```

### **Description**

Non-blocking transport function of the transport export. This function is internally called by the bound transport port. This function calls the nb\_transport\_bw method of parent transactor it is instantiated in. If the export is bound to multiple ports then the peer can be distinguished using the id field passed to the nb\_transport\_bw method.

```
class producer extends vmm_xactor;
  vmm_tlm_nb_transport_fw_export nb_export;
  function vmm_tlm::sync_e nb_transport_bw(int id = -1,
       vmm_data trans,vmm_tlm ph = null, int delay = -1);
      trans.display("From producer on backward path.");
  endfunction
endclass
```

### macro `vmm\_tlm\_nb\_transport\_bw\_export(SUFFIX)

Shorthand macro to create unique instances of non-blocking backward transport export. This is useful if multiple exports are required in the same initiator transactor.

### **SystemVerilog**

```
`vmm tlm nb transport bw export(SUFFIX)
```

### **Description**

This macro creates a uniquified vmm\_tlm\_nb\_transport\_bw\_export class with the SUFFIX appended to the class name vmm\_tlm\_nb\_transport\_bw\_export. The class with the name vmm\_tlm\_nb\_transport\_bw\_exportSUFFIX is created in the scope where the macro is called.

This macro is required if there are multiple instances of the vmm\_tlm\_nb\_transport\_bw\_export and each requires a unique implementation of the nb\_transport\_bw task in the parent transactor.

The nb\_transport\_bw methods in the parent transactor must be uniquified using the same SUFFIX to nb\_transport\_bw.

Alternatively, if multiple ports need to service the parent transactor then a single export with multiple bindings using unique ids can be used in place of the macro. The single nb\_transport\_bw method can be programmed to serve the various ports depending on the id.

```
trans, vmm tlm ph=null, int delay = -1);
      trans.display("From export1");
   endfunction
   function nb transport bw 2 (int id = -1, vmm data)
                trans, vmm tlm ph=null, int delay = -1);
      trans.display("From export2");
   endfunction
endclass
class consumer extends vmm xactor;
   vmm tlm nb transport bw port#(producer) nb port;
endclass
class my env extends vmm env;
   producer p1;
   consumer c1,c2;
   function build();
      p1.nb export1.tlm bind(c1.nb port);
      p1.nb export2.tlm bind(c2.nb port);
   endfunction
endclass
```

### class vmm\_tlm\_nb\_transport\_port#(T,D,P)

Bidirectional non-blocking port.

### **SystemVerilog**

```
class vmm_tlm_nb_transport_port#(type T = vmm_xactor, type D =
vmm_data, type FW_P = vmm_tlm, type BW_P = FW_P) extends
vmm tlm socket base#(D,FW P);
```

### **Description**

Bi-directional port providing a non-blocking transport port for the forward path and a non-blocking transport export for the backward path in a single transport port.

Only 1-1 binding is allowed for this bi-directional, non-blocking port. The vmm\_tlm\_nb\_transport\_port can only be bound to the vmm\_tlm\_nb\_transport\_export.

The vmm\_tlm\_socket\_base provides all the access methods that are provided by the vmm\_tlm\_port\_base class. The methods available with this class are tlm\_bind, tlm\_unbind, tlm\_import and get\_peer. For detailed descricption of these methods please refer to the vmm\_tlm\_port\_base class.

This class provides non-blocking transport methods for both, the forward path, nb\_transport\_fw and the backward path nb\_transport\_bw.

Any transactor class instantiating this bi-directional port must provide an implementation of the nb\_transport\_bw method and should call the nb\_transport\_fw method of this port.

```
my_trans trans, vmm_tlm ph, int delay);
endfunction
virtual task main();
my_trans tr;
while(1) begin
tr = new();
tr.randomize();
this.nb_port.nb_transport_fw(tr);
#5;
end
endtask
endclass
```

### macro `vmm\_tlm\_nb\_transport\_port(SUFFIX)

Shorthand macro to create unique classes of the bi-directional port. This is useful if multiple vmm\_tlm\_nb\_transport\_port instances are required in the same initiator transactor each having its own implementation of the nb\_transport\_bw method.

### **SystemVerilog**

```
`vmm_tlm_nb_transport_port(SUFFIX)
```

### **Description**

The use model is similar to the shorthand macros provided for the unidirectional non-blocking ports. For details, please refer to the macro description of `vmm\_tlm\_nb\_transport\_fw\_export.

```
class producer extends vmm_xactor;
   `vmm_tlm_nb_transport_port(_1)
   `vmm_tlm_nb_transport_port(_2)
   vmm_tlm_nb_transport_port_1#(producer) nb_port1;
   vmm_tlm_nb_transport_port_2#(producer) nb_port2;
   function vmm_tlm::sync_e nb_transport_bw_1
        (int id=-1,my_trans trans,vmm_tlm ph,int delay);
   endfunction
   function vmm_tlm::sync_e nb_transport_bw_2
        (int id=-1,my_trans trans,vmm_tlm ph,int delay);
   endfunction
endclass
```

### class vmm\_tlm\_nb\_transport\_export#(T,D,P)

Bidirectional non-blocking export.

### **SystemVerilog**

```
class vmm_tlm_nb_transport_export#(type T = vmm_xactor, type D =
vmm_data, type FW_P = vmm_tlm, type BW_P = FW_P) extends
vmm tlm socket base#(D,FW P);
```

### **Description**

Bi-directional export providing non-blocking transport export for the forward path and non-blocking transport port for the backward path in a single transport export.

Only 1-1 binding is allowed for this bi-directional non-blocking export. The vmm\_tlm\_nb\_transport\_export can only be bound to the vmm\_tlm\_nb\_transport\_port.

The vmm\_tlm\_socket\_base provides all the access methods that are provided by the vmm\_tlm\_export\_base class. The methods available with this class are tlm\_bind, tlm\_unbind, tlm\_import and get\_peer. For detailed descricption of these methods please refer to the vmm\_tlm\_port\_exbase class.

This class provides non-blocking transport methods for both, the forward path, nb\_transport\_fw and the backward path nb\_transport\_bw.

Any transactor class instantiating this bi-directional export must provide an implementation of the nb\_transport\_fw method and should call the nb\_transport\_bw method of this export.

### macro `vmm\_tlm\_nb\_transport\_export(SUFFIX)

Shorthand macro to create unique classes of the bi-directional export. This is useful if multiple vmm\_tlm\_nb\_transport\_export instances are required in the same initiator transactor, each having its own implementation of the nb\_transport\_fw method.

### **SystemVerilog**

```
`vmm_tlm_nb_transport_export(SUFFIX)
```

### **Description**

The use model is similar to the shorthand macros provided for the unidirectional non-blocking exports. For details, please refer to the macro description of `vmm\_tlm\_nb\_transport\_fw\_export.

### class vmm\_tlm\_simple\_initiator\_socket#(T,D,P)

Bidirectional socket port providing both blocking and non-blocking paths.

### **SystemVerilog**

### **Description**

Bi-directional socket port providing blocking transport port, non-blocking transport port for the forward path and non-blocking transport export for the backward path in a single transport socket.

Only 1-1 binding is allowed for this bi-directional socket. The vmm\_tlm\_simple\_initiator\_socket can only be bound to the vmm\_tlm\_simple\_target\_socket.

The vmm\_tlm\_socket\_base provides all the access methods that are provided by the vmm\_tlm\_port\_base class. The methods available with this class are tlm\_bind, tlm\_unbind, tlm\_import and get\_peer. For detailed descricption of these methods please refer to the vmm\_tlm\_port\_base class.

This class provides blocking transport method b\_transport, and non-blocking transport methods for both, the forward path, nb\_transport\_fw and the backward path nb\_transport\_bw.

Any transactor class instantiating this bi-directional socket must provide an implementation of the nb\_transport\_bw method and should call either or both the b\_transport and nb\_transport\_fw methods of this socket.

### macro `vmm\_tlm\_simple\_initiator\_socket(SUFFIX)

Shorthand macro to create unique classes of the bi-directional socket. This is useful if multiple vmm\_tlm\_simple\_initiator\_socket instances are required in the same initiator transactor, each having its own implementation of the nb\_transport\_bw method.

### **SystemVerilog**

```
`vmm_tlm_simple_initiator_socket(SUFFIX)
```

### **Description**

The use model is similar to the shorthand macros provided for the unidirectional non-blocking ports. For details, please refer to the macro description of `vmm\_tlm\_nb\_transport\_fw\_export.

```
class producer extends vmm_xactor;
   `vmm_tlm_simple_initiator_socket(_1)
   `vmm_tlm_simple_initiator_socket(_2)
   vmm_tlm_simple_initiator_socket_1#(producer) s1;
   vmm_tlm_simple_initiator_socket_2#(producer) s2;
   function vmm_tlm::sync_e nb_transport_bw_1
        (int id=-1,my_trans trans,vmm_tlm ph,int delay);
   endfunction
   function vmm_tlm::sync_e nb_transport_bw_2
        (int id=-1,my_trans trans,vmm_tlm ph,int delay);
   endfunction
endclass
```

### class vmm\_tlm\_simple\_target\_socket#(T,D,P)

Bidirectional socket export providing both blocking and non-blocking paths.

### **SystemVerilog**

### **Description**

Bi-directional socket export providing blocking transport export, nonblocking transport export for the forward path and non-blocking transport port for the backward path in a single transport socket.

Only 1-1 binding is allowed for this bi-directional socket. The vmm\_tlm\_simple\_target\_socket can only be bound to the vmm\_tlm\_simple\_initiator\_socket.

The vmm\_tlm\_socket\_base provides all the access methods that are provided by the vmm\_tlm\_port\_base class. The methods available with this class are tlm\_bind, tlm\_unbind, tlm\_import and get\_peer. For detailed descricption of these methods please refer to the vmm\_tlm\_port\_base class.

This class provides blocking transport method b\_transport, and non-blocking transport methods for both, nb\_transport\_fw for the forward path, and nb\_transport\_bw for the backward path.

Any transactor class instantiating this bi-directional socket must provide an implementation of the nb\_transport\_fw and b\_transport methods and should call nb\_transport\_bw method of this socket for the backward path.

```
class consumer extends vmm_xactor;

vmm_tlm_simple_target_socket#(consumer) nb_export =

VMM 1.2 - Reference Guide Page 251
```

#### macro `vmm\_tlm\_simple\_target\_socket(SUFFIX)

Shorthand macro to create unique classes of the bi-directional socket. This is used if multiple vmm\_tlm\_simple\_target\_socket instances are required in the same target transactor, each having its own implementation of the nb\_transport\_bw method.

# **SystemVerilog**

```
`vmm tlm nb simple target socket(SUFFIX)
```

# **Description**

The use model is similar to the short hand macros provided for the unidirectional exports. For details, please refer to the macro description of <a href="mailto:\mathbb{\text{vmm\_tlm\_nb\_transport\_fw\_export."}} the short hand macros provided for the unidirectional exports."

```
class consumer extends vmm xactor;
   `vmm tlm simple target socket( 1)
   `vmm tlm simple target socket(2)
    vmm tlm simple target socket 1#(producer) soc1;
    vmm tlm simple target socket 2#(producer) soc2;
    function vmm tlm::sync e nb transport fw 1
      (int id=-1, my trans trans, vmm tlm ph, int delay);
    endfunction
    function vmm tlm::sync e nb transport fw 2
      (int id=-1, my trans trans, vmm tlm ph, int delay);
    endfunction
    task b transport 1(int id=-1, my trans trans,
                               vmm tlm ph, int delay);
    endfunction
    task b transport 2(int id=-1, my trans trans,
                               vmm tlm ph, int delay);
```

endfunction endclass

#### class vmm\_tlm\_analysis\_port#(T,D,P)

Analysis ports are useful to broadcast transactions to observers like scoreboards and functional coverage models. Analysis ports can be bound to any number of observers through the observers analysis export.

The analysis port calls the write method of all the observers bound to it.

# **SystemVerilog**

```
class vmm_tlm_analysis_port#(type T = vmm_xactor, type D =
vmm data,) extends vmm tlm analysis port base#(D);
```

# **Description**

The analysis port can be instantiated in any transactor class that wishes to broadcast the transaction object to the connected observers.

Any number of bindings are allowed for the analysis port. The analysis port calls the write methods of the connected analysis exports, which in turn execute the write methods of their respective parent components.

The vmm\_tlm\_analysis\_port\_base provides all the access methods that are provided by the vmm\_tlm\_port\_base class. The methods provided by the vmm\_tlm\_analysis\_port\_base are get\_peers, get\_n\_peers, get\_peer\_id, get\_peer, tlm\_bind, tlm\_unbind, tlm\_import. For details on these access methods, please refer to the description provided in the vmm\_tlm\_port\_base class.

#### class vmm\_tlm\_analysis\_export#(T,D,P)

Analysis exports are used by observer components that implement a write method to receive broadcast transactions from other components that instantiate the vmm\_tlm\_analysis\_port. Analysis exports can be bound to any number of analysis ports as specified in the constructor of the analysis export. The different analysis ports connected to this export can be distinguished using the peer id of the analysis port.

The analysis export implements the write method which is called by the analysis port(s) bound to this export.

#### **SystemVerilog**

```
class vmm_tlm_analysis_export#(type T = vmm_xactor, type D =
vmm data,) extends vmm tlm analysis export base#(D);
```

# **Description**

The analysis export can be instantiated in a component class that wishes to receive broadcast transaction objects from other components.

The vmm\_tlm\_analysis\_export\_base provides all the access methods that are provided by the vmm\_tlm\_export\_base class. The methods provided by the vmm\_tlm\_analysis\_port\_base are get\_peers, get\_n\_peers, get\_peer\_id, get\_peer, tlm\_bind, tlm\_unbind, tlm\_import. For details on these access methods, please refer to the description provided in the vmm\_tlm\_export\_base class. Methods to get and set the minimum and maximum bindings for the port are also provided.

#### Available methods are:

#### macro `vmm\_tlm\_analysis\_export(SUFFIX)

Shorthand macro to create unique class names of the analysis export. This is used if multiple vmm\_tlm\_analysis\_export instances are required in the same observer class each having its own implementation of the write method.

# **SystemVerilog**

```
`vmm tlm analysis export(SUFFIX)
```

# **Description**

The use model is similar to the shorthand macros provided for the unidirectional exports. For details, please refer to the macro description of `vmm\_tlm\_nb\_transport\_fw\_export.

# **RAL updates**

All *vmm\_ral* classes will be based on vmm\_object as they do not need to be phased. The top-level *vmm\_ral\_block\_or\_sys* object instances are specified as the roots of the RAL namespace.

The specified arguments ...(..., string fname = "", int lineno = 0) are following methods and use in any error message issued by these methods.

```
vmm mam::reserve region();
vmm mam::request region();
vmm mam region::read();
vmm mam region::write();
vmm mam region::burst read();
vmm mam region::burst write();
vmm mam region::peek();
vmm mam region::poke();
vmm ral access::read();
vmm ral access::write();
vmm ral access::burst read();
vmm ral access::burst write();
vmm ral access::read by name();
vmm ral access::write by name();
vmm ral access::read mem by name();
vmm ral access::write mem by name();
vmm ral block or sys::update();
vmm ral block or sys::mirror();
vmm ral field/mem/reg/vfield/vreg::read();
vmm ral field/mem/reg/vfield/vreg::write();
vmm ral field/mem/reg/vfield/vreg::peek();
vmm ral field/mem/reg/vfield/vreg::poke();
vmm ral field/mem/reg::mirror();
vmm ral field/mem/reg::append callback();
vmm ral field/mem/reg::prepend callback();
vmm ral mem::burst read();
vmm ral mem::burst write();
vmm ral mem/reg::set frontdoor();
vmm ral mem/reg::set backdoor();
vmm ral field/req::predict();
 VMM 1.2 - Reference Guide
```

```
vmm_ral_field/reg::set();
vmm_ral_field/reg::get();
vmm_ral_mem/reg_frontdoor::read();
vmm_ral_mem/reg_frontdoor::write();
vmm_ral_mem_frontdoor::burst_read();
vmm_ral_mem_frontdoor::burst_write();
```

#### vmm\_ral\_block\_or\_sys::get\_n\_tops();

Return the number of top-level block or system RAL models.

# **SystemVerilog**

```
static function int vmm ral block or sys::get n tops();
```

# **Description**

The number of tops depends upon the way it is instantiated in the env. If a ral block has no parent then it is considered as top.

#### vmm\_ral\_block\_or\_sys::get\_top

Return the specified top-level block or system RAL model.

# **SystemVerilog**

```
static function vmm_ral_block_or_sys
vmm_ral_block_or_sys::get_top(int
n = 0);
```

# **Description**

This returns the specified top-level block or system RAL model.

```
ral_sys_dut ral_model = new;
vmm_log log = new("prog_blk","test");
vmm_ral_access acc = new();
vmm_ral_reg regs[];
vmm_ral_block_or_sys my_ral;
initial begin
   acc.set_model(ral_model);

my_ral = ral_model.get_top(2);
   $display("2nd top is %s",my_ral.get_name());
```

# vmm\_rw::HAS\_X

Add to the *vmm\_rw::status\_e* type.

# **SystemVerilog**

vmm\_rw::status\_e;

# **Scoreboard Updates**

The following modification has been made to the datastream scoreboard to take advantage of the new VMM 1.2 features. The interface to the datastream scoreboard compile-time type checked. Additional methods are added to handle parameterized types.

#### class vmm\_sb\_ds

Datastream scoreboard class with parameters for input and expect data types.

# **SystemVerilog**

```
class vmm_sb_ds#(type INP = vmm_data, type EXP = INP);
```

# **Description**

This class implements a generic data stream scoreboard which accepts parameters for the input and output packet types. A single instance of this class is used to check the proper transformation, multiplexing and ordering of multiple data streams. The Packet types INP and EXP can be vmm\_data derivatives or non vmm\_data extensions.

#### function vmm\_sb\_ds::inp\_stream\_id

Return the stream identifier for an INP packet.

#### **SystemVerilog**

```
virtual function int vmm sb ds::inp stream id(INP pkt);
```

# **Description**

This method returns a non-negative stream identifier corresponding to the specified packet which is of INP kind. This method can be used to determine the stream a packet belongs to based on the packet's content, such as source or destination address. This method is used by the insert and expect methods of the scoreboard if these methods are called with negative inp\_stream\_id.

```
virtual function int inp_stream_id(apb_mst_trans pkt);
   apb_mst_trans tr;
   tr = pkt;
   return tr.master_id;
endfunction
```

#### function vmm\_sb\_ds::exp\_stream\_id

Return the stream identifier for an EXP packet.

# **SystemVerilog**

```
virtual function int vmm sb ds::exp stream id(EXP pkt);
```

# **Description**

This method returns a non-negative stream identifier corresponding to the specified packet which is of EXP kind. This method can be used to determine the stream a packet belongs to based on the packet's content, such as source or destination address. This method is used by the insert and expect methods of the scoreboard if these methods are called with negative exp\_stream\_id.

```
virtual function int exp_stream_id(apb_slv_trans pkt);
  if(pkt.addr[0] == 0)
     return 0;
  else
    return 1;
endfunction
```

#### function vmm\_sb\_ds::inp\_insert

Insert a packet of INP type into the scoreboard.

# **SystemVerilog**

# **Description**

This method inserts the specified packet of INPUT type into the scoreboard and returns TRUE if the insertion was successful. The packet pkt is considered to be a stimulus packet and will be transformed by calling the vmm\_sb\_ds::transform() method and stored in the scoreboard to compare with an EXP packet when the expect method is called.

#### function vmm\_sb\_ds::exp\_insert

Insert a packet of EXP type into the scoreboard.

# **SystemVerilog**

# **Description**

This method inserts the specified packet which is of EXP kind into the scoreboard and returns TRUE if the insertion was successful. The packet pkt is considered a stimulus packet and will stored in the scoreboard to compare with an EXP packet when the expect method is called.

#### function vmm\_sb\_ds::inp\_remove

Remove a packet of INP type from the scoreboard.

# **SystemVerilog**

# **Description**

This method removes the specified packet of INP type from the scoreboard and returns one if the corresponding packet was successfully found in the scoreboard and removed. Zero is returned if the packet is not found in the scoreboard for the specified stream\_id.

#### function vmm\_sb\_ds::exp\_remove

Remove a packet of EXP type from the scoreboard.

# **SystemVerilog**

# **Description**

This method removes the specified packet of EXP type from the scoreboard and returns one if the corresponding packet was successfully found in the scoreboard and removed. Zero is returned if the packet is not found in the scoreboard for the specified stream\_id.

#### vmm\_sb\_ds::inp\_ap

VMM TLM analysis export for INP transactions.

# **SystemVerilog**

```
`vmm_tlm_analysis_export(_inp)
  vmm_tlm_analysis_export_inp#(vmm_sb_ds#(INP,EXP),INP) inp_ap;
```

# **Description**

TLM analysis export for data stream scoreboard. This analysis export services the INP data type. To use this export the vmm\_sb\_ds extension should implement the write\_inp method. This analysis export can be bound to an analysis port. The write\_inp method of the vmm\_sb\_ds will get executed when the write method of the bound analysis port is called.

#### vmm\_sb\_ds::exp\_ap

VMM TLM analysis export for EXP transactions.

# **SystemVerilog**

```
`vmm_tlm_analysis_export(_exp)
vmm_tlm_analysis_export_exp#(vmm_sb_ds#(INP,EXP),EXP) exp_ap;
```

# **Description**

TLM analysis export for data stream scoreboard. This analysis export services the EXP data type. To use this export the vmm\_sb\_ds extension should implement the write\_exp method. This analysis export can be bound to an analysis port. The write\_exp method of the vmm\_sb\_ds will get executed when the write method of the bound analysis port is called.