## 1. Minimal Sorting Network

A sorting network is an algorithm for sorting items. Sorting process is performed with a sequence of comparison-exchange operations that are executed in a fixed order. Figure 1 shows a sorting network for four items that are a, b, c and d. The numbers within the circles represent states for each comparison-exchange operation.



Figure 1 Minimal sorting network for four items.

The items, a, b, c and d to be sorted are given at the left end of the horizontal lines. The first vertical line connecting two upper horizontal lines indicates that items a and b are to be compared and exchanged, if necessary, so that the larger one is always at the bottom. This step and the next consecutive three steps cause the largest and smallest items to be routed down and up, respectively. The fifth step ensures that the remaining two items end up in the correct order and therefore correctly sorted output is obtained at the end of the fifth step. A five-step network is known to be minimal for four items (Koza et.al 1998a).

Sorting networks are independent of their inputs in the sense that they always perform the same fixed sequence of comparison-exchange operations. Sorting networks are also more efficient for sorting small numbers of items than the well-known non-oblivious sorting algorithms such as Quicksort (Koza et.al 1998b).

## 2. Minimal Sorting Algorithm

To efficiently sort a small number of items, we neither attempt to directly map a general purpose-sorting algorithm into hardware or use a brute force hardware implementation. Instead, the concept of minimal sorting networks is used (Knuth, 1973), where the principle objective of a Minimum Sorting Algorithm (MSA) is to sort items by using the minimal number of pair wise comparison-exchange operations. In the case of 4 items the minimum number of such operations is five. Table 1 summarises the processing steps of the MSA.

Table 1 Example of 4 item sort using MSN

| Items | Initial<br>Values | $T_1$ | $T_2$ | $T_3$ | T <sub>4</sub> | $T_5$ | Sorted<br>Items |
|-------|-------------------|-------|-------|-------|----------------|-------|-----------------|
| A     | 7                 | 5     |       | 4     |                |       | 4               |
| В     | 5                 | 7     |       |       | 6              | 5     | 5               |
| С     | 6                 |       | 4     | 5     |                | 6     | 6               |
| D     | 4                 |       | 6     |       | 7              |       | 7               |

As an example, consider the case in which the four items take the following values: a(7), b(5), c(6), d(4). Table 1 illustrates the progress of the search for this example. However, from a hardware perspective this is expensive. Because exchange operations of long integer values requires more hardware components. If the index values that are pointing to the corresponding items are used then the implementation will be independent of item value sizes. This process is summarised in Table 2 for 4 items.

Table 2 Example of 4 item sort using MSN and indexed location

| Items | Index<br>Values | $T_1$ | $T_2$ | T <sub>3</sub> | $T_4$ | T <sub>5</sub> | Sorted<br>Items |
|-------|-----------------|-------|-------|----------------|-------|----------------|-----------------|
| 7     | 0               | 1     |       | 3              |       | 3              | 4               |
| 5     | 1               | 0     |       |                | 2     | 1              | 5               |
| 6     | 2               |       | 3     | 1              |       | 2              | 6               |
| 4     | 3               |       | 2     |                | 0     | 0              | 7               |

One way of sorting items using index values can be implemented as given in Figure 2. Here, counters represent fitness values that are the items to be sorted. Each counter has an associated 2-bit address {00, 01, 10, 11}. The contents of counters are loaded into A and B inputs of the comparator in the order given in Figure 1. The main operation in this implementation is the comparison of fitness values A, and B and exchange of corresponding index values, that are represented as a, b, c, and d. If A is greater than B, the output of the comparator is set to true (T), and then the index values of corresponding counters are swapped. F represents false situation and in this case there is no swap. TR is a dummy register that is used during the swap operation of index values. The content of the first value is saved into TR before it is loaded with the new value. The final piece of hardware, state machine, represents the control circuitry responsible for coordinating the entire process (pair wise loading of counter values to the 'm' bit comparator and manipulating the order of the counters' indexes in the registers accordingly). Thus, the contents of registers from a to d following the execution of the sort algorithm indicates the required ascending ordered results.

Although it is not illustrated in Figure 2 the comparator and four m-bit counters are linked by a suitable bus structure. This requires a pair of 4 to 1 multiplexer for each bit of counters, one for A and one for B input of the comparator. It is also possible to use m-bit tri-state bus in place of multiplexers.



Figure 2 Minimum Sorting Network Hardware

## 2.1. Parallel Sorter Design

In sorting algorithm, c and d are compared after a and b comparison. The reason for this is the use of a single comparator. By using an additional comparator and a multiplexer within the logic circuit, two individual discrete comparison steps can be performed at the same time instance in parallel. This new sorting algorithm was realized with a new sorter named as Parallel Sorter. With this modification it is possible to have the shortest response time to sort the fitness cases. The processing states for Parallel Sorter can be seen in Figure 3.



Figure 3 Processing states for Parallel Sorter

As seen in Figure 3 a-b and c-d comparisons (state-1) are performed at the same time in parallel. The comparison results are shown as Comp-X and Comp-Y, respectively. T2, T4 and T6 time instances are used for swap operations according to the comparison results. Swap operation takes place only if the first item is greater than the second. Whether the swap takes place or not, time instances reserved for swap operation are always consumed. Therefore, the total time spent for completing sorting process is always equal to 6 clock cycles. It is also possible to realize a more efficient sorter in terms of time consumption..



Figure 4 Parallel Sorter

Table 3 Transition table for swap function of parallel sorter

| PRESENT | COMP-X |    | COMP-Y |    | NEXT  | NEXT REGISTER |    |    |    |
|---------|--------|----|--------|----|-------|---------------|----|----|----|
| STATE   | INP    | UT | INPUT  |    | STATE | VALUES        |    |    |    |
|         | Ax     | Bx | Ay     | Ву |       | a             | b  | С  | d  |
| 1       | a      | b  | С      | d  | 2     | Bx            | Ax | Ву | Ay |
| 3       | a      | С  | b      | d  | 4     | Bx            | Ву | Ax | Ay |
| 5       |        |    | b      | С  | 6     |               | Ву | Ay |    |

Koza, J.R. (1998a). FPGA98 <u>Evolving Computer Programs using Rapidly Reconfigurable Field-Programable Gate Arrays and Genetic Programming.</u>

Koza, J.R. (1998b). Genetic programming II – automatic discovery of reusable programs. London: The MIT Press

## Cem Hafizoğulları 2016510034

```
library IEEE;
use IEEE.STD_LOGIC_1164.all;
use ieee.numeric_std.all;
use IEEE.STD LOGIC UNSIGNED.ALL;
ENTITY minimal_sort IS
 PORT(
   A i: IN UNSIGNED(2 downto 0);
      B_i : IN UNSIGNED(2 downto 0);
      C_i : IN UNSIGNED(2 downto 0);
      D_i : IN UNSIGNED(2 downto 0);
      A_o : OUT UNSIGNED(2 downto 0);
      B_o : OUT UNSIGNED(2 downto 0);
      C_o : OUT UNSIGNED(2 downto 0);
      D o: OUT UNSIGNED(2 downto 0);
   clk: IN STD_LOGIC);
END minimal_sort;
ARCHITECTURE minimal_sort_a OF minimal_sort IS
 TYPE STATE_TYPE IS (s1, s2, s3);
 SIGNAL state: STATE TYPE;
BEGIN
 PROCESS (A_i, B_i, C_i, D_i, clk)
```

IF (clk'EVENT AND clk = '1') THEN

CASE state IS

WHEN s1=>

IF  $A_i > B_i$  THEN

 $A_o \le B_i$ ;

 $B_o \le A_i$ ;

ELSE

 $A_o \le A_i$ ;

B\_o <= B\_i;

END IF;

IF C\_i > D\_i THEN

 $C_o \le D_i$ ;

 $D_o \le C_i$ ;

ELSE

 $C_0 \le C_i$ ;

 $D_o \le D_i$ ;

END IF;

state  $\leq$  s2;

WHEN s2=>

IF  $A_i > C_i$  THEN

 $A_o \le C_i$ ;

 $C_o \le A_i$ ;

**ELSE** 

 $A_o \le A_i$ ;

C\_o <= C\_i;

END IF;

IF  $B_i > D_i$  THEN

 $B_o \le D_i$ ;

 $D_o \le B_i$ ;

$$B_o \le B_i$$
;

END IF;

state  $\leq s3$ ;

WHEN s3=>

IF  $B_i > C_i$  THEN

 $B_o \le C_i$ ;

C\_o <= B\_i;

ELSE

 $B_o \le B_i$ ;

C\_o <= C\_i;

END IF;

END CASE;

END IF;

END PROCESS;

END minimal\_sort\_a;



