



## 1.1. Why to study Computer Architecture?

From: The IEEE/ACM Computer Curricula 2013, prepared by the Joint Task Force on Computing Curricula of the IEEE (Institute of Electrical and Electronics Engineers) Computer Society and ACM (Association for Computing Machinery)

- Computing professionals should not regard the computer as just a black box that executes programs by magic.
- Computer architecture is a key component of computer engineering and the practicing computer engineer should have a practical understanding of this topic.
- Students need to understand computer architecture to develop programs that can achieve high performance through a programmer's awareness of parallelism and latency.
- In selecting a system to use, students should to able to understand the tradeoff among various components, such as CPU clock speed, cycles per instruction, memory size, and average memory access time.

www.faculty.itu.edu.tr/buzluca www.buzluca.info



2013 Dr. Feza BUZLUCA

13

### Computer Architecture

### The Purpose of the Course

- 1. Learning how to design computer systems
- 2. Learning how to choose an appropriate computer system to solve a problem (to realize a project) considering requirements such as processing and memory capabilities
- 3. Developing high quality software for big and embedded systems

www.hacuity.htu.edu.h/buziuca



2013 Dr. Feza BUZLUCA





## 1.3 The Central Processing Unit - CPU

### 1.3.1 Categorization of CPUs

CPUs can be categorized in different ways according to their properties.

### 1.3.1.1 According to instruction sets and addressing capabilities:

- a) CISC (Complex Instruction Set Computer)
- b) RISC (Reduced Instruction Set Computer)

### CISC:

- Large number of instructions (100 -250)
- Complex instructions and complex addressing modes (indirect memory access)
- Instructions that directly operate on memory locations Motivation:

### A desire to simplify compilers. The machine language is close to high level language.

• A desire to improve performance. Shorter programs written with powerful instructions

### Consequences:

- Instructions with different lengths. Difficult to decode and prefetch
- Some instructions are used very rarely.
- Complex internal structure

www.faculty.itu.edu.tr/buzluca



2012 Dr. Foro BUZLUCA 1

17

### Computer Architecture

### RISC:

Research on computer programs presents following results (motivation):

- There are many assignment operations (A = B).
- Most of the instructions in a compiled program are the relatively simple ones.
   Because complex machine instructions are often hard to exploit. The compiler must find those cases that exactly fit the construct.
- · Accessed operands are mostly local and scalar (not array, vector).
- Function calls (subroutines) have a large overhead: Saving the return address, transfer of parameters, local variables, stack (memory) access
- Most of the subroutines (98%) transfer 6 or less parameters. 1
- · Most of the subroutines (92%) use 6 or less local data.1
- Depth of nesting function calls is mostly (99%) less than 8.2

According to these results RISC processors with simple instructions which operates only on registers and access memory only for load/store operations are designed.

1. Andrew S. Tanenbaum, Implications of structured programming for machine architecture, Communications of the ACM, Vol.21 , No.3 (1978),pp. 237 - 246

2. Yuval Tamir and Carlo H. Sequin, "Strategies for Managing the Register File in RISC," IEEE Transactions on Computers Vol. C-32(11) pp. 977-989, 1983.

www.faculty.itu.edu.tr/buzluca



2013 Dr. Feza BUZLUCA

### Characteristics of Reduced Instruction Set Architectures

Although there are different types of the reduced instruction set architecture, certain characteristics are common to all of them: ,

- · A small set of (about 30 instructions)
- Simple instructions with simple format (Fixed length, easy to decode)
- Simple addressing modes
- Register to register operations
- · Memory access only for load/store instructions (load-store architecture).
- One instruction per clock cycle (owing to pipelining)
- Hardwired control unit.

### Other Characteristics:

Some features are also included by the CISC processor.

Some of the features listed below are not included in all RISC processors

- A large number of registers (128-256) (Register File)
- · Overlapped register window to transfer of parameters and to save local data
- · Instruction pipeline
- · Harvard architecture

www.faculty.itu.edu.tr/buzluca



2012 Dr. Foro BUZLUCA 1

1 Q

### Computer Architecture

### Examples of CISC and RISC processors:

• RISC:

MIPS, SPARC, Alpha, HP-PA, PowerPC, i860, i960, ARM, Atmel AVR

• CISC:

VAX, PDP-11, Intel x86 until Pentium, Motorola 68K.

• Hybrid (Outer CISC shell with an inner RISC core): Pentium, AMD Athlon.

There is a growing realization that

RISC designs may benefit from the inclusion of some CISC features and that CISC designs may benefit from the inclusion of some RISC features. The result is that the more recent RISC designs, notably the PowerPC, are no longer "pure" RISC and

the more recent CISC designs, notably the Pentium II and later Pentium models, do incorporate some RISC characteristics.

www.faculty.itu.edu.tr/buzluca



2013 Dr. Feza BUZLUCA

### Examples of products where RISC processors are used:

- · ARM:
  - · Apple iPod , Apple iPhone, iPod Touch, Apple iPad.
  - · Palm and PocketPC PDA, smartphone
  - · RIM BlackBerry smartphone/email device.
  - · Microsoft Windows Mobile
  - · Nintendo Game Boy Advance
- · MIPS:
  - SGI computers, PlayStation, PlayStation 2
- Power Architecture (IBM, Freescale (previously Motorola SPS)):
  - IBM supercomputers, midrange servers and workstations,
  - Apple PowerPC-bases Macintosh
  - · Nintendo Gamecube, Wii
  - · Microsoft Xbox 360
  - Sony PlayStation 3
- · Atmel AVR:
  - · BMW cars as controllers

www.faculty.itu.edu.tr/buzluca



2013 Dr. Feza BUZLUCA

1 11

### Computer Architecture

# 1.3.1.2. Categorization of CPUs according to their instruction and data memories

a) Von Neumann Architecture:

Instructions and data are stored in the same memory

b) Harvard Architecture:

Instructions and data are stored in different memories. CPU can fetch instructions and data at same time.

www.iacuity.itu.euu.ti/buziuca www.buzluca.info



2013 Dr. Feza BUZLUCA





# 1.3.2 Internal Structure of a CPU Data Processing Unit: Performs data processing and internal data storage functions. It includes registers, arithmetic-logic unit, floating point unit, data pipeline. Control Unit: It decodes and interprets instructions; provides control signals to the data processing unit. Actually it controls the operation of the CPU and hence the computer. The control unit is designed as a finite state machine. Refer to instruction cycles of the CPU for the states (instruction fetch, data fetch, execution etc.) It can be implemented as a synchronous sequential circuit (hardwired) or as a microprogrammed machine. Remember each instruction in the machine language of the processor is translated into a sequence of lower-level control unit instructions which are called microinstructions.

**@ ⊕ ⊕** 





### 1.4 The evolution of computers

Characteristics of evolution: Increase in processor speed, increase in level of integration of circuits, decrease in component size, increase in memory size, and increasing in I/O capacity and speed.

Reasons of the increase in processor speed:

- Achievements in material; shrinking size of microprocessor components; this reduces the distance between components and hence increases speed.
- Organizational improvements:
   Heavy use of pipelining and parallel execution techniques.

In computer system design it is critical to balance the performance of different component so that gain in performance in one element is not handicapped by a lag in another element.

For example, processor speed has increased more rapidly than memory access time.

Different techniques are used to compensate for this mismatch, including caches, wider data paths.

We continue with a brief history of computers

www.buzluca.info



2013 Dr. Feza BUZLUCA

















### Improvements in Chip Organization and Architecture

There are three approaches to achieving increased processor speed:

- 1. Increase the hardware speed of the processor
- 2. Increase the size and speed of cache memories
- 3. Make changes to the processor organization and architecture that increase the effective speed of instruction execution

As clock speed and logic density increase, a number of problems arises.

Therefore it is not possible to increase the clock speed.

Power: It is difficult to dissipate the heat generated on high-density, high-speed chips.

RC delay: The speed at which electrons can flow on a chip between transistors is limited by the resistance and capacitance of the metal wires connecting them.

The wire interconnects become thinner, increasing resistance. Also, the wires are closer together, increasing capacitance.

Memory latency: Speed of memories does not increase as much as the speed of processors.

Memory speeds lag processor speeds, as previously discussed.

Performance evolution of Intel Microprocessors is shown in the next diagram.





### Benchmarks

MIPS (Millions of instructions per second ) and MFLOPS (floating-point operations per second) are inadequate to evaluating the performance of processors.

Because of differences in instruction sets, the instruction execution rate is not a valid means of comparing the performance of different architectures.

### SPEC Benchmarks: (http://www.spec.org/)

The best known collection of benchmark suites is defined and maintained by the System Performance Evaluation Corporation (SPEC), an industry consortium.

A benchmark suite is a collection of programs, defined in a high-level language, that together can used to test a computer in a particular application or system programming area.

The best known of the SPEC benchmark suites is SPEC CPU2006. This is the industry standard suite for processor-intensive applications.

### Other SPEC suites:

- SPECjvm98: For Java Virtual Machine (JVM) clients
- · SPECjbb2000 (Java Business Benchmark): A benchmark for evaluating serverside Java-based electronic commerce applications
- · SPECweb99: Evaluates the performance of World Wide Web (WWW) servers
- · SPECmail2001: Measures a system's performance acting as a mail server.

www.faculty.itu.edu.tr/buzluca

© © © ©

2012 Dr. Foro BUZLLICA