## **TASKS**

**TASK**: Replicate the simulation from Figure 3 on your own computer. To do so, follow the next steps (as described in detail in Section 7 of the GSG):

- If necessary, generate the simulation binary (Vrvfpgasim).
- In PlatformIO, open the project provided at: [RVfpgaPath]/RVfpga/Labs/Lab19/LW-SW Instruction ExtMemory.
- Establish the correct path to the RVfpga simulation binary (*Vrvfpgasim*) in file *platformio.ini*.
- Generate the simulation trace using Verilator (Generate Trace).
- Open the trace on GTKWave.
- Use file test\_Blocking\_Extended.tcl (provided at [RVfpgaPath]/RVfpga/Labs/Lab19/LW-SW\_Instruction\_ExtMemory) for opening the same signals as the ones shown in Figure 6. For that purpose, on GTKWave, click on File → Read Tcl Script File and select the test\_Blocking\_Extended.tcl file.
- Click on Zoom In ( ) several times and analyse the region starting at 42500 ps.

Solution provided in the main document of Lab 19.

<u>TASK</u>: Using the HW Counters, measure the number of cycles, instructions, loads and stores in the program from Figure 2. How much time in total (both for reading and writing) does it take to access the DDR External Memory? You can compare the execution when using the DDR memory as in Figure 3 and when using the DCCM (another PlatformIO project is provided at [RVfpgaPath]/RVfpga/Labs/Lab19/LW-SW\_Instruction\_DCCM/, which contains the same program prepared for reading from / writing to the DCCM). Remember that the simulated memory is not the same as the actual DDR memory on the Nexys A7 board.

#### DCCM:

#### Simulation in Verilator:



Each iteration executes 5 instructions in 3 cycles. Only half a cycle is lost per iteration.

## **Execution on the Board:**

```
> Executing task: platformio device mo
--- Available filters and text transfo
--- More details at http://bit.ly/pio-
--- Miniterm on /dev/ttyUSB1 115200,8
--- Quit: Ctrl+C | Menu: Ctrl+T | Help
Cycles = 30245
Instructions = 50051
```

Cycles per iteration = 3

#### **DDR Memory**:

#### **Execution on the Board:**

```
> Executing task: platformio device mon

--- Available filters and text transfor
--- More details at http://bit.ly/pio-m
--- Miniterm on /dev/ttyUSB1 115200,8,
--- Ouit: Ctrl+C | Menu: Ctrl+T | Help:
Cycles = 357774
Instructions = 50051
```

The number of instructions is the same, since the program is the same. However, now around 358000 cycles are necessary for executing all the iterations, thus:

Number of cycles spent accessing memory per iteration ≈ (358000 - 30000) / 10000 ≈ 33

<u>TASK</u>: Use the example from [RVfpgaPath]/RVfpga/Labs/Lab19/LW\_Instruction\_ExtMem to estimate the DDR External Memory read latency using the HW Counters. As in the previous task, you can use the example from

[RVfpgaPath]/RVfpga/Labs/Lab19/LW\_Instruction\_DCCM to compare with a program with no stalls due to the memory accesses. Remember that the simulated memory is not the same as the actual DDR memory on the Nexys A7 board.

#### DCCM:

#### Simulation in Verilator:



Each iteration executes 10 instructions in 5 cycles, so it executes with the ideal IPC.

## **Execution on the Board:**

```
PROBLEMS OUTPUT DEBUGCONSOLE TERMINAL

> Executing task: platformio device monsuments

--- Available filters and text transformic transformic transformic.

--- More details at http://bit.ly/pio-mminiterm on /dev/ttyUSB1 115200,8,1

--- Ouit: Ctrl+C | Menu: Ctrl+T | Help:

Cycles = 50237
Instructions = 100051
```

Cycles per iteration = 5

## **DDR Memory**:

#### Simulation in Verilator:



## **Execution on the Board:**



The number of instructions is the same, since the program is the same. However, now around 939000 cycles are necessary for executing all the iterations, thus:

Latency of a DDR memory read ≈ (939000 - 50000) / (10000 \* 4) ≈ 22

To check if it is correct, we double the number of load instructions and execute the program again:

## DCCM:



## **DDR Memory**:



Latency of a DDR memory read ≈ (1862000 - 90000) / (10000 \* 8) ≈ 22

**TASK:** A quite complex but very interesting exercise is to analyse the Memory Controller used in the RVfpga System. Remember that you can find the modules that make up this controller in folder [RVfpgaPath]/RVfpga/src/LiteDRAM, and that the top module is implemented in file litedram\_top.v inside that folder. You can start with the simulation from Figure 3 and add and analyse some signals from the LiteDRAM controller.

Solution not provided.

**TASK**: Analyse module **ifu\_ic\_mem** to understand how the elements in Figure 4 are implemented.

# Module **ifu\_ic\_mem**:

Data Array and Tag Array instantiation:

Data Array plus Parity bits (In our case RV\_ICACHE\_ECC is not defined):

#### 4-1 Multiplexer:

```
logic [135:0] ic_premux_data_ext;
logic [3:0] [135:0] wb_dout_way;
logic [3:0] [135:0] wb_dout_way_with_premux;

assign ic_premux_data_ext[135:0] = {2'b0,ic_premux_data[127:96],2'b0,ic_premux_data[95:64],2'b0,ic_premux_data[63:32],2'b0,ic_premux_data[31:0]);
assign wb_dout_way[0][135:0] = wb_dout[0][135:0] & (34(ic_bank_read_ff[3])), (34(ic_bank_read_ff[1])), (34(ic_bank_read_ff[1]), (34(ic_bank_read_ff[1])), (34(ic_bank_read_ff[1]), (34(ic_bank_read_ff[1]), (34(ic_bank_read_ff[1]), (34(ic_bank_read_ff[1]), (34(ic_bank_read_ff[1]),
```

Tag Array plus Parity bits (In our case RV\_ICACHE\_ECC is not defined):

```
for (genvar i=0; i<NUM WAYS; i++) begin: WAYS
    rvoclkhdr ic_tag_c1_cgc ( .en(ic_tag_clken[i]), .l1clk(ic_tag_clk[i]), .* );
   if (ICACHE_TAG_DEPTH == 64 ) begin : ICACHE_SZ_16
  `ifdef RV_ICACHE_ECC
        ram_64x25 ic_way_tag (
                                                      .CLK(ic_tag_clk[i])
                                                     .WE (ic_tag_wren_q[i]),
.D (ic_tag_wr_data[24:0]),
.ADR(ic_rw_addr_q[ICACHE_TAG_HIGH-1:ICACHE_TAG_LOW]),
                                                      .Q (ic_tag_data_raw[i][24:0])
         assign w_tout[i][31:ICACHE_TAG_HIGH] = ic_tag_data_raw[i][31-ICACHE_TAG_HIGH:0];
assign w_tout[i][36:32] = ic_tag_data_raw[i][24:20];
                                      .en(~dec_tlu_core_ecc_disable),
                                     .sed_ded ( 1'b1 ), // 1 : means only det
.din({12'b0,ic_tag_data_raw[i][19:0]}),
.ecc_in({2'b0, ic_tag_data_raw[i][24:20]}),
.dout(ic_tag_corrected_data_unc[i][31:0]),
.ecc_out(ic_tag_corrected_ecc_unc[i][6:0]),
                                      .single_ecc_error(ic_tag_single_ecc_error[i])
                                      .double_ecc_error(ic_tag_double_ecc_error[i]));
          assign ic_tag_way_perr[i]= ic_tag_single_ecc_error[i] | ic_tag_double_ecc_error[i] ;
        ram_64x21 ic_way_tag (
                                                     .CLK(ic_tag_clk[i]),
.WE (ic_tag_wren_q[i]),
.D (ic_tag_wr_data[20:0]),
.ADR(ic_rw_addr_q[ICACHE_TAG_HIGH-1:ICACHE_TAG_LOW]),
.Q (ic_tag_data_raw[i][20:0])
                  n w_tout[i][31:ICACHE_TAG_HIGH] = ic_tag_data_raw[i][31-ICACHE_TAG_HIGH:0] ;
n w_tout[i][32] = ic_tag_data_raw[i][20] ;
         assign w_tout[i][31:1
assign w_tout[i][32]
                                                                            parcheck(.data_in (w_tout[i][31:ICACHE_TAG_HIGH]),
    .parity_in (w_tout[i][32]),
    .parity_err(ic_tag_way_perr[i]));
```

## Comparators:

```
assign ic_rd_hit[0] = (w_tout[0][31:ICACHE_TAG_HIGH] == ic_rw_addr_ff[31:ICACHE_TAG_HIGH]) & ic_tag_valid[0];
assign ic_rd_hit[1] = (w_tout[1][31:ICACHE_TAG_HIGH] == ic_rw_addr_ff[31:ICACHE_TAG_HIGH]) & ic_tag_valid[1];
assign ic_rd_hit[2] = (w_tout[2][31:ICACHE_TAG_HIGH] == ic_rw_addr_ff[31:ICACHE_TAG_HIGH]) & ic_tag_valid[2];
assign ic_rd_hit[3] = (w_tout[3][31:ICACHE_TAG_HIGH] == ic_rw_addr_ff[31:ICACHE_TAG_HIGH]) & ic_tag_valid[3];
```

<u>TASK</u>: Replicate the simulation from Figure 6 on your own computer. To do so, follow the next steps (as described in detail in Section 7 of the GSG):

- If necessary, generate the simulation binary (*Vrvfpgasim*).
- In PlatformIO, open the project provided at: [RVfpgaPath]/RVfpga/Labs/Lab19/InstructionMemory\_Example.
- Update the path to the RVfpga simulation binary (*Vrvfpgasim*) in file *platformio.ini*.
- Generate the simulation trace with Verilator (Generate Trace).
- Open the trace on GTKWave.
- Use file test1\_Miss.tcl (provided at [RVfpgaPath]/RVfpga/Labs/Lab19/InstructionMemory\_Example) for opening the same signals as the ones shown in Figure 6. For that purpose, on GTKWave, click on File → Read Tcl Script File and select the test1 Miss.tcl file.
- Click on Zoom In ( ) several times and analyse the region from 28900 ps to 30220

ps.

You can also analyse some things in more detail, such as the write to the I\$ or the bypass of the initial instructions.

Solution provided in the main document of Lab 19.

<u>TASK</u>: Replicate the simulation from Figure 7 on your own computer. Use file *test1\_Hit.tcl* (provided at [RVfpgaPath]/RVfpga/Labs/Lab19/InstructionMemory\_Example). Zoom In ( ) several times and move to 34680ps.

Solution provided in the main document of Lab 19.

<u>TASK</u>: Analyse the Verilog code from Figure 9 and explain how it operates based on the above explanations.

Solution not provided.

<u>TASK</u>: Analyse the Verilog code from Figure 10 and explain how it operates based on the above explanations.

Solution not provided.

## 1. EXERCISES

1) Transform the infinite loop from Figure 11 into a loop with 0x10000 iterations, but keep the j instructions at the same addresses. Measure the number of cycles and I\$ hits and misses. Then remove one of the j instructions and measure the same metrics. Compare and explain the results.

5 jump instructions:

4 jump instructions:

```
🏺 platformio.ini
       Test Assembly.S
         Test Assembly:
        li t0, 0x10000
         INSERT NOPS 16
         INSERT_NOPS_2
  32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
        Set8_Block1: beq_t0, zero, OUT add t0, t0, -1
                               j Set8_Block2
INSERT_NOPS_1023
         Set8_Block2:
                               INSERT NOPS 1023
         Set8_Block3:
                               INSERT NOPS 1023
                               INSERT_NOPS_1023
         Set8 Block5: j Set8 Block1
 PROBLEMS OUTPUT DEBUG CONSOLE TERMINAL
 > Executing task: platformio device monito
     Available filters and text transformat
More details at http://bit.ly/pio-moni
Miniterm on /dev/tyUSBI 115200,8,N,I
Hits = 131142
Miss = 327679
Cycles = 11531154
```



In the program with 4  $\rm j$  instructions the number of I\$ misses and the number of cycles decrease drastically, as now only the blocks do not conflict with each other. At the same time, the number of I\$ hits increases a lot.

 Use the program from Figure 5 to analyse an I\$ hit from the point of view of the I\$ Replacement Policy.

Solution not provided.

- Extend Figure 6 to analyse in detail how each 64-bit chunk is written in the I\$.
  - Solution not provided.
- 4) Analyse in simulation and on the board other I\$ configurations, such as an I\$ with a different block size. Recall that the number of ways cannot be modified.

Solution not provided.

5) Analyse the logic that checks the correctness of the parity information from the Data Array and from the Tag Array.

Solution not provided.