# CH32H417/H416/H415 Datasheet

V1.3

https://wch-ic.com

# Overview

CH32H417 is an interconnected general-purpose microcontroller designed based on QingKe RISC-V5F and RISC-V3F dual cores. CH32H417 integrates USB 3.2 Gen1 controller and transceiver, 100M Ethernet MAC and PHY, SerDes high-speed isolated transceiver, Type-C/PD controller and PHY, provides SD/EMMC controller, 500MBytes universal high-speed interface UHSIF, DVP, SWPMI, PIOC, FMC, DFSDM, LTDC, GPHA, DMA Controller, multi-timers, 8 UARTs, I3C, 4 groups of I2C, 2 groups of QSPI, 4 groups of SPI, 2 groups of I2S, 3 groups of CAN and other peripheral resources. Built-in 5M sampling rate dual 12-bit ADC unit, 20M sampling rate 10-bit high-speed HSADC unit, 16-channel touch-key, dual DAC unit, 3 groups of OPA, voltage CMP and other analog resources, support 10M/100M Ethernet communication. It supports USB 2.0 and USB 3.0, USB Host and USB Device, Type-C and PDUSB fast charging, SerDes high-speed isolation and remote transmission, and dual-core division of labor to improve the efficiency of network protocol processing and communication response speed.

# **Feature**

#### Core

- Dual-core structure: QingKe RISC-V5F and RISC-V3F
- Fast programmable interrupt controller + hardware interrupt stack
- V5F up to 400MHz, V3F up to 150MHz

#### Memory

- 896KB volatile data storage area SRAM (include 128KB ITCM and 256KB DTCM)
- 960KB program memory area CodeFlash
- 56KB System BootLoader storage area
- 256B user-defined information storage area

# • Power management and low-power:

- System power supply V<sub>DD33</sub> rated: 3.3V
- Regular GPIO power supply V<sub>DDIO</sub>, rated 3.3V, supports 1.8V
- High-speed GPIO supply V<sub>IO18</sub>, selectable 1.2/1.8/2.5/3.3V
- $V_{BAT}$  power supply independently powering RTC, LSE
- Low-power modes: Sleep, Stop

# • System clock and reset:

- Built-in factory-adjusted 25MHz RC oscillator
- Built-in RC oscillator of about 40kHz
- High-speed oscillator supports external 25MHz

- crystal
- Low-speed oscillator supports external 32kHz crystal
- Power-on/power-off reset, programmable voltage monitor

# • 2 groups of 16 general DMA controllers:

- A total of 16 channels, supporting ring buffer management

#### 2 groups of 12-bit ADC:

- Analog input range: V<sub>SS</sub>~V<sub>DDIO</sub>
- 16 external signal channels +2 internal signal channels
- The sampling rate is up to 5Msps, supports dual ADC
- 16-bit TouchKey channel detection
- 1 group of 10-bit HSADC:
- Analog input range: V<sub>SS</sub>~V<sub>DDIO</sub>
- 7 external signal channels
- Sampling rate up to 20Msps
- 2 groups of 12-bit DAC
- 32-bit width 125MHz Universal High-speed Interface UHSIF
- 150MHz DVP
- 200MHz double-edge SD/EMMC controller (SDMMC)

- SDIO master/slave interface: support SD/SDIO/MMC port
- 1-wire protocol main interface SWPMI
- Programmable protocol I/O controller PIOC:
- Programmable, supporting a variety of 1-wire/2-wire interfaces.
- Support 1-wire RGB chip multi-stage series connection
- Ethernet controller MAC and 10M/100M PHV:
- MAC and 100M PHY are fully integrated, and the periphery only needs capacitance
- Support Auto-MDIX line automatic conversion and polarity adaptation
- Provide RGMII interface, which can connect external 1000M PHY.
- Built-in pre-assigned globally unique MAC address
- 5Gbps SuperSpeed USB 3.0 controller and PHY
- Support SuperSpeed Host and Device modes
- Support drive USB 3.0 HUB
- High-speed integrated design, measured 450Mbytes per second.
- 480Mbps high-speed USB 3.0 controller and PHY
- Support high-speed/full-speed Host and Device modes
- Support 1024-byte packets
- Support USART or I2C pin mapping
- Full-speed USB 2.0 controller and PHY
- Support full-speed/low-speed Host and Device mode
- Support OTG function
- Remote SerDes controller and PHY
- Support high-voltage signal isolation transmission at kilovolt level
- Support 100 meters of differential network cable remote transmission
- Random Number Generator RNG
- USB PD and Type-C controller and PHY
- Support DRP, Sink and Source application, support PDUSB
- Support PD3.2 and EPR, support 100W or 240W fast charging

- Analog voltage comparator CMP
- 2 input channels, output to peripherals or I/O
- 3 groups of OPA/PGA/CMP
- Multiple input channels and output channels
- Low dropout voltage, multi-step gain, support high-speed mode
- Multi-group timers:
- 2×16-bit advanced timers
- 4×16-bit and 4×32-bit general-purpose timers
- 2×16-bit Basic Timers
- 2×16-bit low-power timers
- 2 Watchdog timers: (independent watchdog and window watchdog)
- 2×32-bit SysTick
- RTC: 32-bit independent timer
- 8 groups of USART: Support LIN
- 4 groups of I2C interfaces
- I3C interface
- 4 groups of SPI interfaces (SPI2, SPI3 for I2S1, I2S2)
- 2 groups of QuadSPI interfaces
- 3 groups of CAN interfaces (2.0B active)
- Digital Filter for ΣΔ Modulator DFSDM
- Serial Audio Interface SAI
- LCD-TFT Display Controller LTDC
- Graphics Processing Hardware Accelerator GPHA
- Flexible Memory Controller FMC:
- Support FSMC interface and SDRAM interface.
- Support external expansion of low-cost PSRAM.
- Fast GPIO port:
- 6 groups of GPIO ports, 95 I/O ports
- Mapping 16 external interrupts
- ECDC encryption module:
- Support AES128/192/256 algorithm
- Support SM4 algorithm
- Debug mode:
- Support 1-wire (default) and 2-wire debugging modes
- Package form: QFN

|            | Product model      |           | CH32H417    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | СН32Н416  | СН32Н415   |
|------------|--------------------|-----------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|------------|
| Resource d | lifferences        | QEU6      | MEU6        | WEU6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | RDU6      | REU6       |
| Chi        | p pin number       | 128       | 88          | 68                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 60        | 60         |
|            | wait Code FLASH    | 960KB     | 960KB       | 960KB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 480KB     | 960KB      |
|            | Core 1 HS ITCM     | 128KB     | 128KB       | 128KB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 128K      | 128KB      |
| CDAM       | Core 1 HS DTCM     | 256KB     | 256KB       | 256KB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 256K      | 256KB      |
| SRAM       | Shared code and    | £12VD     | 512VD       | 512KD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 512W      | 512VD      |
|            | data area          | 512KB     | 512KB       | 512KB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 512K      | 512KB      |
| GPIC       | O port number      | 95        | 65          | 50                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 48        | 54         |
|            | ADTM (16-bit)      | 2         | 2           | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 2         | 2          |
|            | GPTM (16-bit)      | 4         | 4           | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 4         | 4          |
|            | GPTM (32-bit)      | 4         | 4           | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 4         | 4          |
| Timer      | Basic (16-bit)     | 2         | 2           | 128KB 256KB 256K  512KB 512K  50 48  2 2 2  4 4 4  4 4  2 2 2  2 2  WDG WWDG+IWDG V  2 2 2  7+4 16+4  1 1 1  4 7  1 (DAC2) 2  2 (OPA1/3) 3  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1  1 1 1 1  1 1 1  1 1 1 1  1 1 1 1  1 1 1 1  1 1 1 1  1 1 1 1  1 1 1 1  1 1 1 1  1 1 1 1  1 1 1 1  1 1 1 1  1 1 1 1  1 1 1 1  1 1 1 1  1 1 1 1  1 1 1 1  1 1 1 1  1 1 1 1  1 1 1 1  1 1 1 1  1 1 1 1  1 1 1 1 1  1 1 1 1 1  1 1 1 1 1  1 1 1 1 1  1 1 1 1 1  1 1 1 1 1  1 1 1 1 1  1 1 1 1 1  1 1 1 1 1  1 1 1 1 1  1 1 1 1 1 1  1 1 1 1 1 1  1 1 1 1 1 1  1 1 1 1 1 1 1  1 1 1 1 1 1 1  1 1 1 1 1 1 1  1 1 1 1 1 1 1 1  1 1 1 1 1 1 1 1 1  1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | 2         |            |
|            | LPTIM              | 2         | 2           | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 2         | 2          |
|            | Watchdog           |           | WWDG+IWD0   | G                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | WWDG+IWDG | WWDG+IWDG  |
|            | SysTick 32-bit     | 2         | 2           | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 2         | 2          |
|            | RTC                | $\sqrt{}$ | $\sqrt{}$   | √                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | √         | $\sqrt{}$  |
| ADC/       | Units              | 2         | 2           | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 2         | 2          |
| TKey       | Channels           | 16+4      | 9+4         | 7+4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 16+4      | 15+4       |
| HSADC      | Units              | 1         | 1           | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1         | 1          |
| IISADC     | Channels           | 7         | 4           | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 7         | 4          |
| D          | AC (Unit)          | 2         | 2           | 1 (DAC2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 2         | 2          |
|            | OPA                | 3         | 2 (OPA 1/3) | 2 (OPA1/3)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 3         | 2 (OPA1/3) |
|            | CMP                | 1         | 1           | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1         | 1          |
|            | DFSDM              | 1         | 1           | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1         | 1          |
|            | RNG                | 1         | 1           | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1         | 1          |
|            | LTDC               | 1         | 1           | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1         | 1          |
|            | GPHA               | 1         | 1           | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1         | 1          |
|            | DVP                | 1         | 1           | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1         | 1          |
|            | USART              | 8         | 8           | 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 7         | 8          |
|            | SPI/I2S            | 4/2       | 4/2         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |           | 4/2        |
|            | QSPI               | 2         | 1 (QSPI2)   | 1 (QSPI2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1 (QSPI2) | -          |
|            | I2C                | 4         | 4           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |           | 4          |
|            | I3C                | 1         | 1           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1         | 1          |
|            | UHSIF              | 1         | 1           | 1(1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | -         | -          |
|            | CAN <sup>(5)</sup> | 3         | 3           | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 3         | 3          |
|            | SDIO               | 1         | -           | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | -         | 1          |
|            | SDMMC              | 1         | 1           | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1         | -          |
|            | SAI                | 1         | 1           | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1         | 1          |
|            | SWPMI              | 1         | 1           | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1         | 1          |
| PDUSB      | USBFS/OTG_FS       | 1         | 1           | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1         | 1          |
| L          | USBHS (USB         | 1         | 1           | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1         | 1          |

|              | Product model           |                     | СН32Н417           | СН32Н416            | СН32Н415                        |         |
|--------------|-------------------------|---------------------|--------------------|---------------------|---------------------------------|---------|
| Resource d   | differences             | QEU6                | MEU6               | WEU6                | RDU6                            | REU6    |
| İ            | 2.0)                    |                     |                    |                     |                                 |         |
|              | USBSS (USB 3.0)         | 1                   | 1                  | 1                   | 1                               | -       |
|              | USBPD Type-C            | 1                   | 1                  | -                   | 1<br>Built-in Rd <sup>(4)</sup> | 1       |
|              | SerDes <sup>(4)</sup>   | 1                   | 1                  | -                   | -                               | -       |
| 1            | Ethernet <sup>(5)</sup> | MAC+10/1<br>00M PHY | MAC+10/100M<br>PHY | MAC+10/100<br>M PHY | -                               | -       |
| EMC          | FSMC                    | 1                   | 1 <sup>(2)</sup>   | 1 <sup>(2)</sup>    | -                               | -       |
| FMC          | SDRAM                   | 1                   | 1                  | 1 <sup>(3)</sup>    | -                               | -       |
| PIOC         |                         | 1                   | 1                  | 1                   | 1                               | 1       |
| Package form |                         | QFN128              | QFN88              | QFN68               | QFN60X6                         | QFN60X6 |

# Note:

- 1. Incomplete, only supports most functions.
- 2. Incomplete, only supports 8-bit and 16-bit.
- 3. Incomplete, only supports 8-bit and 16-bit.
- 4. CH32H416RdU6 has a controllable RD pull-down resistor defined by the Type-C specification, which is about  $5.1k\Omega$ .
- 5. For products with lot number 5 bit 0, GPHA, Ethernet, SerDes, CAN functions are not provided.

# **Chapter 1 Specification Information**

# 1.1 System Structure

The microcontroller is designed on the basis of the RISC-V instruction set, and its architecture integrates 2 QingKe microprocessor cores, arbitration unit, DMA module, SRAM storage and other components through multiple bus groups to achieve interaction. A general-purpose DMA controller is integrated to reduce the CPU load and improve access efficiency, and a multi-level clock management mechanism is applied to reduce the power consumption of peripherals, while both the data protection mechanism, the clock automatically switches to protect the measures to increase system stability. The following diagram shows the overall internal architecture of the series chip.

CH32H417/H416/H415 Datasheet https://wch-ic.com



Figure 1-1-1 CH32H417 system block diagram

CH32H417/H416/H415 Datasheet https://wch-ic.com

RISC-V (V3F) PFIC int0~int147 SWCLK 1/2-wire RV32 FLASH ↔ SYSTICK\*2 IMAFBC-X SWD10/SW10 SDI CTRL IPC\*4 BUS&Inter AMO SEM\*1 @VDD33 RÍSC-V (V5F) POR | PDR | PVD RV32 Flash I Cache I-code Bus part I/O power IMAFBC-X Memory D-code Bus LD0 @VDD33A Ň SRAM LD0 @VDD12A MUX DMA1 8 Channels DMA2 8 Channels USB3. 0 @VREFP DTCM @VDDK V<sub>REFP</sub> ITCM CORE System Bus ¥ Reset & → SYSCLK → HBCLK MUX & DIV RCC — USB3 PLL\_CLK

← SerPes\_PLL\_CLK

← ETH PLL\_CLK

← ETH PLL\_CLK DAT [11:0] PCLK VSYNC, HSYNC\_ DVP HSI-RC PWR PIOC OSC IN HSF AF I O RNG →osc\_out IWDG CLK← TIM6 IWDG LSI-RC TIM7 WWDG 4 channels, 4 complementary channels ETR, BKIN RTC\_CLK /512 TIM1 - OSC32 IN LSE 4 channels, 4 complementary channels ETR, BKIN EXTI → 0SC32\_0UT TIM8 4 channels, ETR ← TIM2 RTC 4 channels, ETR ← TIM3 PDUSB 4 channels, ETR ← TIM4 PD Ctrl PD PHY CC1, CC2 표 4 channels, ETR ← TIM5 FS PHY ◀ **HSRES** 4 channels, ETR ← TIM9 USBHS Ctrl HS PHY ◀ 4 channels FTR ← TIM10 SSRXP, SSRXN SSTXP, SSTXN USBSS Ctrl SS PHY ◀ 4 channels, ETR ◀ TIM11 Tkey 4 channels, ETR ◆ TIM12 ADC1 ADC\_INO~IN15 2 channels, ETR, 0C ◆ LPTIM\*2 ADC2 DAT[7:0], CMD, CLK, STR ◀ SDMMC HSADC HSADC INO IN6 DAC1 → DAC1 OUT RX, TX ◀ CAN\*3 DAC2 ► DAC2\_OUT FS\_A, SDA\_A, SD\_A, MCLK\_A, FS\_B, SDA\_B, SD\_B, MCLK\_B OPAx\_P0^P1, OPAx\_N0^N1, OPAx\_OUTO OUT1 x=1, 2, 3 0PA\*3 RX, TX, SUP ◀ SWPMI CMP\_P0~P1, CMP\_N0~N1 CMP\_OUT CMP RX, TX, CTS, RTS, CK USART\*7 CLK, HSYNC, VSYNC, DE LTDC SCL. SDA. SMBA ◀ 12C\*4 R[7:0], G[7:0], B[7:0] GPHA SCL. SDA ◀ 13C GPIOA ► PA0<sup>~</sup>PA15 NSS, SCK, MOSI, MISO ← SPI1 MCK, NSS/WS, SCK/CK, MOSI/SDO, MISO/SDI GP I OB ➤ PB0~PB15 SP12/12S1 k MCK, NSS/WS, SCK/CK, MOSI/SDO, MISO/SDI **GPIOC** ➤ PC0<sup>PC15</sup> SP13/12S2 GPIOD ► PD0~PD15 SCK, SCSN, S100~S103, SCSX N, S10X0~S10X3 QSP12 GP I OE ➤ PE0~PE15 ECDC GPIOF ► PF0~PF14 DATINO, CKINO, DATIN1, DFSDM CK IN1, CKOUT

Figure 1-1-2 CH32H416 system block diagram

CH32H417/H416/H415 Datasheet https://wch-ic.com



Figure 1-1-3 CH32H416 system block diagram

V1.3

# 1.2 Memory Map

Figure 1-2 Memory address map



# 1.3 Clock Tree

4 groups of clock sources are introduced into the system: internal high frequency RC oscillator (HSI), internal low frequency RC oscillator (LSI), external high frequency oscillator (HSE), external low frequency oscillator (LSE).



Figure 1-3 Clock tree block diagram

# 1.4 Functional Description

#### 1.4.1 Dual Core: RISC-V5F Processor and RISC-V3F Processor

The chip integrates a dual core architecture: RISC-V5F (CORE1) and RISC-V3F (CORE0). Both processors support the instruction set RV32IMAFBC-X, are internally managed in a modular fashion, and contain units such as the fast programmable interrupt controller PFIC, memory protection, branch prediction mode, and extended instruction support. Externally multiple buses are connected to external unit modules to enable interaction between external function modules and the core.

The processor with its minimal instruction set, multiple operating modes, and modular custom extensions can be flexibly applied to different scenarios of microcontroller design, such as small area low-power embedded scenarios, high performance application operating system scenarios, etc.

# RISC-V5F processor:

- Disordered multi-transmit architecture
- Built-in 32KB instruction cache
- High main frequency, high performance, focus on computing
- Provide a non-maskable interrupt NMI
- 4-channel Physical Memory Protection (PMP)
- 4-channel hardware breakpoints
- 8-level interrupt nesting
- Programmable Fast Interrupt Controller (PFIC)
- Custom extension Instructions
- Hardware Stacks

# RISC-V3F processor:

- Sequential single-transmit architecture
- 3-stage pipeline
- Low mains frequency, low-power consumption, focus on control
- Provide a non-maskable interrupt NMI
- 2-level interrupt nesting
- Programmable Fast Interrupt Controller (PFIC)
- Custom extension instructions
- Hardware Stacks

#### 1.4.2 On-chip Memory

Built-in SRAM with a total capacity of 896K bytes, partly used in data area and partly used in zero-waiting code area, data is lost after power failure. The SRAM is divided into 3 blocks: 128KB ITC core 1 tightly coupled zero wait code area, 256KB DTCM core 1 tightly coupled zero wait data area, and the remaining 512KB shared code and data area. In addition, the core 1 also has a 32KB high-speed instruction cache.

The 512KB shared area can be configured as zero-waiting code area and data area of RISC-V3F, and it is suggested to allocate it flexibly in units of 128KB as required.

As an option, 128KB of ITCM and 256KB of DTCM, totaling 384KB, can be configured as the code area of RISC-V5F, in which DTCM as the code area will increase one clock waiting when a jump occurs.

RISC-V3F can wait for access to ITCM or DTCM according to HCLK clock.

RISC-V5F and RISC-V3F can wait for access to the 512KB shared area according to HCLK clock zero.

Built-in 256-byte system nonvolatile configuration information storage area is used to store the manufacturer's configuration words, which are solidified before leaving the factory and cannot be modified by users.

Built-in 256-byte user-defined information storage area for user option bytes storage.

The sizes of user area and BOOT area are read by the DBMODE bit in R32\_FLASH\_CFGR0 register:

When DBMODE=1: Built-in 960K byte non-zero waiting program flash memory area (Code FLASH), that is, the user area, is used for user application and constant data storage, with an equivalent frequency of about 25MHz. Built-in maximum 56K byte system storage area (System FLASH), i.e. BOOT area, is used for system bootstrap storage, and a built-in bootloader loader.

When DBMODE = 0: Built-in 480K bytes non-zero wait program flash memory storage area (Code FLASH), i.e., user area, for user's application program and constant data storage, equivalent frequency is about 12.5MHz. built-in maximum 28K bytes system storage area (System FLASH), i.e., BOOT area, for system boot program storage, built-in bootloader.

#### 1.4.3 Power Supply Scheme

(1) CH32H417

- V<sub>DD33</sub> = 2.4~3.6V: To power some I/O pins and system voltage regulator LDO, including built-in USB2.0 and Ethernet PHY. At the same time, V<sub>DD33</sub> supplies power to the built-in system voltage regulator LDO and outputs a regulated power supply on the V<sub>DD12A</sub> and V<sub>DDK</sub> pins. It is recommended to connect 0.1uF high-frequency capacitors to each externally. The main V<sub>DD33</sub> (adjacent to the Ethernet signal pin) also needs to be connected to another 4.7uF capacitor in parallel. When used for USB2.0 or Ethernet, the V<sub>DD33</sub> range is recommended to be 3.2~3.45V.
- V<sub>DD33A</sub> = 1.8~3.6V: To power the analog part of ADC, temperature sensor, HSADC, OPA, CMP, DAC and PLL, it is recommended to connect an external high-frequency capacitor with 0.1uF capacity. When using OPA or DAC, V<sub>DD33A</sub> and V<sub>DDIO</sub> are recommended to be the same voltage; when not using OPA or DAC, V<sub>DD33A</sub> can be higher than V<sub>DDIO</sub> voltage. V<sub>DD33A</sub> is recommended to be not less than 3.0V when using HSADC, and not less than 2.4V when using ADC and DAC.
- V<sub>DD12A</sub> = 1.18~1.28V: To power the built-in USB 3.0 module, it is recommended to connect an external 0.1uF parallel 4.7uF capacity high frequency capacitor. During normal operation, the VDD12A voltage is generated by the system voltage regulator LDO powered by VDD33. In order to minimize the heat generated by the LDO of the chip, it can be supplied with an external power supply (which can be generated by an external DC-DC), and it is recommended that the external voltage be slightly higher than the output voltage of the internal LDO.
- $V_{DDIO} = 1.8 \sim 3.6 V$ : Power supply for some of the regular I/O pins determines the pin output high voltage amplitude, at the same time,  $V_{DDIO}$  through the built-in I/O pins LDO regulator power supply in the  $V_{IO18}$  pin output regulated power supply, it is recommended that each external 0.1 uF high-frequency capacitance, the main  $V_{DDIO}$  (adjacent to the  $V_{IO18}$ ) also need to be another 4.7 uF capacitor connected in parallel. the  $V_{DDIO}$  voltage cannot be higher than  $V_{DD33A}$  voltage.
- $V_{IO18} = 1.1 \sim 3.6 \text{V}$ : Power supply for some of the high-speed I/O pins determines the pin output high-voltage amplitude, it is recommended that each external 0.1 uF high-frequency capacitor, the main  $V_{IO18}$  (adjacent to

 $V_{DDIO}$ ) also need to be connected in parallel with another 4.7uF capacitor. During normal operation, the  $V_{IO18}$  voltage is generated by the I/O pin LDO regulator powered by  $V_{DDIO}$  and can be dynamically configured by software to 1.2V, 1.8V, 2.5V, 3.3V or off; the default voltage of the  $V_{IO18}$  after power-up can be selected by the pull-down resistor connected externally to the XO pin, refer to Table 3-2; when there is no need to support the low-voltage, the  $V_{IO18}$  can be shorted fixedly to the  $V_{DDIO}$ .

- $V_{REFP} = 2.4 \sim 3.6V$ : For the reference voltage of ADC, HSADC, DAC, it is recommended to connect an external high-frequency capacitor with 0.1uF capacity.  $V_{REFP}$  must not be higher than  $V_{DD33A}$  voltage.
- $V_{BAT} = 1.8 \sim 3.6 \text{V}$ : Optional backup power supply, when  $V_{DD33}$  and  $V_{DD33A}$  are turned off, the internal power switcher switches  $V_{BAT}$  to be used to power the RTC, external low frequency oscillator alone.
- V<sub>DDK</sub> = 1.17~1.27V: To power the core circuits, it is recommended that each be externally connected to a 0.1uF high-frequency capacitor, and that an additional 4.7uF capacitor be connected in parallel to the main V<sub>DDK</sub> (adjacent to V<sub>DD33</sub>). During normal operation, the V<sub>DDK</sub> voltage is generated by the system voltage regulator LDO powered by V<sub>DD33</sub>. In order to minimize the heat generated by the LDO of the chip, this power supply can be supplied externally (it can be generated by an external DC-DC), and it is recommended that the voltage supplied externally be slightly higher than the value of the output voltage of the internal LDO.

The above power supply pins with the same name must be shorted, voltage relationship:  $V_{DD33} \ge V_{DD33A} \ge V_{DDIO} \ge V_{IO18}$ ; and  $V_{DD33A} \ge V_{REFP}$ .

#### (2) CH32H416

- V<sub>DD33</sub> = 2.4~3.6V: To power some I/O pins and system voltage regulator LDO, including built-in USB2.0 and Ethernet PHY. At the same time, V<sub>DD33</sub> supplies power to the built-in system voltage regulator LDO and outputs a regulated power supply on the V<sub>DD12A</sub> and V<sub>DDK</sub> pins. It is recommended to connect 0.1uF high-frequency capacitors to each externally. The main V<sub>DD33</sub> (adjacent to the Ethernet signal pin) also needs to be connected to another 4.7uF capacitor in parallel. When used for USB2.0 or Ethernet, the V<sub>DD33</sub> range is recommended to be 3.2~3.45V.
- $V_{DD33A} = 1.8 \sim 3.6 \text{V}$ : To power the analog part of ADC, temperature sensor, HSADC, OPA, CMP, DAC and PLL, it is recommended to connect an external high-frequency capacitor with 0.1 uF capacity. When using HSADC, it is recommended that  $V_{DD33A}$  should not be less than 3.0 V, and when using ADC and DAC,  $V_{DD33A}$  should not be less than 2.4 V.
- V<sub>DD12A</sub> = 1.18~1.28V: To power the built-in USB 3.0 module, it is recommended to connect an external 0.1uF parallel 4.7uF capacity high frequency capacitor. During normal operation, the V<sub>DD12A</sub> voltage is generated by the system voltage regulator LDO powered by V<sub>DD33</sub>. In order to minimize the heat generated by the LDO of the chip, it can be supplied with an external power supply (which can be generated by an external DC-DC), and it is recommended that the external voltage be slightly higher than the output voltage of the internal LDO.
- $V_{REFP} = 2.4 \sim 3.6V$ : For the reference voltage of ADC, HSADC, DAC, it is recommended to connect an external high-frequency capacitor with 0.1uF capacity.  $V_{REFP}$  must not be higher than  $V_{DD33A}$  voltage.
- V<sub>DDK</sub> = 1.17~1.27V: To power the core circuits, it is recommended that each be externally connected to a 0.1uF high-frequency capacitor, and that an additional 4.7uF capacitor be connected in parallel. During normal operation, the V<sub>DDK</sub> voltage is generated by the system voltage regulator LDO powered by V<sub>DD33</sub>. In order to minimize the heat generated by the LDO of the chip, this power supply can be supplied externally (it can be generated by an external DC-DC), and it is recommended that the voltage supplied externally be slightly higher than the value of the output voltage of the internal LDO.

The above power supply pins with the same name must be shorted, voltage relationship:  $V_{DD33} = V_{DD33A}$  and  $V_{DD33A} \ge V_{REFP}$ .

#### (3) CH32H415

- V<sub>DD33</sub> = 2.4~3.6V: To power some I/O pins and system voltage regulator LDO, including built-in USB2.0. At the same time, V<sub>DD33</sub> supplies power to the built-in system voltage regulator LDO and outputs a regulated power supply on the V<sub>DD12A</sub> and V<sub>DDK</sub> pins. It is recommended to connect 0.1uF high-frequency capacitors to each externally. The main V<sub>DD33</sub> (adjacent to the V<sub>DDK</sub>) also needs to be connected to another 4.7uF capacitor in parallel. When used for USB2.0 or Ethernet, the V<sub>DD33</sub> range is recommended to be 3.2~3.45V.
- $V_{DD33A} = 1.8 \sim 3.6 \text{V}$ : To power the analog part of ADC, temperature sensor, HSADC, OPA, CMP, DAC and PLL, it is recommended to connect an external high-frequency capacitor with 0.1uF capacity. When using HSADC, it is recommended that  $V_{DD33A}$  should not be less than 3.0V, and when using ADC and DAC,  $V_{DD33A}$  should not be less than 2.4V.
- V<sub>DDK</sub> = 1.17~1.27V: To power the core circuits, it is recommended that each be externally connected to a 0.1uF high-frequency capacitor, and that an additional 4.7uF capacitor be connected in parallel. During normal operation, the V<sub>DDK</sub> voltage is generated by the system voltage regulator LDO powered by V<sub>DD33</sub>. In order to minimize the heat generated by the LDO of the chip, this power supply can be supplied externally (it can be generated by an external DC-DC), and it is recommended that the voltage supplied externally be slightly higher than the value of the output voltage of the internal LDO.

The above power supply pins with the same name must be shorted, voltage relationship:  $V_{DD33} = V_{DD33A}$ .

# 1.4.4 Power Supply Detector

The power-on reset (POR)/ power-off reset (PDR) circuit is integrated in the chip, which is always in working state. When  $V_{DD33}$  is lower than the set threshold ( $V_{POR/PDR}$ ), the device is placed in a reset state without using an external reset circuit.

In addition, the system has a programmable voltage monitor (PVD), which needs to be turned on by software to compare the voltage magnitude of the  $V_{DD33}$  supply with the set threshold  $V_{PVD}$ . Refer to Chapter 3 for  $V_{POR/PDR}$  and  $V_{PVD}$  values.

#### 1.4.5 System Voltage Regulator LDO

After resetting, the system voltage regulator is automatically switched on. There are 2 modes of operation depending on the application mode.

- On mode: Normal running operation, providing stable core power.
- Low-power mode: Low-power operation of the regulator when the CPU is in Standby mode.

# 1.4.6 Low-power Mode

The system supports 2 low-power modes, which can achieve the best balance under the conditions of low power consumption, short start-up time and multiple wake-up events.

#### • Sleep mode (SLEEP)

In sleep mode, only the CPU clock stops, but all peripheral clocks are powered normally and the peripherals are in working state. This mode is the shallowest low-power mode, but can achieve the fastest wake-up.

Exit condition: Any interruption or wake-up event.

#### • Stop mode (STOP)

The stop mode combines the clock control mechanism of peripherals on the basis that both cores V3F and V5F go into deep sleep, and makes the voltage regulator run in a lower power consumption state.

Both V3F and V5F enter this mode: the high frequency clock (HSE/HSI/PLL) domain is turned off, the contents of SRAM and register are kept, and the state of I/O pin is kept. The system can continue to run after this mode wakes up, and HSI is the default system clock.

Exit conditions: any wake-up event (EXTI signal), external reset signal on RST and IWDG reset. Among them, EXTI signal includes one of 95 external I/O ports, RTC alarm clock, SWPMI wake-up signal, LPTIM wake-up signal, I3C wake-up signal, USART wake-up signal, USBPD wake-up signal, Ethernet wake-up signal, USBFS wake-up signal and USBHS wake-up signal.

#### 1.4.7 CRC Calculation Unit

The CRC (Cyclic Redundancy Check) Calculation Unit generates a CRC code from a 32-bit data word using a fixed polynomial generator. In numerous applications, CRC-based techniques are used to verify the consistency of data transmission or storage. Within the scope of the EN/IEC 60335-1 standard, which provides a means of detecting errors in flash memory, the CRC calculation unit can be used to compute the signature of software in real time and compare it with the signature generated at the time of linking and generating that software.

#### 1.4.8 Programmable Fast Interrupt Controller (PFIC)

The chip has a built-in Programmable Fast Interrupt Controller (PFIC) that supports up to 256 interrupt vectors, providing flexible interrupt management with minimal interrupt latency. The 2 cores in the chip manage 32 private interrupts of each core and share other interrupts. 116 peripheral interrupt sources can be allocated through the configuration register of PFIC. The shared interrupt source can only generate interrupt requests to the assigned core.

- Support hardware interrupt stack (HPE) without instruction overhead
- Provide 4 table-free interrupts (VTF)
- Vector table support address or instruction mode
- Core RISC-V3F supports up to configurable level 2 interrupt nesting
- Core RISC-V5F supports up to configurable level 8 interrupt nesting
- Support low-power sleep and wake-up management

### 1.4.9 External Interrupt/Event Controller (EXTI)

The external interrupt/event controller contains a total of 27 edge detectors for generating interrupt/event requests. Each interrupt line can be configured independently of its trigger event (rising or falling edge or double edge) and can be individually masked; a pending register maintains the status of all interrupt requests. EXTI can detect that the pulse width is smaller than the clock cycle of the internal HB. Up to 95 general purpose I/O ports are optionally connected to 16 external interrupt lines.

#### 1.4.10 General DMA Controller

The chip has 2 sets of general-purpose DMA controllers built-in, which manages a total of 16 channels, of which DMA1 contains 8 channels and DMA2 contains 8 channels. It can flexibly handle high-speed data transfers between memory to memory, peripheral to memory and memory to peripheral, supporting the ring buffer approach. Supports access requests to memory by one or more peripherals; by configuring related registers, each

channel of the DMA can choose to support requests to related peripherals; can configure access priority, transmission length, transmission source and destination address, etc.

DMA is used for the main peripherals including: General-purpose/advanced-control timers TIMx, ADC, DAC, I2S, USART, I2C, SPI, SDIO, SAI, DFSDM, SWPMI, I3C, QSPI.

Note: DMA1, DMA2 and CPU access to system SRAM after arbiter arbitration.

#### 1.4.11 Clock and Boot

The system clock source HSI is turned on by default. After no clock is configured or reset, the internal 25MHz RC oscillator is used as the default CPU clock. Then, an external 25MHz clock or PLL clock can be selected. When the clock safety mode is turned on, if the HSE is used as the system clock (direct or indirect), when an external clock failure is detected, the system clock will automatically switch to the internal RC oscillator, and the HSE and PLL will be automatically turned off; for the low-power mode of the clock that turns off, the system will automatically switch to the internal RC oscillator after wake-up. If a clock interrupt is enabled, the software can receive the corresponding interrupt.

#### 1.4.12 RTC

The RTC and the backup register are in the backup power supply area within the system, which is powered by the  $V_{DD33}$  when the  $V_{DD33}$  is valid, and automatically switched to the power supply by the  $V_{BAT}$  pin when the  $V_{DD33}$  is invalid.

The RTC real-time clock is a set of 32-bit programmable counters with a time base that supports 20-bit prescaling and is used for long-time measurement. The clock reference comes from a high-speed external clock division (HSE/512), an external crystal low frequency oscillator (LSE), or an internal low-power RC oscillator (LSI). Among them, there is also a backup power supply area in LSE, so when LSE is selected as RTC, the setting and time of RTC can remain unchanged after the system resets or wakes up from Stop mode.

#### 1.4.13 Analog-to-digital Converter (ADC) and Touch-key Capacitance Detection

The chip has two 12-bit analog/digital converters (ADCs), which use up to 16 external channels and 2 internal channels to sample, and the sampling rate can reach 5Msps. The chip provides programmable channel sampling time, can achieve single, continuous, scan or interrupt conversion, and supports dual ADC conversion mode. Provides analog watchdog function allows very precise monitoring of one or more selected channels for monitoring channel signal voltages, provides configurable analog watchdog reset function to reset the system when monitored voltage exceeds a threshold. Supports external event-triggered transitions. Trigger sources include internal signals from on-chip timers and external pins. Supports operation using DMA.

The internal channels of ADC are ADC\_IN16~ADC\_IN17 respectively. The temperature sensor is connected to the IN16 input channel; The internal reference voltage V<sub>REFINT</sub> is connected to the IN17 input channel.

The touch-key capacitance detection unit provides up to 16 detection channels and reuses the external channels of the ADC module. The detection result is converted into the output result by the ADC module, and the touch-key state is identified by the user software.

# 1.4.14 HSADC (High-speed Analog/Digital Converter)

The chip has a built-in 10-bit high-speed analog/digital converter (HSADC), providing samples from up to 7 external channels, with sampling rates up to 20Msps, which can achieve continuous conversion and support DMA operation.

# 1.4.15 DAC (Digital/Analog Converter)

The chip has built-in two 12-bit voltage output digital/analog converters (DACs), which convert 2 digital signals into 2 analog voltage signals and output them. It supports independent or synchronous conversion of dual DAC channels, supports left or right alignment of 12-bit data, supports 12-bit or 8-bit data, and supports external event trigger conversion. It can realize triangular wave and noise generation. Supports DMA function.

# 1.4.16 Timer and Watchdog

Timers in the system include advanced-control timers, general-purpose timers, basic timers, watchdog timers and system time base timers, please refer to Table 1-1 for details.

Table 1-1 Timer comparison

| Tim                     | Timer                  |        | Count type            | Time base                      | DMA            | Function                                                                                   |
|-------------------------|------------------------|--------|-----------------------|--------------------------------|----------------|--------------------------------------------------------------------------------------------|
| ADTM                    | TIM1                   | 16-bit | Up<br>Down<br>Up/down | 16-bit<br>frequency<br>divider | Support        | PWM complementary output, single pulse output Input capture Output comparison Timing count |
| CDTM                    | TIM2 TIM3 TIM4 TIM5    | 16-bit | Up<br>Down<br>Up/down | 16-bit<br>frequency<br>divider | Support        | PWM generation, single pulse output Input capture Output comparison Timing count           |
| GPTM                    | TIM9 TIM10 TIM11 TIM12 | 32-bit | Up<br>Down<br>Up/down | 32-bit<br>frequency<br>divider | Support        | PWM generation, single pulse output Input capture Output comparison Timing count           |
| Basic timer             | TIM6 TIM7              | 16-bit | Up                    | 16-bit<br>frequency<br>divider | Support        | Timing count                                                                               |
| Low-power timer         | LPTIM1<br>LPTIM2       | 16-bit | Up                    | 3-bit frequency divider        | Not support    | Timing count                                                                               |
| Window W                | Vatchdog               | 7-bit  | Down                  | 4 frequency divider            | Not support    | Timing Reset system (Normal working)                                                       |
| Independent<br>Watchdog |                        | 12-bit | Down                  | 7 frequency<br>divider         | Not<br>support | Timing Reset system (Normal + low power consumption operation)                             |
| System timebase timer 1 |                        | 32-bit | Up/down               | SYSCLK or<br>SYSCLK/8          | Not support    | Timing                                                                                     |
| System ti time:         |                        | 32-bit | Up/down               | SYSCLK or<br>SYSCLK/8          | Not<br>support | Timing                                                                                     |

#### • Advanced-control timer (TIM1/8)

The Advanced Timer Module consists of two 16-bit auto-loading increment/decrement counters (TIM1 and TIM8) with 16-bit programmable prescalers. In addition to the full general-purpose timer functionality, it can be viewed as a three-phase PWM generator assigned to 6 channels, with complementary PWM outputs with deadband insertion, allowing the timer to be updated for repeated counting cycles after a specified number of counter cycles, a braking function, and more. Many of the features of the Advanced Timer are the same as the General Purpose Timer, and the internal structure is the same, so the Advanced Timer can operate in concert with other TIM timers through the Timer Link function to provide synchronization or event linking capabilities.

#### • General-purpose timer (TIM2/3/4/5/9/10/11/12)

The general-purpose timer module includes 4×16-bit automatic re-installable timers (TIM2, TIM3, TIM4 and TIM5) and 4 32-bit automatic re-installable timers (TIM9, TIM10, TIM11 and TIM12), which are used to measure the pulse width or generate pulses, PWM waves of specific frequency, etc. Can be used in fields such as automation control and power supply.

TIM2/3/4/5/9/10/11/12 each has 4 independent channels, each supporting input capture, output comparison, PWM generation and single pulse mode output. It can also work with advanced timers through the timer link function to provide synchronization or event link function. In debug mode, the counter can be frozen while the PWM output is disabled, thereby cutting off the switches controlled by these outputs. Any general-purpose timer can be used to generate PWM output. Each timer has an independent DMA request mechanism.

#### • Basic timer (TIM6/7)

The basic timer module contains 2×16-bit automatic re-installable timers (TIM6 and TIM7) for counting and generating interrupts or DMA requests in update events. TIM6 and TIM7 support 16-bit programmable prescalers. A synchronization circuit that can provide clocks for digital-to-analog conversion (DAC) can be triggered. The basic timers are independent of each other and do not share any resources.

# • Low-power timer (LPTIM1/LPTIM2)

LPTIM is a 16-bit upstream count timer, with a 3-bit programmable prescaler, supporting 8 frequency division coefficients (1, 2, 4, 8, 16, 32, 64, 128). Supports continuous/single trigger mode, can select software or hardware input trigger, supports PWM output, and supports I/O polarity configurable.

LPTIM has a variety of optional clock sources, the internal clock source is the LSE, LSI, HSI or PB1 clock, and the external clock source is the external clock on the LPTIM input, LPTIM can operate without the internal clock source, so LPTIM can be used as a 'pulse counter'. In addition, LPTIM can wake up the system from the low-power mode, so LPTIM is very suitable for realizing the 'time-out function' with very low power consumption.

#### • Independent watchdog (IWDG)

The independent watchdog is a free-running 12-bit decrement counter that supports 7 frequency division coefficients. The clock is provided by an internally independent RC oscillator (LSI) of about 40 kHz; because the LSI is independent of the main clock, it can be run in stop mode. IWDG can work completely independently outside the main program, so it is used to reset the entire system in the event of a problem, or to provide timeout management for the application as a free timer. The option byte can be configured to be a software or hardware startup watchdog. In debug mode, the counter can be frozen.

# • Window watchdog (WWDG)

The window watchdog is a 7-bit decrement counter and can be set to run freely. Can be used to reset the entire

system when a problem occurs. It is driven by the main clock and has the function of early warning interrupt; in debug mode, the counter can be frozen.

#### • System time base timer (SysTick)

QingKe microprocessor core comes with two 32-bit optional increment or decrement counters, which is used to generate SYSTICK exceptions (exception number: 12), which can be specially used in real-time operating systems to provide 'heartbeat' rhythm for the system, or can be used as two standard 32-bit counter. It has automatic reload function and programmable clock source.

# 1.4.17 Universal Synchronous/Asynchronous Receiver Transmitter (USART)

The chip provides 8 sets of universal synchronous/asynchronous transceivers (USART1/2/3/4/5/6/7/8). It supports full-duplex asynchronous serial communication, synchronous unidirectional communication as well as half duplex single line communication, also LIN (Local Interconnect Network), compatible IrDA SIR ENDEC transmission codec specification, as well as modem (CTS/RTS hardware flow control) operation, and also supports multi-processor communication. It uses a fractional baud rate generator system and supports continuous communication by DMA operation.

# 1.4.18 Serial Peripheral Interface (SPI)

The chip provides 4 serial peripheral SPI interface (SPI1/2/3/4), support master or slave operation, dynamic switching. Support multi-master mode, full-duplex or half-duplex synchronous transmission, support basic SD card and MMC mode. Programmable clock polarity and phase, data bit width provides 8- or 16-bit selection, hardware CRC generation/check for reliable communication, and continuous communication support for DMA operation.

# 1.4.19 I2S (Audio) Interface

Up to 2 sets of standard I2S interfaces (multiplexed with SPI2 and SPI3) operate in master or slave mode. The software can be configured to transmit frames for 16/24/32-bit packets, supports audio sampling frequency from 8kHz to 562.2kHz, and supports 4 audio standards. In main mode, its main clock can be output to an external DAC or CODEC (decoder) at a fixed 256x audio sampling frequency, supporting DMA.

# 1.4.20 QSPI Interface

The chip has built-in 2 sets of dedicated QuadSPI, connect single, dual or quad (one data line) SPI FLASH memory media. The main features are:

- 3 functional modes: indirect mode, state polling mode and memory mapped mode
- Dual Flash mode, by accessing 2 FLASHs in parallel
- Integrated FIFO for transmit and receive
- SDR mode support
- Fully programmable frame format for indirect and memory-mapped modes
- Fully programmable opcodes for indirect and memory-mapped modes
- Generates DMA trigger signals when FIFO threshold is reached and transmission is complete
- Generates interrupts when FIFO threshold is reached, timeout occurs, operation is complete, and an access error occurs Generates interrupts on FIFO threshold, timeout, operation completion, and access error

#### 1.4.21 I2C Bus

The chip provides 4 I2C bus interfaces, capable of working in multi-master or slave mode, performing all I2C bus specific timing, protocols, arbitration, etc. Both standard and fast communication speeds are supported and it is also compatible with SMBus 2.0.

The I2C interface provides 7-bit or 10-bit addressing, and supports dual slave addressing in 7-bit Slave mode. It integrates built-in hardware CRC generator/checker. It also supports DMA operation and supports SMBus bus version 2.0/PMBus bus.

#### 1.4.22 I3C Bus

The I3C bus is a 2-wire serial single-ended multi-branch bus designed to improve the traditional I2C bus. The I3C interface is responsible for handling communication between the device and other devices connected to the I3C bus. It itself supports both as a master and a slave, and when used as a controller, it can enhance the functionality of the I2C interface while maintaining a certain degree of backward compatibility. The main features include:

- Support master/slave device
- Support MIPI I3C specification v1.1
- Support multi-host function
- Support DMA
- Support In-Band Interrupt (IBI) function
- Built-in error detection and recovery
- I3C SCL bus clocking up to 12.5MHz
- Support dynamically assigned addresses, direct and broadcast Common Command Code (CCC), and private read/write transfers

#### 1.4.23 USB PD and Type-C Controller (USB PD)

Built-in USB Power Delivery controller and PD physical layer transceiver PHY support USB Type-C master-slave detection, automatic BMC codec and CRC, and CC pin supports hardware edge control.

Support USB PD2.0 and PD3.0 and PD3.2 power transmission, support SPR and EPR, support 100W or 240W fast charging, support PD power receiving terminal Sink and PD power supply terminal Source and DRP application. Support PDUSB, UFP, DFP and DRD applications.

Among them, the CC pins PB3/CC1R and PB4/CC2R of CH32H416RdU6 chip have built-in controllable RD pull-down resistors 5K1 defined by the Type-C specification.

#### 1.4.24 Universal Serial Bus USB2.0 Full-speed Host/Device Controller (USBFS/OTG FS)

USB2.0 full-speed host controller and device controller (USBFS), complies with USB2.0 full-speed standard. Provides 16 configurable USB device endpoints and a set of host endpoints. Supports control/batch/synchronous/interrupt transmission, dual buffer mechanism, USB bus suspend/recover operation, and provides standby/wake-up function.

The OTG\_FS is a dual role USB controller that supports both host-side and device-side functionality and is compatible with the On-The-Go Supplement to the USB 2.0 specification. The controller can also be configured to support host-side only or device-side only functionality, compatible with the USB 2.0 Full Speed specification. Key features include:

- Supports the OTG protocol defined as an optional item in the (Physical Layer of the OTG\_FS Controller) USB On-The-Go Supplement, Revision 1.3 specification
- Configurable through software for USB full-speed hosts, USB full-speed/low-speed devices, and USB dual-role devices
- Provide power-saving features
- Support control transfers, bulk transfers, interrupt transfers, real-time/synchronous transfers
- Provide bus reset, hang, wake-up, and resume
- Support packets up to 64 bytes, built-in FIFO, support interrupt and DMA

# 1.4.25 Universal Serial Bus USB2.0 High-speed Host/Device Controller (USBHS)

The USB2.0 high-speed controller has dual roles of host controller and device controller, and has a built-in USB-PHY physical layer transceiver with 480Mbps. When used as a host controller, it supports low-speed, full-speed and high-speed USB devices. When used as a device controller, it can be flexibly set to low-speed, full-speed or high-speed modes to suit a variety of applications. The main features include:

- Support USB 2.1, USB 2.0, USB 1.1, USB 1.0 protocol specifications
- Support USB Host function and USB Device function
- Support control transfer, lot transfer, interrupt transfer, real-time/synchronous transfer
- Provide bus reset, suspend, wake-up and resume functions
- Host support USB HUB
- Non-0 endpoints support up to 1024-byte packets, built-in FIFO, support for interrupts and DMA
- Support USART or I2C pin mapping. The host can be used for 2-wire debugging

# 1.4.26 Universal Serial Bus USB2.0 SuperSpeed Host/Device Controller (USBSS)

The USB3.0 SuperSpeed controller has the dual role of host controller and device controller. It has a built-in ultra-high-speed USBPHY physical layer transceiver, which can realize the USB3.0 interface product functions and supports 5Gbps USBSS ultra-high-speed signal.

This controller module provides a link layer register access interface for application code to manage device connection and disconnection, bus status, and power mode. It provides a host (HOST) function access interface and a device (DEVICE) function access interface, which is used to implement various data transmission and upper-layer protocols for the USB3.0 protocol specification. The main features include:

- Support USB 3.0 protocol specification and USB 3.2 Gen1
- Support USB Host function and USB Device function
- Power management mode supports U1/U2/U3 low-power state
- Support driving USB 3.0 HUB
- Support control transmission, lot transmission, interrupt transmission, real-time/synchronous transmission
- Non-0 endpoints support packets up to 1024 bytes and burst mode
- Support DMA to directly access the data in the buffer of each endpoint
- Self-developed controller and transceiver, high-speed integrated design, measured 450Mbytes per second

# 1.4.27 Serial-parallel Interchange Controller and Transceiver (SerDes)

The chip has built-in SerDes module that supports signal isolation and long-distance transmission, and supports 1.5Gbps high-speed differential signals (SERDES\_RXP, SERDES\_RXN, SERDES\_TXP, SERDES\_TXN pins). Long-distance data transmission can be carried out through a differential peer-to-peer transmission media in the

optical fiber module or network cable. The main features include:

- Programmable data transceiver rate, supports up to 1.5Gbps
- Supports network transformer high-voltage signal isolation, also supports capacitive low-voltage isolation
- Support Category 6 differential network cable 100 meters long-distance transmission of 500Mbps
- Built-in 8bit/10bit codec and CRC checksum, support serial number matching
- Built-in FIFO, support send/receive double-buffer mode
- Support DMA function, access address support byte alignment
- Provide a variety of transmission interrupt flags and status, and timely feedback information to the application layer
- Differential transceiver, can directly drive fiber optic modules

# 1.4.28 Controller Area Network (CAN)

The chip has 3 sets of CAN interfaces, compatible with specifications 2.0A and 2.0B (active), with a baud rate of up to 1Mbits/s, and supports time-triggered communication function. Standard frames with 11-bit identifiers can be received and sent, or extended frames with 29-bit identifiers can be received and sent. With 3 sending mailboxes and two 3-level deep receiving FIFO.

#### 1.4.29 Digital Video Port (DVP)

DVP (Digital Video Port) is used to connect the camera module to obtain image data stream. It provides 8/10/12-bit parallel interface communication, and supports up to 150MHz pixel clock input frequency. It supports image data organized in the original row and frame format, such as YUV, RGB, etc., and also supports compressed image data such as JPEG format, which can receive high-speed parallel data streams output by external 8-bit, 10-bit, and 12-bit camera modules. During reception, it mainly relies on VSYNC and HSYNC signal synchronization. Supports image cropping function.

# 1.4.30 Random Number Generator (RNG)

The chip has a built-in hardware random number generator, based on continuous analog noise, which provides a 32-bit random number through internal analog circuitry.

#### 1.4.31 Ethernet Controller and Transceiver (MAC+PHY)

The chip has a built-in Gigabit Ethernet controller (MAC) that complies with IEEE802.3-2002 standards, which acts as the data link layer. Its Link speed supports up to 1Gbps, supports gigabit and 100M and speed adaptation, and provides an RGMII interface to connect to external PHY chips. When applying, the development of network products is achieved by combining the TCP/IP protocol stack.

The CH32H417 chip also has a built-in 10/100Mbps Ethernet PHY physical layer transceiver. Single chip can realize Ethernet communication. The main features include:

- Conforms to IEEE 802.3 protocol specification and design
- Provide RGMII interface to connect external Ethernet PHY transceiver
- Support full-duplex operation and 10/100/1000Mbps data transmission rate
- Hardware Automatic IPv4 and IPv6 packet integrity check, IP/ICMP/UDP/TCP packet checksum calculation and auto-filling
- Multiple MAC address filtering modes
- Support LED
- SMI interface to configure and manage the external PHYs

- Support Ethernet controller MAC + built-in 10/100Mbps PHY
- Optional Ethernet controller MAC + external 1Gbps PHY
- Support Auto-MDIX switching of RX/TX and automatic identification of positive and negative signal lines

#### 1.4.32 SIDO Host/Device Controller

The SDIO host interface provides the operation interface of multimedia card (MMC), SD memory card, SDIO card and CE-ATA device. Supports 3 different data bus modes: 1-bit (default), 4-bit and 8-bit. In 8-bit mode, this interface can enable data transmission rates to reach 100MHz. Currently, this interface is fully compatible with multimedia card system specification 4.5 (forward compatible), SDIO card specification 2.0, SD memory card specification 2.0, and CE-ATA digital protocol specification 1.1. The main features include:

- Support SD card, SDIO card and MMC card
- Support 1-bit, 4-bit and 8-bit bus modes
- Maximum communication clock up to 100MHz
- Compatible with MMC specification 4.5 (forward compatible)
- Compatible with SD card Specification 2.0, SDIO card specification 2.0
- Not compatible with SPI and QSPI

# 1.4.33 SD/EMMC Host/Device Controller (SDMMC)

The chip has a built-in SDMMC controller host/slave interface, the transmission clock can reach 200MHz, supports dual-edge sampling, supports 1/4/8-wire communication mode, and can be connected to external SD/TF cards, EMMC cards and other devices. The application code can flexibly set various commands, response packets, valid data packets, and double buffer length switching limits for data transmission and reception.

- Support SD physical layer 1.0 and 2.0 specifications, and UHS-I SDR50, DDR50 and SDR104 modes of SD3.0 specification
- Conform to the 4.4 and 4.5.1 specifications of EMMC card; supports HS200 and HS400 of EMMC card 5.0 specification
- Communication modes support 1-wire, 4-wire, and 8-wire modes
- Maximum communication clock up to 200MHz
- Support double-edge sampling
- Flexible and configurable packet lengths, command formats, and response states
- Provide hardware to stop the clock function automatically at the interval of data block
- Support SD card, SDIO card, EMMC card and other devices that conform to the SD interface protocol
- Support SDIO slave interface, which can complete the data exchange of the chip that supports the SDIO host interface.
- DMA double buffer function

# 1.4.34 Programmable Protocol I/O Controller (PIOC)

The programmable protocol I/O controller is based on a dedicated thin instruction set RISC core with a single clock cycle. It runs at the main frequency of the system. It has a program ROM with 2K instructions, 49 SFR registers and PWM timing/counter, and supports protocol control of 2 I/O pins.

- RISC core, optimized single-cycle bit-operated instruction set, full static instruction set
- Reuse 4K-byte system SRAM as 2K-word capacity program ROM, supports program pause and dynamic loading

- Provide 33-byte bi-directional and uni-directional registers each, provides 6-level independent Stack
- Support 2 general-purpose bi-directional I/O protocol control and input level change detection
- Support 1-wire and 2-wire interfaces with multiple protocol specifications by dynamically loading different protocol programs
- Support 1024 levels of serial connection of 1-wire ARGB chip

# 1.4.35 Serial Audio Interface (SAI)

The chip has a built-in set of serial audio interfaces (SAI), which supports I2S standard, LSB or MSB alignment, PCM/DSP, TDM and AC'97 and other audio protocols. It is suitable for mono and stereo applications and supports SPDIF output. In order to achieve the flexibility and configurability of the SAI interface, SAI includes 2 sets of control modules in A/B, each set of modules containing up to 4 I/O pins (SD, SCK, FS and MCLK).

The SAI can be configured in any combination of master/slave, transmit/receive, and depending on the audio submodule synchronous/asynchronous configuration, its mode of operation can be set to full duplex/simplex.

- Support a wide range of audio protocols such as I2S standard, LSB or MSB alignment, PCM/DSP, TDM and AC'97
- Provide 2 groups of independent control modules, each audio submodule can be configured as any combination of Master/Slave, Transmit/Receive, and both have an 8-word FIFO
- The 2 groups of control modules, A and B, can be in synchronous or asynchronous mode, and the master/slave configurations are independent of each other
- Up to 16 Slots, each Slot supports a size of 8-bit, 10-bit, 16-bit, 20-bit, 24-bit, or 32-bit data
- Support SPDIF output
- Frame Synchronization Configuration (active level, active length and offset)
- Support LSB or MSB data transfer
- Support Stereo/Mono audio functionality with mute mode
- Serial Clock Selection Edge Selection (SCK)
- Each audio submodule has 2 independent DMA interfaces supporting slave mode at frequencies up to 4MHz
- Error flag bits and interrupt sources:
- FIFO overflow and underflow
- Frame synchronization advance detection in slave mode
- Frame synchronization lag detection in slave mode
- AC'97 codec is not ready.
- Clock configuration error

# 1.4.36 Single-wire Protocol Master Interface (SWPMI)

Single-wire Protocol Master Interface (SWPMI) is a full-duplex single-wire communication technology. This technology implements single-wire protocol (SWP) communication based on the ETSITS102613 standard specification.

In SWPMI, data can be transmitted in 2 physical ways: The first is to realize data transmission from the master device to the slave device through the voltage domain (S1 signal); the second is to realize data transmission from the slave device to the master device through the current domain (S2 signal). The S1 signal is transmitted using a digital modulation method of pulse width modulation, while the S2 signal transmits data from the current change. Its main characteristics are as follows:

• Support full-duplex communication mode

- Support automatic handling of fill bits
- Support automatic SWP bus state management
- Provide send-back mode for testing
- Support automatic handling of start of frame (SOF) and automatic handling of end of frame (EOF)
- Support bit rate configurable up to 2 Mbit/s and interrupt configurable
- Provide CRC error, underflow, overflow, and recovery from device monitoring flags
- Support CRC-16 calculation, generation, and checking

# 1.4.37 Universal High-Speed Interface (UHSIF)

The chip has a built-in set of universal high-speed interfaces UHSIF, the transmission clock can reach up to 125MHz, supports 8-bit, 16-bit or 32-bit data width, and the theoretical maximum speed is 500Mbytes/s.

#### 1.4.38 OPA

The chip has 3 sets of independently configured low offset voltage op amps (OPA1/2/3) built-in, and can also be used as voltage comparators. The inputs and outputs of each op amp can be selected for multiple channels by changing configurations. OPA1 also has an additional internal output channel directly connected to the input terminal of CMP CMP\_P2. All 3 OPAs support programmable gain op amps (PGAs), support high-speed mode, and can increase the slew rate by setting high-speed mode.

#### 1.4.39 CMP

A set of rail-to-rail universal voltage comparators that support optional hysteresis characteristics and digital filtering. The inputs of the voltage comparator CMP\_P0~CMP\_P1 and CMP\_N0~CMP\_N1 are respectively connected to the GPIO, while the other inputs CMP\_P2 and CMP\_N2 are connected to the output channels of OPA1 and DAC2 within the chip, respectively; the voltage comparison results can be selected by the configuration bit CMP\_MODE or multiplexed into the internal sampling channel of the TIM (the control that releases I/O for other purposes).

# 1.4.40 LCD-TFT Display Controller (LTDC)

LCD-TFT (Liquid Crystal Display-Thin Film Transistor) Display Controller (LTDC) mainly provides parallel digital RGB and horizontal synchronization, vertical synchronization, pixel clock and data enabled signals, which can be used as output signals to different LCD and TFT panel interfaces. Its main characteristics are:

- Provide 24-bit RGB parallel pixel output: 8 bits per pixel (RGB888)
- Provide 2 display layers containing proprietary 8\*256-bit FIFOs
- Support Color Look-Up Tables (CLUT) with up to 256 colors per layer
- Support Programmable timing of different display panels
- Support programmable background colors
- Support programmable polarity of HSYNC, VSYNC and data enable signals
- Up to 8 input color formats per display layer: ARGB8888, RGB888, RGB565, ARGB1555, ARGB4444, L8 (8-bit luminance or CLUT), AL44 (4-bit alpha + 4-bit luminance), AL88 (8-bit alpha + 8-bit luminance)
- Support flexible blending between 2 layers using alpha values (per pixel or constant)
- Support color keying (transparent colors)
- Support programmable window position and size
- Support thin-film transistor (TFT) color displays
- Support up to 3 programmable interrupt times

# 1.4.41 Graphics Processing Hardware Accelerator (GPHA)

GPHA is a DMA specially used for image processing. Provides indexed color mode and direct color mode, supporting all classic color coding schemes, supporting 4 bits per pixel to up to 32 bits. In addition, the GPHA module also comes with its own proprietary color lookup table (CULT). Its main characteristics are:

- Support single HB master device bus architecture
- HB slave programming interface supports 8/16/32-bit access (except 32-bit CLUT access)
- Support programmable source and target area sizes and offsets
- Support user-programmable source address and target address
- Support adjustable Alpha values (source, fixed, modulated)
- Support mixing of up to 2 sources
- Support programmable source and target color formats, up to 11 color formats and up to 32 bits per pixel
- Support 2 internal memories for storing CLUTs in indirect color mode
- Support programmable CLUT size, either by automatic loading of CLUTs by the CPU or by programmed CLUTs
- Support internal timer to control the bandwidth of the HB
- Support 3 modes of operation are supported: register-to-memory, memory-to-memory with pixel format conversion, memory-to-memory with pixel format conversion and blending.
- Support filling a specified part or all of the target image with a specific color.
- Support copying part or all of the source image to the corresponding part or all of the target image.
- Support pixel format conversion copying from part or all of a source image to part or all of a target image
- Support blending parts and/or all of 2 source images with different pixel formats, and then copying the result to a part or all of the target image with a different color format
- Support aborting, suspending GPHA running
- Support for generating an interrupt in case of a bus error or access conflict
- Support for generating an interrupt on process completion

### 1.4.42 Flexible Memory Controller (FMC)

The FMC module includes a configurable static memory controller (FSMC), synchronous dynamic randomized memory (SDRAM), and an HB interface, which supports devices such as SRAM, PSRAM, NOR, and NAND, and supports sequential access to 8/16/32-bit data. It can convert the transfer signals from the internal HB into a suitable external communication protocol, and flexibly configure the sampling delay time to meet different device timings.

In addition, the FSMC controller can also be used to interface with most graphics LCD controllers. It supports Intel 8080 and Motorola 6800 modes, making it easy to build simple graphics application environments or high-performance solutions for specialized acceleration controllers.

The main features of the FMC module are:

- Support connection to SRAM, PSRAM, NOR, and NAND devices
- Support burst mode for faster access to NOR, PSRAM, and SDRAM
- Support programmable continuous clock outputs for asynchronous and synchronous access
- Support sequential access to 8/16/32-bit data
- Support independent chip select control and independent configuration for each memory area
- Support write enable and byte channel select outputs
- Support external asynchronous wait control
- Support 16\*32-bit deep write FIFOs
- SDRAM supports cacheable 6\*32-bit deep read FIFO (6\*14-bit address tag)

# 1.4.43 Digital Filter for ΣΔ Modulator (DFSDM)

The DFSDM is a high-performance module dedicated to connecting external  $\Sigma\Delta$  modulators to MCUs. It includes 2 external digital serial interfaces and 2 digital filters with flexible  $\Sigma\Delta$  digital processing options, providing up to 24-bit ADC final resolution. DFSDM also features selectable parallel data stream inputs from the internal ADC peripheral or device memory. Key features are:

- Provide 2 multiplexed input digital serial channels
- 2 internal digital parallel channels support optional inputs
- Support adjustable digital signal processing
- Support up to 24-bit output data resolution
- Support signed Data format
- Support automatic data offset correction (offset values are stored in registers by the user)
- Include 2 conversion modes: single conversion mode and continuous conversion mode
- Conversions can be turned on synchronously by software trigger, internal timer, external event, or by using the first DFSDM filter
- Support analog watchdog
- Built-in short-circuit detector to detect saturated analog input values (lower and upper limits)
- Support generating breaks when analog watchdog events and short-circuit monitoring events occur
- Built-in extreme value detector
- Support Interrupt and DMA

# 1.4.44 Encryption Module (ECDC)

The chip has built-in packet cipher algorithm module, which supports two packet cipher algorithms, AES and SM4, as well as electronic cipher book (ECB) and counter (CTR) modes. The module completes an encryption and decryption process with 128-bit data size as the basic unit, providing DMA encryption and decryption of data in memory and a single encryption and decryption mode of SFR registers. Its main characteristics are:

- ECB and CTR modes for 128-bit key of SM4 algorithm
- ECB and CTR modes for 128/192/256-bit key of AES algorithm
- Support direct encryption and decryption of a single 128-bit block of data in the way of writing SFR by software
- Support DMA (memory to memory) encryption and decryption of software-specified data blocks.

#### 1.4.45 General-purpose Input/Output Interface (GPIO)

The chip has built-in 6 groups of GPIO ports (PA0~PA15, PB0~PB15, PC0~PC15, PD0~PD15, PE0~PE15, PF0~PF14), totaling 95 GPIO pins. Most of the pins can be configured by software as outputs (push-pull or open-drain), inputs (with or without pull-ups or pull-downs), or multiplexed peripheral function ports.

Pins PA9 to PA12, PC13 to PC15, and PE3 to PE6 are powered by  $V_{DD33}$ , rated at 3.3V. Among them, pins PC13 to PC15 are automatically switched to be powered by  $V_{BAT}$  when  $V_{DD33}$  is powered down.

Pins PA0 to PA8, PB2 to PB7, PB15, PC4 to PC5, PD8, PE2, PF6 to PF10 are powered by  $V_{DDIO}$ , rated 3.3V power supply, and support 1.8V, 2.5V, and 3.3V power supply.

High-speed pins PA13 to PA15, PB0 to PB1, PB10 to PB14, PC0 to PC3, PC6 to PC12, PD0 to PD7, PD9 to PD15, PE0 to PE1, PE7 to PE15, PF0 to PF5, and PF11 to PF14 are powered by V<sub>IO18</sub>, with built-in voltage regulator for the I/O pins, and support 1.2V, 1.8V, 2.5V, 3.3V and supports dynamic power supply voltage

switching, and supports XO pin to configure the default voltage after power-on. Please refer to [12:9] fields of PWR\_CTLR register in *CH32H417RM* for specific configuration information.

# 1.4.46 Serial Debug Interface (SDI)

The core comes with a 1-wire SDI Serial Debug Interface and a 2-wire SDI Serial Debug Interface. The system supports 2 debugging modes: 1-wire debugging is the default debugging mode, which corresponds to the SWIO pin (Single Wire Input Output), while 2-wire debugging corresponds to the SWDIO and SWCLK pins, which can be used to increase the speed of downloading. The default debugging interface pins are turned on after the system is powered on or reset, and the SDI can be turned off as needed after the main program is run.

# **Chapter 2 Pinouts and Pin Definition**

# 2.1 Pinouts

# 2.1.1 CH32H417 Pinouts







# 2.1.2 CH32H416 Pinouts



# 2.1.3 CH32H415 Pinouts



Note: The alternate functions in the pin diagram are abbreviated.

Example: ADC: (ADC0:ADC IN0)

HSADC\_: (HSADC4:HSADC\_IN4)

DAC: (DAC1:DAC OUT1)

USB2DP: USBHS\_DP USB2DN: USBHS\_DN SSRXA: USBSS\_RXA SSRXB: USBSS\_RXB SSTXA: USBSS\_TXA SSTXB: USBSS\_TXA

OP: OPA\_(OP1\_P1:OPA1\_P1, OP1\_N1:OPA1\_N1, OP1\_O1:OPA1\_OUT1)

# 2.2 Pin Description

Note that the pin function descriptions in the table below are for all functions and do not refer to specific chip models. Peripheral resources may vary from model to model, so please check the availability of this function against the chip model resource table before viewing.

Table 2-1-1 CH32H417 Pin definitions

| P        | Pin No.  |          |                   |                            |                                          | N4 .                                 |                                                                                                                                                                                                                                |                                   |
|----------|----------|----------|-------------------|----------------------------|------------------------------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|
| H417WEU6 | H417MEU6 | H417QEU6 | Pin name          | Pin<br>type <sup>(1)</sup> | I/O<br>characte<br>ristic <sup>(1)</sup> | Main<br>function<br>(After<br>reset) | Pin function <sup>(2)</sup>                                                                                                                                                                                                    | Remapping function <sup>(3)</sup> |
| 0        | 0        | 0        | $V_{SS}$          | P                          | -                                        | $ m V_{SS}$                          |                                                                                                                                                                                                                                |                                   |
| 6        | 1        | -        | $V_{\text{DD33}}$ | P                          | -                                        | $V_{\text{DD33}}$                    |                                                                                                                                                                                                                                |                                   |
| -        | -        | 1        | PE2               | I/O                        | FT                                       | PE2                                  | USART5_RX(AF4)/SPI4_SCK(AF5)/ SAI_MCLK_A(AF6)/USART6_CK(AF8)/ SDRAM_CLK(AF9)/FSMC_A23(AF12)/ DVP_D2(AF13)/LTDC_R6(AF14)                                                                                                        |                                   |
| -        | 2        | 2        | PE3               | I/O/<br>SDP                | -                                        | PE3                                  | SERDES_TXP/TIM8_CH1(AF0)/ SDRAM_DQM2(AF1)/TIM4_CH1(AF2)/ TIM12_CH1(AF3)/PIOC_IO0(AF5)/ SAI_SD_B(AF6)/SDRAM_CS_N0(AF9)/ USART5_TX(AF11)/FSMC_A19(AF12)/ DVP_D3(AF13)                                                            |                                   |
| -        | 3        | 3        | PE4               | I/O/<br>SDP                | -                                        | PE4                                  | SERDES_TXN/TIM8_CH2(AF0)/ TIM4_CH2(AF2)/TIM12_CH2(AF3)/ PIOC_IO1(AF4)/SPI4_NSS(AF5)/ SAI_FS_A(AF6)/SDRAM_CS_N1(AF9)/ FSMC_A20(AF12)/DVP_D4(AF13)/ LTDC_B0(AF14)                                                                |                                   |
| -        | 4        | 4        | PE5               | I/O/<br>SDP                | -                                        | PE5                                  | SERDES_RXP/TIM8_CH3(AF0)/ TIM4_CH3(AF2)/TIM12_CH3(AF3)/ TIM9_CH3(AF4)/SPI4_MISO(AF5)/ SAI_SCK_A(AF6)/SDRAM_CKE0(AF9)/ SDRAM_D27(AF10)/FSMC_A21(AF12)/ DVP_D6(AF13)/LTDC_G0(AF14)                                               |                                   |
| -        | 5        | 5        | PE6               | I/O/<br>SDP                | -                                        | PE6                                  | SERDES_RXN/TIM8_CH4(AF0)/ TIM1_BKIN2(AF1)/TIM4_CH4(AF2)/ TIM12_CH4(AF3)/TIM9_CH4(AF4)/ SPI4_MOSI(AF5)/SAI_SD_A(AF6)/ SDRAM_CKE1(AF7)/USART8_CK(AF8)/ SDRAM_D28(AF10)/CMP_OUT(AF11)/ FSMC_A22(AF12)/DVP_D7(AF13)/ LTDC_G1(AF14) |                                   |

| F        | in No    | ).       |                                        |                         |                                          |                                      |                                                                                                                                                                             |                                   |
|----------|----------|----------|----------------------------------------|-------------------------|------------------------------------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|
| H417WEU6 | H417MEU6 | H417QEU6 | Pin name                               | Pin type <sup>(1)</sup> | I/O<br>characte<br>ristic <sup>(1)</sup> | Main<br>function<br>(After<br>reset) | Pin function <sup>(2)</sup>                                                                                                                                                 | Remapping function <sup>(3)</sup> |
| -        | -        | 6        | $V_{DDIO}$                             | P                       | -                                        | $V_{\mathrm{DDIO}}$                  |                                                                                                                                                                             |                                   |
| -        | -        | 7        | $V_{BAT}$                              | P                       | -                                        | $V_{\mathrm{BAT}}$                   |                                                                                                                                                                             |                                   |
| -        | -        | 8        | PC13 <sup>(4)</sup> -RT<br>C           | I/O                     | -                                        | PC13 <sup>(5)</sup>                  | RTC(AF1)/FSMC_A5(AF12)/<br>SDRAM_A5(AF12)                                                                                                                                   |                                   |
| -        | -        | 9        | PC14 <sup>(4)</sup> -<br>OSC32_IN      | I/O/A                   | -                                        | PC14 <sup>(5)</sup>                  | OSC32_IN/SDRAM_CKE1(AF9)/<br>FSMC_D16(AF12)/SDRAM_D16(AF12)                                                                                                                 |                                   |
| -        | -        | 10       | PC15 <sup>(4)</sup> -<br>OSC32_OU<br>T | I/O/A                   | -                                        | PC15 <sup>(5)</sup>                  | OSC32_OUT/SDRAM_RAS_N(AF9)/<br>FSMC_D17(AF12)/SDRAM_D17(AF12)                                                                                                               |                                   |
| 7        | 6        | 11       | $V_{DDK}$                              | P                       | -                                        | $V_{DDK}$                            | Main V <sub>DDK</sub>                                                                                                                                                       |                                   |
| 8        | 7        | 12       | MDIRN <sup>(6)</sup>                   | ETH                     | -                                        | MDIRN                                |                                                                                                                                                                             |                                   |
| 9        | 8        | 13       | MDIRP <sup>(6)</sup>                   | ETH                     | -                                        | MDIRP                                |                                                                                                                                                                             |                                   |
| 10       | 9        | 14       | MDITN <sup>(6)</sup>                   | ETH                     | -                                        | MDITN                                |                                                                                                                                                                             |                                   |
| 11       | 10       | 15       | MDITP <sup>(6)</sup>                   | ETH                     | -                                        | MDITP                                |                                                                                                                                                                             |                                   |
| 12       | 11       | 16       | V <sub>DD33</sub>                      | P                       | -                                        | $V_{\mathrm{DD33}}$                  | Main V <sub>DD33</sub>                                                                                                                                                      |                                   |
| -        | -        | 17       | PF6                                    | I/O                     | FT                                       | PF6                                  | CAN3_RX(AF2)/SPI1_NSS(AF3)/ QSPI2_SCK(AF4)/I3C_SCL(AF5)/ SAI_SD_B(AF6)/USART8_RX(AF7)/ TIM10_CH3(AF9)/QSPI1_SIO3(AF10)/ FSMC_D18(AF12)/SDRAM_D18(AF12)/ TIM11_CH1(AF13)     |                                   |
| -        | -        | 18       | PF7                                    | I/O                     | FT                                       | PF7                                  | CAN3_TX(AF2)/SPI1_SCK(AF3)/ QSPI2_SCSN(AF4)/I3C_SDA(AF5)/ SAI_MCLK_B(AF6)/USART8_TX(AF7)/ TIM10_CH4(AF9)/QSPI1_SIO2(AF10)/ FSMC_D19(AF12)/SDRAM_D19(AF12)/ TIM11_CH2(AF13)  |                                   |
| -        | -        | 19       | PF8                                    | I/O                     | -                                        | PF8                                  | HSADC_IN4/SPI1_MOSI(AF3)/ QSPI2_SIO0(AF4)/SAI_SCK_B(AF6)/ USART8_RTS(AF7)/QSPI2_SIO0(AF8)/ TIM10_CH1(AF9)/TIM11_CH3(AF13) QSPI1_SIO0(AF10)/FSMC_D20(AF12)/SD RAM_D20(AF12)/ |                                   |
| -        | -        | 20       | PF9                                    | I/O/A                   | -                                        | PF9                                  | HSADC_IN5/SPI1_MISO(AF3)/ QSPI2_SIO1(AF4)/SAI_FS_B(AF6)/ USART8_CTS(AF7)/TIM10_CH2(AF9)/ USART8_RTS(AF11)/ QSPI1_SIO1(AF10)/FSMC_D21(AF12)/SD                               |                                   |

| P        | in No    | ).       |          |                            |                                          |                                      |                                                                                                                                                                                                                                                            |                                                   |
|----------|----------|----------|----------|----------------------------|------------------------------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|
| H417WEU6 | H417MEU6 | H417QEU6 | Pin name | Pin<br>type <sup>(1)</sup> | I/O<br>characte<br>ristic <sup>(1)</sup> | Main<br>function<br>(After<br>reset) | Pin function <sup>(2)</sup>                                                                                                                                                                                                                                | Remapping function <sup>(3)</sup>                 |
|          |          |          |          |                            |                                          |                                      | RAM_D21(AF12)/TIM11_CH4(AF13)                                                                                                                                                                                                                              |                                                   |
| -        | -        | 21       | PF10     | I/O/A                      | -                                        | PF10                                 | HSADC_IN6/QSPI2_SIO2(AF4)/ USART8_CK(AF7)/TIM10_ETR(AF8)/ USART8_CTS(AF11)/FSMC_D22(AF12)/S DRAM_D22(AF12)/DVP_D11(AF13)/ LTDC_DE(AF14)                                                                                                                    |                                                   |
| -        | -        | 22       | $V_{SS}$ | P                          | -                                        | $V_{SS}$                             |                                                                                                                                                                                                                                                            |                                                   |
| 13       | 12       | 23       | XI       | I/A                        | -                                        | XI                                   |                                                                                                                                                                                                                                                            |                                                   |
| 14       | 13       | 24       | XO       | O/A                        | -                                        | XO                                   |                                                                                                                                                                                                                                                            |                                                   |
| -        | 14       | 25       | NRST     | I                          | -                                        | NRST                                 |                                                                                                                                                                                                                                                            |                                                   |
| 15       | 15       | 26       | PC0      | I/O/A                      | -                                        | PC0                                  | ADC_IN10/HSADC_IN0/ TIM8_BKIN(AF0)/ETH_MDC(AF1)/ DFSDM_CKIN0(AF3)/FSMC_D4(AF4)/ PIOC_IO1(AF5)/SAI_MCLK_A(AF7)/ I2C2_SCL(AF9)/QSPI2_SIO3(AF10)/ LTDC_G2(AF11)/SDRAM_WE_N(AF12)/ LTDC_R5(AF14)/SDRAM_CAS_N(AF15)                                             | UHSIF_CLK_1                                       |
| 16       | 16       | 27       | PC1      | I/O/A                      | -                                        | PC1                                  | ADC_IN11/HSADC_IN1/ TIM8_CH1N(AF0)/ETH_MDIO(AF1)/ TIM5_CH1(AF2)/DFSDM_DATIN0(AF3)/ FSMC_D5(AF4)/SPI2_MOSI(AF5)/ I2S1_SDO(AF5)/SAI_SD_A(AF7)/ PIOC_IO0(AF7)/I2C2_SDA(AF9)/ QSPI2_SCSXN(AF10)/SDIO_CK(AF11)/L TDC_G5(AF14)/SDRAM_WE_N(AF15)                  | UHSIF_PORT0_2/<br>UHSIF_PORT0_3/<br>UHSIF_PORT3_1 |
| 17       | 17       | 28       | PC2      | I/O/A                      | -                                        | PC2                                  | ADC_IN12/HSADC_IN2/OPA3_P0/ TIM8_CH2N(AF0)/ETH_PPS(AF1)/ TIM5_CH2(AF2)/DFSDM_CKIN1(AF3)/ FSMC_D6(AF4)/SPI2_MISO(AF5)/ I2S1_SDI(AF5)/DFSDM_CKOUT(AF6)/ SAI_SCK_A(AF7)/PIOC_IO1(AF8)/ I2C2_SMBA(AF9)/ QSPI2_SIOX0(AF10)/ SDRAM_CS_NO(AF12)/ SDRAM_DQM0(AF15) | UHSIF_PORT1_2/<br>UHSIF_PORT1_3/<br>UHSIF_PORT4_1 |
| 18       | 18       | 29       | PC3      | I/O/A                      | -                                        | PC3                                  | ADC_IN13/HSADC_IN3/ OPA3_N0/TIM8_CH3N(AF0)/ TIM5_CH3(AF2)/DFSDM_DATIN1(AF3)/ FSMC_D7(AF4)/SPI2_MOSI(AF5)/                                                                                                                                                  | UHSIF_PORT2_2/<br>UHSIF_PORT2_3/<br>UHSIF_PORT5_1 |

| P        | in No    | ).       |                      |                         |                                          |                                      |                                                                                                                                                                                                                                |                                   |
|----------|----------|----------|----------------------|-------------------------|------------------------------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|
| H417WEU6 | H417MEU6 | H417QEU6 | Pin name             | Pin type <sup>(1)</sup> | I/O<br>characte<br>ristic <sup>(1)</sup> | Main<br>function<br>(After<br>reset) | Pin function <sup>(2)</sup>                                                                                                                                                                                                    | Remapping function <sup>(3)</sup> |
|          |          |          |                      |                         |                                          |                                      | I2S1_SDO(AF5)/SAI_FS_A(AF7)/ QSPI2_SIOX1(AF10)/ SDRAM_D16(AF11)/FSMC_D16(AF11)/ SDRAM_CKE0(AF12)/ SDRAM_DM1(AF15)                                                                                                              |                                   |
| -        | 19       | 30       | $V_{ m DDIO}$        | P                       | -                                        | $V_{ m DDIO}$                        |                                                                                                                                                                                                                                |                                   |
| -        | -        | 31       | $ m V_{SSA}$         | P                       | -                                        | $V_{SSA}$                            |                                                                                                                                                                                                                                |                                   |
| -        | -        | 32       | $V_{ m REFP}$        | P                       | -                                        | $V_{REFP}$                           |                                                                                                                                                                                                                                |                                   |
| 19       | 20       | 33       | $V_{\mathrm{DD33A}}$ | P                       | -                                        | $V_{\mathrm{DD33A}}$                 |                                                                                                                                                                                                                                |                                   |
| -        | 21       | 34       | PA0                  | I/O/A                   | -                                        | PA0                                  | ADC_IN0/OPA3_OUT0/ TIM2_CH1_ETR(AF1)/TIM5_CH1(AF2)/ TIM8_ETR(AF3)/QSPI2_SIOX2(AF4)/ IO2W_IO0(AF5)/TIM9_CH1(AF6)/ USART2_CTS(AF7)/USART6_TX(AF8)/ SDIO_CMD(AF9)/FSMC_D23(AF12)/ SDRAM_D23(AF12)/LTDC_R0(AF14)/ SDRAM_DQM2(AF15) |                                   |
| -        | 1        | 35       | PA1                  | I/O/A                   | -                                        | PA1                                  | ADC_IN1/TIM2_CH2(AF1)/ TIM5_CH2(AF2)/QSPI2_SIOX3(AF4)/ TIM9_CH2(AF6)/USART2_RTS(AF7)/ USART6_RX(AF8)/QSPI1_SIO3(AF9)/ FSMC_D24(AF12)/SDRAM_D24(AF12)/ LTDC_R2(AF14)                                                            |                                   |
| -        | -        | 36       | PA2                  | I/O/A                   | -                                        | PA2                                  | ADC_IN2/OPA3_P1/TIM2_CH3(AF1)/ TIM5_CH3(AF2)/USART6_CK(AF3)/ TIM9_CH3(AF4)/USART2_TX(AF7)/ FSMC_D25(AF12)/SDRAM_D25(AF12)/ LTDC_R1(AF14)                                                                                       |                                   |
| -        | -        | 37       | PA3                  | I/O/A                   | -                                        | PA3                                  | ADC_IN3/OPA3_N1/TIM2_CH4(AF1)/ TIM5_CH4(AF2)/TIM9_CH4(AF4)/ USART2_RX(AF7)/TIM10_CH3(AF8)/ LTDC_B2(AF9)/FSMC_D26(AF12)/ SDRAM_D26(AF12)/LTDC_B5(AF14)                                                                          |                                   |
| -        | -        | 38       | $V_{DDIO}$           | P                       | -                                        | $V_{\mathrm{DDIO}}$                  |                                                                                                                                                                                                                                |                                   |
| -        | 22       | 39       | PA4                  | I/O/A                   | -                                        | PA4                                  | ADC_IN4/DAC1_OUT/OPA3_OUT1/ TIM5_ETR(AF2)/TIM9_ETR(AF4)/ SPI1_NSS(AF5)/SPI3_NSS(AF6)/ I2S2_WS(AF6)/USART2_CK(AF7)/ TIM10_CH4(AF9)/FSMC_D27(AF12)                                                                               |                                   |

| P        | in No    | ).       |          |                         |                                    |                                      |                                                                  |                                   |
|----------|----------|----------|----------|-------------------------|------------------------------------|--------------------------------------|------------------------------------------------------------------|-----------------------------------|
| H417WEU6 | H417MEU6 | H417QEU6 | Pin name | Pin type <sup>(1)</sup> | I/O characte ristic <sup>(1)</sup> | Main<br>function<br>(After<br>reset) | Pin function <sup>(2)</sup>                                      | Remapping function <sup>(3)</sup> |
|          |          |          |          |                         |                                    |                                      | SDRAM_D27(AF12)/DVP_HSYNC(AF13)                                  |                                   |
|          |          |          |          |                         |                                    |                                      | /                                                                |                                   |
|          |          |          |          |                         |                                    |                                      | LTDC_VSYNC(AF14)                                                 |                                   |
|          |          |          |          |                         |                                    |                                      | ADC_IN5/DAC2_OUT/OPA1_OUT1/                                      |                                   |
|          |          |          |          |                         |                                    |                                      | TIM2_CH1_ETR(AF1)/                                               |                                   |
| 20       | 23       | 40       | PA5      | I/O/A                   | -                                  | PA5                                  | TIM1_BKIN2(AF2)/TIM8_CH1N(AF3)/                                  |                                   |
|          |          |          |          |                         |                                    |                                      | SPI1_SCK(AF5)/TIM10_ETR(AF9)/                                    |                                   |
|          |          |          |          |                         |                                    |                                      | DVP_VSYNC(AF11)/FSMC_D28(AF12)/                                  |                                   |
|          |          |          |          |                         |                                    |                                      | SDRAM_D28(AF12)/LTDC_R4(AF14)                                    |                                   |
|          |          |          |          |                         |                                    |                                      | ADC_IN6/OPA1_P1/TIM1_BKIN(AF1)/                                  |                                   |
|          |          |          |          |                         |                                    |                                      | TIM3_CH1(AF2)/TIM8_BKIN(AF3)/                                    |                                   |
| -        | -        | 41       | PA6      | I/O/A                   | -                                  | PA6                                  | SPI1_MISO(AF5)/SDRAM_DQM2(AF6)/                                  |                                   |
|          |          |          |          |                         |                                    |                                      | TIM10_CH1(AF9)/CMP_OUT(AF10)/                                    |                                   |
|          |          |          |          |                         |                                    |                                      | LTDC_HSYNC(AF11)/DVP_PCLK(AF13)/<br>LTDC_G2(AF14)                |                                   |
|          |          |          |          |                         |                                    |                                      | _ ` ,                                                            |                                   |
|          |          |          |          |                         |                                    |                                      | ADC_IN7/OPA1_N1/TIM1_CH1N(AF1)/<br>TIM3 CH2(AF2)/TIM8 CH1N(AF3)/ |                                   |
|          |          | 42       | PA7      | I/O/A                   |                                    | PA7                                  | SPI1 MOSI(AF5)/TIM10 CH2(AF9)/                                   |                                   |
| _        | _        | 42       | ra/      | I/O/A                   | -                                  | ra/                                  | SDRAM WE N(AF12)/                                                |                                   |
|          |          |          |          |                         |                                    |                                      | LTDC VSYNC(AF14)/                                                |                                   |
|          |          |          |          |                         |                                    |                                      | ADC IN14/OPA1 OUT0/CMP N1/                                       |                                   |
| _        | _        | 43       | PC4      | I/O/A                   | _                                  | PC4                                  | CAN3 RX(AF6)/I3C SCL(AF7)/                                       |                                   |
|          |          | .5       | 101      | 2 3/11                  |                                    | 101                                  | SDRAM_CS_N0(AF12)/LTDC_R7(AF14)                                  |                                   |
|          |          |          |          |                         |                                    |                                      | ADC IN15/CAN3 TX(AF6)/                                           |                                   |
| _        | _        | 44       | PC5      | I/O/A                   | _                                  | PC5                                  | I3C SDA(AF7)/SDRAM CKE0(AF12)/                                   |                                   |
|          |          |          |          |                         |                                    |                                      | CMP OUT(AF13)/LTDC DE(AF14)                                      |                                   |
|          |          |          |          |                         |                                    |                                      | ADC IN8/OPA1 P0/CMP P0/MCO(AF0)/                                 |                                   |
|          |          |          |          |                         |                                    |                                      | TIM1_CH2N(AF1)/TIM3_CH3(AF2)/                                    |                                   |
|          |          |          |          |                         |                                    |                                      | TIM8_CH2N(AF3)/TIM5_CH4(AF4)/                                    | LHIGIE DODTA A                    |
| 21       | 24       | 15       | DD0      | T/O/A                   |                                    | DD0                                  | DFSDM_CKOUT(AF6)/SDRAM_DQM3(                                     | UHSIF_PORT3_2/                    |
| 21       | 24       | 45       | PB0      | I/O/A                   | -                                  | PB0                                  | AF7)/USART6_CTS(AF8)/LTDC_R3(AF9)                                | UHSIF_PORT3_3/                    |
|          |          |          |          |                         |                                    |                                      | /                                                                | UHSIF_PORT6_1                     |
|          |          |          |          |                         |                                    |                                      | FSMC_D29(AF12)/SDRAM_D29(AF12)/                                  |                                   |
|          |          |          |          |                         |                                    |                                      | TIM12_ETR(AF13)/LTDC_G1(AF14)                                    |                                   |
|          |          |          |          |                         |                                    |                                      | ADC_IN9/OPA1_N0/OPA2_OUT1/                                       |                                   |
|          |          |          |          |                         |                                    |                                      | CMP_N0/TIM1_CH3N(AF1)/                                           | UHSIF_PORT4_2/                    |
| 22       | 25       | 46       | PB1      | I/O/A                   | -                                  | PB1                                  | TIM3_CH4(AF2)/TIM8_CH3N(AF3)/                                    | UHSIF_PORT4_3/                    |
|          |          |          |          |                         |                                    |                                      | TIM12_CH1(AF5)/SDRAM_BA0(AF7)/                                   | UHSIF_PORT7_1                     |
|          |          |          |          |                         |                                    |                                      | DFSDM_DATIN1(AF6)/LTDC_R6(AF9)/                                  |                                   |

| P        | in No    | ).       |               |                         |                                          |                                      |                                                                |                                   |
|----------|----------|----------|---------------|-------------------------|------------------------------------------|--------------------------------------|----------------------------------------------------------------|-----------------------------------|
| H417WEU6 | H417MEU6 | H417QEU6 | Pin name      | Pin type <sup>(1)</sup> | I/O<br>characte<br>ristic <sup>(1)</sup> | Main<br>function<br>(After<br>reset) | Pin function <sup>(2)</sup>                                    | Remapping function <sup>(3)</sup> |
|          |          |          |               |                         |                                          |                                      | FSMC_D30(AF12)/SDRAM_D30(AF12)/                                |                                   |
|          |          |          |               |                         |                                          |                                      | LTDC_G0(AF14)                                                  |                                   |
|          |          |          |               |                         |                                          |                                      | CMP_P1/DFSDM_CKIN1(AF4)/                                       |                                   |
|          |          | 47       | DD4           | 1/0/4                   | E                                        | DD2                                  | TIM12_CH2(AF5)/SAI_SD_A(AF6)/                                  |                                   |
| -        | -        | 47       | PB2           | I/O/A                   | FT                                       | PB2                                  | SPI3_MOSI(AF7)/I2S2_SDO(AF7)/                                  |                                   |
|          |          |          |               |                         |                                          |                                      | QSPI1_SCK(AF9)/FSMC_D31(AF12)                                  |                                   |
|          |          |          |               |                         |                                          |                                      | SDRAM_D31(AF12)/TIM11_ETR(AF13)                                |                                   |
|          |          | 10       | PF11          | I/O/A                   |                                          | PF11                                 | OPA2_P1/UHSIF_CLK/                                             |                                   |
| -        | -        | 48       | PFII          | 1/O/A                   | -                                        | PFII                                 | I2C4_SMBA(AF2)/SDRAM_RAS_N(AF12                                |                                   |
|          |          |          |               |                         |                                          |                                      | OPA2 N1/UHSIF PORT0/                                           |                                   |
|          |          |          |               |                         |                                          |                                      | I2C4 SCL(AF2)/PIOC IO0(AF3)/                                   |                                   |
| -        | -        | 49       | PF12          | I/O/A                   | -                                        | PF12                                 | SDRAM CAS N(AF12)/                                             |                                   |
|          |          |          |               |                         |                                          |                                      | TIM12 CH3(AF13)                                                |                                   |
|          |          |          |               |                         |                                          |                                      | UHSIF PORT1/I2C4 SDA(AF2)/                                     |                                   |
| _        | _        | 50       | PF13          | I/O                     | _                                        | PF13                                 | PIOC IO1(AF5)/DVP PCLK(AF11)/                                  |                                   |
|          |          |          | -             |                         |                                          |                                      | TIM12 CH4(AF13)                                                |                                   |
| -        | -        | 51       | $V_{ m DDIO}$ | P                       | -                                        | $V_{ m DDIO}$                        | _ ` ` /                                                        |                                   |
|          |          |          |               |                         |                                          |                                      | OPA2_OUT0/UHSIF_PORT2/                                         |                                   |
|          |          | 50       | DE7           | T/O/A                   |                                          | DE#                                  | TIM1_ETR(AF1)/USART8_RX(AF7)/                                  |                                   |
| -        | -        | 52       | PE7           | I/O/A                   | -                                        | PE7                                  | QSPI1_SIOX0(AF10)/FSMC_D4(AF12)/S                              |                                   |
|          |          |          |               |                         |                                          |                                      | DRAM_D4(AF12)                                                  |                                   |
|          |          |          |               |                         |                                          |                                      | OPA2_N0/UHSIF_PORT3/                                           |                                   |
|          |          | 53       | PE8           | I/O/A                   | _                                        | PE8                                  | TIM1_CH1N(AF1)/USART8_TX(AF7)/                                 |                                   |
|          |          | 33       | 1 120         | 1/0/11                  | _                                        | 1 Lo                                 | SDIO_D0(AF8)/QSPI1_SIOX1(AF10)/                                |                                   |
|          |          |          |               |                         |                                          |                                      | FSMC_D5(AF12)/SDRAM_D5(AF12)                                   |                                   |
|          |          |          |               |                         |                                          |                                      | OPA2_P0/UHSIF_PORT4/                                           |                                   |
| _        | _        | 54       | PE9           | I/O/A                   | _                                        | PE9                                  | TIM1_CH1(AF1)/DFSDM_CKOUT(AF3)/                                |                                   |
|          |          |          |               |                         |                                          |                                      | SDIO_D1(AF8)/QSPI1_SIOX2(AF10)/                                |                                   |
|          |          |          |               |                         |                                          |                                      | FSMC_D6(AF12)/SDRAM_D6(AF12)                                   |                                   |
|          |          |          |               |                         |                                          |                                      | UHSIF_PORT5/TIM1_CH2N(AF1)/                                    |                                   |
|          |          |          | DE 10         | 1/0                     |                                          | DE 10                                | SDRAM_D17(AF3)/SDIO_D2(AF8)/                                   | UHSIF_PORT5_2/                    |
| -        | 26       | 55       | PE10          | I/O                     | -                                        | PE10                                 | QSPI2_SCK(AF7)/                                                | UHSIF_PORT5_3                     |
|          |          |          |               |                         |                                          |                                      | QSPI1_SIOX3(AF10)/FSMC_D7(AF12)/S                              | _                                 |
|          |          |          |               |                         |                                          |                                      | DRAM_D7(AF12)/SDRAM_BA1(AF15)                                  |                                   |
|          |          |          |               |                         |                                          |                                      | UHSIF_PORT6/TIM1_CH2(AF1)/                                     | HILICIE DODTA 2/                  |
| -        | 27       | 56       | PE11          | I/O                     | -                                        | PE11                                 | SDRAM_D18(AF3)/SPI4_NSS(AF5)/                                  | UHSIF_PORT6_2/                    |
|          |          |          |               |                         |                                          |                                      | QSPI2_SCSN(AF7)/SDIO_D3(AF8)/<br>FSMC D8(AF12)/SDRAM D8(AF12)/ | UHSIF_PORT6_3                     |
|          |          |          |               |                         |                                          |                                      | TSIVIC_DO(AF12)/SDRAIVI_DO(AF12)/                              |                                   |

| P        | in No    | ),       |          |                            |                                          |                                      |                                                                                                                                                                                                                                                  |                                   |
|----------|----------|----------|----------|----------------------------|------------------------------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|
| H417WEU6 | H417MEU6 | H417QEU6 | Pin name | Pin<br>type <sup>(1)</sup> | I/O<br>characte<br>ristic <sup>(1)</sup> | Main<br>function<br>(After<br>reset) | Pin function <sup>(2)</sup>                                                                                                                                                                                                                      | Remapping function <sup>(3)</sup> |
|          |          |          |          |                            |                                          |                                      | LTDC_G3(AF14)/SDRAM_A0(AF15)                                                                                                                                                                                                                     |                                   |
| -        | 28       | 57       | PE12     | I/O                        | -                                        | PE12                                 | UHSIF_PORT7/TIM1_CH3N(AF1)/ SDRAM_D19(AF3)/SPI4_SCK(AF5)/ QSPI2_SIO0(AF7)/SDIO_D4(AF8)/ FSMC_D9(AF12)/SDRAM_D9(AF12)/ CMP_OUT(AF13)/LTDC_B4(AF14)/ SDRAM_A1(AF15)                                                                                | UHSIF_PORT7_2/<br>UHSIF_PORT7_3   |
| 23       | 29       | 58       | PE13     | I/O                        | -                                        | PE13                                 | UHSIF_PORT8/TIM1_CH3(AF1)/ TIM12_CH2(AF2)/SPI4_MISO(AF5)/ QSPI2_SIO1(AF7)/SDIO_D5(AF8)/ FSMC_D10(AF12)/SDRAM_D10(AF12)/ LTDC_DE(AF14)/SDRAM_A2(AF15)                                                                                             |                                   |
| 24       | 30       | 59       | PE14     | I/O                        | -                                        | PE14                                 | UHSIF_PORT9/TIM1_CH4(AF1)/ TIM12_CH3(AF2)/I3C_SCL(AF3)/ SPI4_MOSI(AF5)/QSPI2_SIO2(AF7)/ SDIO_D6(AF8)/FSMC_D11(AF12)/ SDRAM_D11(AF12)/LTDC_CLK(AF13)/ SDRAM_A3(AF14)                                                                              |                                   |
| 25       | 31       | 60       | PE15     | I/O                        | -                                        | PE15                                 | UHSIF_PORT10/TIM1_BKIN(AF1)/ TIM12_CH4(AF2)/I3C_SDA(AF3)/ QSPI2_SIO3(AF7)/SDIO_D7(AF8)/ USART5_CK(AF11)/FSMC_D12(AF12)/ SDRAM_D12(AF12)/CMP_OUT(AF13)/ LTDC_R7(AF14)/SDRAM_A4(AF15)                                                              |                                   |
| 26       | 32       | 61       | PB10     | I/O                        | -                                        | PB10                                 | UHSIF_PORT11/SDRAM_A5(AF0)/ TIM2_CH3(AF1)/TIM9_CH2(AF2)/ LPTIM2_CH1(AF3)/I2C2_SCL(AF4)/ SPI2_SCK(AF5)/I2S1_CK(AF5)/ FSMC_A19(AF6)/USART3_TX(AF7)/ SDIO_CMD(AF8)/USART6_CK(AF9)/ QSPI2_SCSXN(AF11)/ FSMC_A10(AF12)/SDRAM_A10(AF12)/ LTDC_G4(AF14) | SDMMC_D2_1 <sup>(8)</sup>         |
| 27       | 33       | 62       | PB11     | I/O                        | -                                        | PB11                                 | UHSIF_PORT12/SDRAM_A6(AF0)/ TIM2_CH4(AF1)/FSMC_A20(AF2)/ LPTIM2_ETR(AF3)/I2C2_SDA(AF4)/ USART3_RX(AF7)/SDIO_CK(AF8)/ TIM9_CH4(AF9)/QSPI2_SIOX0(AF11)/ FSMC_A11(AF12)/SDRAM_A11(AF12)/                                                            | SDMMC_D3_1 <sup>(8)</sup>         |

| P        | in No    | ).       |                     |                         |                                          |                                      |                                                                                                                                                                                                                                                                                                                  |                                   |
|----------|----------|----------|---------------------|-------------------------|------------------------------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|
| H417WEU6 | H417MEU6 | H417QEU6 | Pin name            | Pin type <sup>(1)</sup> | I/O<br>characte<br>ristic <sup>(1)</sup> | Main<br>function<br>(After<br>reset) | Pin function <sup>(2)</sup>                                                                                                                                                                                                                                                                                      | Remapping function <sup>(3)</sup> |
|          |          |          |                     |                         |                                          |                                      | LTDC_G5(AF14)                                                                                                                                                                                                                                                                                                    |                                   |
| 28       | 34       | 63       | $ m V_{IO18}$       | P                       | -                                        | $V_{IO18}$                           | Main V <sub>IO18</sub>                                                                                                                                                                                                                                                                                           |                                   |
| 29       | 35       | 64       | $V_{\mathrm{DDIO}}$ | P                       | -                                        | $V_{ m DDIO}$                        | Main V <sub>DDIO</sub>                                                                                                                                                                                                                                                                                           |                                   |
| 30       | 36       | 65       | PB12                | I/O                     | -                                        | PB12                                 | UHSIF_PORT13/SDRAM_A7(AF0)/ TIM1_BKIN(AF1)/TIM8_BKIN(AF2)/ FSMC_A21(AF3)/I2C2_SMBA(AF4)/ SPI2_NSS(AF5)/I2S1_WS(AF5)/ DFSDM_DATIN1(AF6)/ USART3_CK(AF7)/TIM9_CH3(AF8)/ CAN2_RX(AF9)/LTDC_VSYNC(AF10)/ QSPI2_SIOX1(AF11)/ FSMC_A12(AF12)/SDRAM_A12(AF12)/ CMP_OUT(AF13)/USART7_RX(AF14)/                           |                                   |
| 31       | 37       | 66       | PB13                | I/O                     | -                                        | PB13                                 | DVP_PCLK(AF15)  UHSIF_PORT14/SDRAM_A8(AF0)/  TIM1_CH1N(AF1)/TIM8_BKIN2(AF2)/  LPTIM2_OC(AF3)/TIM9_ETR(AF4)/  SPI2_SCK(AF5)/I2S1_CK(AF5)/  DFSDM_CKIN1(AF6)/  USART3_CTS(AF7)/DVP_HSYNC(AF8)/  CAN2_TX(AF9)/ETH_PHY_LED3(AF10)/  QSPI2_SIOX0(AF11)/  FSMC_A13(AF12)/DVP_D2(AF13)/  USART7_TX(AF14)/FSMC_A22(AF15) | SDMMC_D0_1 <sup>(8)</sup>         |
| 32       | 38       | 67       | PB14                | I/O                     | -                                        | PB14                                 | UHSIF_PORT15/FSMC_A23(AF0)/ TIM1_CH2N(AF1)/TIM9_CH1(AF2)/ TIM8_CH2N(AF3)/USART1_TX(AF4)/ SPI2_MISO(AF5)/I2S1_SDI(AF5)/ LTDC_G0(AF6)/USART3_RTS(AF7)/ USART6_RTS(AF8)/SDIO_D0(AF9)/ ETH_PHY_LED4(AF10)/ QSPI2_SIOX1(AF11)/ FSMC_A14(AF12)/SDRAM_BA0(AF12)/ USART7_CK(AF13)/LTDC_CLK(AF14)/ DVP_VSYNC(AF15)        |                                   |
| -        | -        | 68       | PB15                | I/O                     | FT                                       | PB15                                 | TIM1_CH3N(AF1)/TIM9_CH2(AF2)/ TIM8_CH3N(AF3)/USART1_RX(AF4)/ SPI2_MOSI(AF5)/I2S1_SDO(AF5)/ USART6_CTS(AF8)/SDIO_D1(AF9)/                                                                                                                                                                                         |                                   |

| F        | in No    | ).       |          |                         |                                          |                                      |                                                                                                                                                                                                                                      |                                   |
|----------|----------|----------|----------|-------------------------|------------------------------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|
| H417WEU6 | H417MEU6 | H417QEU6 | Pin name | Pin type <sup>(1)</sup> | I/O<br>characte<br>ristic <sup>(1)</sup> | Main<br>function<br>(After<br>reset) | Pin function <sup>(2)</sup>                                                                                                                                                                                                          | Remapping function <sup>(3)</sup> |
|          |          |          |          |                         |                                          |                                      | FSMC_A15(AF12)/SDRAM_BA1(AF12)/<br>LTDC_G7(AF14)                                                                                                                                                                                     |                                   |
|          |          |          |          |                         |                                          |                                      | USART3 TX(AF7)/FSMC D13(AF12)/                                                                                                                                                                                                       |                                   |
| -        | -        | 69       | PD8      | I/O                     | FT                                       | PD8                                  | SDRAM_D13(AF12)/LTDC_B7(AF14)                                                                                                                                                                                                        |                                   |
| -        | -        | 70       | PD9      | I/O                     | -                                        | PD9                                  | SDRAM_A9(AF0)/I3C_SCL(AF5)/<br>USART3_RX(AF7)/FSMC_D14(AF12)/<br>SDRAM_D14(AF12)                                                                                                                                                     | UHSIF_CLK_3                       |
| 33       | 39       | 71       | PD10     | I/O                     | -                                        | PD10                                 | UHSIF_PORT16/SDRAM_A10(AF0)/ DFSDM_CKOUT(AF3)/ LPTIM2_ETR(AF4)/I3C_SDA(AF5)/ USART3_CK(AF7)/RGMII_TXD3(AF10)/ FSMC_D15(AF12)/SDRAM_D15(AF12)/ LTDC_B3(AF14)                                                                          | SDMMC_STR_1                       |
| 34       | 40       | 72       | PD11     | I/O                     | -                                        | PD11                                 | UHSIF_PORT17/SDRAM_A11(AF0)/ LPTIM1_ETR(AF1)/LPTIM2_CH2(AF3)/I 2C4_SMBA(AF4)/TIM5_ETR(AF6)/ USART3_CTS(AF7)/QSPI1_SIO0(AF9)/ RGMII_TXD2(AF10)/LTDC_R4(AF11)/ FSMC_A16(AF12)/USART1_CK(AF14)                                          | SDMMC_SDCK_1<br>SDMMC_SLVCK_<br>1 |
| 35       | 41       | 73       | PD12     | I/O                     | -                                        | PD12                                 | UHSIF_PORT18/SDRAM_A12(AF0)/ LPTIM1_CH1(AF1)/TIM4_CH1(AF2)/ LPTIM2_CH1(AF3)/I2C4_SCL(AF4)/ CAN3_RX(AF5)/TIM5_CH1(AF6)/ USART3_RTS(AF7)/QSPI1_SIO1(AF9)/ RGMII_TXD1(AF10)/LTDC_R3(AF11)/ FSMC_A17(AF12)/DVP_D4(AF13)/ USART1_RX(AF14) | SDMMC_STS_1<br>SDMMC_CMD_1        |
| 36       | 42       | 74       | PD13     | I/O                     | -                                        | PD13                                 | UHSIF_PORT19/SDRAM_D0(AF0)/ LPTIM1_OC(AF1)/TIM4_CH2(AF2)/ LTDC_R2(AF3)/I2C4_SDA(AF4)/ CAN3_TX(AF5)/TIM5_CH2(AF6)/ QSPI1_SIO3(AF9)/ RGMII_TXD0(AF10)/FSMC_A18(AF12)/ DVP_D5(AF13)/USART1_TX(AF14)                                     |                                   |
| 37       | 43       | 75       | PD14     | I/O                     | -                                        | PD14                                 | UHSIF_PORT20/SDRAM_D1(AF0)/ LPTIM1_CH2(AF1)/TIM4_CH3(AF2)/ TIM5_CH3(AF6)/LTDC_B1(AF8)/ QSPI1_SIO2(AF9)/ RGMII_TXEN(AF10)/                                                                                                            |                                   |

| H417WEU6 | $\frac{\text{H417MEU6}}{\text{Z}}$ | H417QEU6 | Pin name            | Pin type <sup>(1)</sup> | I/O<br>characte<br>ristic <sup>(1)</sup> | Main<br>function<br>(After<br>reset) | Pin function <sup>(2)</sup>                                                                                                                                                                                | Remapping function <sup>(3)</sup> |
|----------|------------------------------------|----------|---------------------|-------------------------|------------------------------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|
|          |                                    |          |                     |                         |                                          |                                      | FSMC_D0(AF12)/SDRAM_D0(AF12)/<br>DVP_D6(AF13)/USART1_RTS(AF14)                                                                                                                                             |                                   |
| 38       | 44                                 | 76       | PD15                | I/O                     | -                                        | PD15                                 | UHSIF_PORT21/SDRAM_D2(AF0)/ TIM4_CH4(AF2)/TIM5_CH4(AF6)/ LTDC_G2(AF7)/RGMII_GTXC(AF10)/ FSMC_D1(AF12)/SDRAM_D1(AF12)/ DVP_D7(AF13)/USART1_CTS(AF14)                                                        |                                   |
| 39       | 45                                 | 77       | PF0                 | I/O                     | -                                        | PF0                                  | UHSIF_PORT22/SDRAM_D3(AF2)/ SDRAM_CS_N1(AF4)/ QSPI2_SCK(AF5)/USART4_CTS(AF7)/ ETH_PHY_LED0(AF10)/ LTDC_R1(AF11)/DVP_D11(AF12)/ LTDC_R7(AF14)                                                               |                                   |
| 40       | 46                                 | 78       | PF1                 | I/O                     | -                                        | PF1                                  | UHSIF_PORT23/SDRAM_D4(AF2)/ QSPI2_SCSN(AF5)/ SAI_MCLK_A(AF6)/USART4_CK(AF7)/ LTDC_B0(AF8)/ETH_PHY_LED1(AF10)/ FSMC_INT2(AF12)/LTDC_CLK(AF14)                                                               |                                   |
| 41       | 47                                 | 79       | PF2                 | I/O                     | -                                        | PF2                                  | UHSIF_PORT24/SDRAM_D5(AF2)/ TIM8_ETR(AF3)/ QSPI2_SIO0(AF5)/USART4_RTS(AF7)/ ETH_PHY_LED2(AF10)/ SDRAM_CLK(AF12)/LTDC_G7(AF14)                                                                              |                                   |
| -        | 48                                 | 80       | $V_{ m DDK}$        | P                       | -                                        | $V_{DDK}$                            |                                                                                                                                                                                                            |                                   |
| -        | 49                                 | 81       | $ m V_{IO18}$       | P                       | -                                        | $V_{\rm IO18}$                       |                                                                                                                                                                                                            |                                   |
| -        | -                                  | 82       | $V_{\mathrm{DDIO}}$ | P                       | -                                        | $V_{\mathrm{DDIO}}$                  |                                                                                                                                                                                                            |                                   |
| 42       | 50                                 | 83       | PC6                 | I/O                     | -                                        | PC6                                  | SDMMC_D6 <sup>(8)</sup> /UHSIF_PORT25/ SDRAM_D6(AF0)/ TIM3_CH1(AF2)/TIM8_CH1(AF3)/ FSMC_D8(AF4)/SPI2_MCK(AF5)/ USART4_TX(AF7)/SDIO_D6(AF9)/ SWPMI_IO(AF11)/RGMII_RXD3(AF12)/ DVP_D0(AF13)/LTDC_HSYNC(AF14) | SDMMC_D6_1 <sup>(8)</sup>         |
| 43       | 51                                 | 84       | PC7                 | I/O                     | -                                        | PC7                                  | SDMMC_D7 <sup>(8)</sup> /UHSIF_PORT26/<br>SDRAM_D7(AF0)/<br>TIM3_CH2(AF2)/TIM8_CH2(AF3)/<br>FSMC_D9(AF4)/SPI3_MCK(AF6)/<br>USART4_RX(AF7)/SDIO_D7(AF9)/<br>SWPMI_TX(AF11)/RGMII_RXD2(AF12)/                | SDMMC_D7_1 <sup>(8)</sup>         |

| P        | in No    | ),       |          |                         |                                          |                                      |                                                                                                                                                                                                                                                                                            |                                   |
|----------|----------|----------|----------|-------------------------|------------------------------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|
| H417WEU6 | H417MEU6 | H417QEU6 | Pin name | Pin type <sup>(1)</sup> | I/O<br>characte<br>ristic <sup>(1)</sup> | Main<br>function<br>(After<br>reset) | Pin function <sup>(2)</sup>                                                                                                                                                                                                                                                                | Remapping function <sup>(3)</sup> |
|          |          |          |          |                         |                                          |                                      | DVP_D1(AF13)/LTDC_G6(AF14)                                                                                                                                                                                                                                                                 |                                   |
| 44       | 52       | 85       | PC8      | I/O                     | -                                        | PC8                                  | SDMMC_D0/UHSIF_PORT27/ SDRAM_D8(AF0)/ TIM3_CH3(AF2)/TIM8_CH3(AF3)/ FSMC_D13(AF4)/TIM9_ETR(AF6)/ USART4_CK(AF7)/USART7_RTS(AF8)/ SWPMI_RX(AF11)/RGMII_RXD1(AF12)/ DVP_D2(AF13)/LTDC_G4(AF14)                                                                                                |                                   |
| 45       | 53       | 86       | PC9      | I/O                     | -                                        | PC9                                  | SDMMC_D1 <sup>(8)</sup> /UHSIF_PORT28/ SDRAM_D9(AF0)/ TIM3_CH4(AF2)/TIM8_CH4(AF3)/ I2C3_SDA(AF4)/SPI3_MISO(AF5)/ I2S2_SDI(AF5)/TIM9_CH1(AF6)/ FSMC_D14(AF7)/USART7_CTS(AF8)/ QSPI1_SIO0(AF9)/LTDC_G3(AF10)/ SWPMI_SUP(AF11)/ RGMII_RXD0(AF12)/DVP_D3(AF13)/ LTDC_B2(AF14)/SAI_MCLK_B(AF15) | SDMMC_D1_1 <sup>(8)</sup>         |
| -        | -        | 87       | PA8      | I/O                     | FT                                       | PA8                                  | TIM1_CH1(AF1)/TIM8_BKIN2(AF3)/ I2C3_SCL(AF4)/ SDRAM_DQM3(AF6)/ USART1_CK(AF7)/ USART8_RX(AF11)/CMP_OUT(AF12)/ LTDC_B3(AF13)/LTDC_R6(AF14)                                                                                                                                                  |                                   |
| -        | 54       | 88       | PA9      | I/O/A                   | FT                                       | PA9                                  | OTG_VBUS/SDRAM_D10(AF0)/ TIM1_CH2(AF1)/ I2C3_SMBA(AF4)/SPI2_SCK(AF5)/ I2S1_CK(AF5)/USART1_TX(AF7)/ SDRAM_D20(AF8)/DVP_D0(AF13)/ LTDC_R5(AF14)                                                                                                                                              |                                   |
| -        | 55       | 89       | PA10     | I/O/A                   | FT                                       | PA10                                 | OTG_ID/SDRAM_D11(AF0)/ TIM1_CH3(AF1)/USART6_CK(AF6)/ USART1_RX(AF7)/SDRAM_D21(AF8)/ FSMC_A6(AF10)/SDRAM_A6(AF10)/ LTDC_B4(AF12)/DVP_D1(AF13)/ LTDC_B1(AF14)                                                                                                                                |                                   |
| -        | 56       | 90       | PA11     | I/O/A                   | FT                                       | PA11                                 | OTG_DM/SDRAM_D12(AF0)/ TIM1_CH4(AF1)/USART3_CK(AF4)/ SPI2_NSS(AF5)/I2S1_WS(AF5)/                                                                                                                                                                                                           |                                   |

| P        | in No    | ).       |            |                            |                                          | 3.5.1                                |                                                                                                                                                                                                                                                                                                               |                                   |
|----------|----------|----------|------------|----------------------------|------------------------------------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|
| H417WEU6 | H417MEU6 | H417QEU6 | Pin name   | Pin<br>type <sup>(1)</sup> | I/O<br>characte<br>ristic <sup>(1)</sup> | Main<br>function<br>(After<br>reset) | Pin function <sup>(2)</sup>                                                                                                                                                                                                                                                                                   | Remapping function <sup>(3)</sup> |
|          |          |          |            |                            |                                          |                                      | USART2_RX(AF6)/USART1_CTS(AF7)/ SDRAM_D22(AF8)/CAN1_RX(AF9)/ FSMC_A7(AF10)/SDRAM_A7(AF10)/ LTDC_R4(AF14)                                                                                                                                                                                                      |                                   |
| -        | 57       | 91       | PA12       | I/O/A                      | FT                                       | PA12                                 | OTG_DP/SDRAM_D13(AF0)/ TIM1_ETR(AF1)/USART3_RTS(AF4)/ SPI2_SCK(AF5)/I2S1_CK(AF5)/ USART6_TX(AF6)/USART1_RTS(AF7)/ SDRAM_D23(AF8)/CAN1_TX(AF9)/ FSMC_A8(AF10)/SDRAM_A8(AF10)/ TIM1_BKIN2(AF12)/LTDC_R5(AF14)/                                                                                                  |                                   |
| 46       | 58       | 92       | PA13       | I/O                        | -                                        | PA13                                 | UHSIF_PORT29/SDRAM_D14(AF0)/ SPI3_MOSI(AF1)/I2S2_SDO(AF1)/ SDRAM_BA1(AF3)/USART3_TX(AF4)/ CAN_RX(AF5)/I2C3_SDA(AF7)/ LTDC_B2(AF8)/FSMC_A9(AF10)/ SDRAM_A9(AF10)/SAI_SD_B(AF13)/                                                                                                                               |                                   |
| -        | 59       | 93       | $V_{DD33}$ | P                          | -                                        | $V_{\mathrm{DD33}}$                  |                                                                                                                                                                                                                                                                                                               |                                   |
| 47       | 60       | 94       | PA14       | I/O                        | -                                        | PA14                                 | SDMMC_D4 <sup>(8)</sup> /UHSIF_PORT30/<br>SDRAM_D15(AF0)/SPI3_SCK(AF1)/<br>I2S2_CK(AF1)/SDRAM_A0(AF3)/<br>USART3_RX(AF4)/CAN_TX(AF5)/<br>I2C3_SCL(AF7)/USART8_CK(AF11)/<br>RGMII_RXDV(AF12)/<br>SAI_SCK_B(AF13)/LTDC_B6(AF14)/<br>LTDC_R0(AF15)                                                               | SDMMC_D4_1 <sup>(8)</sup>         |
| 48       | 61       | 95       | PA15       | I/O                        | -                                        | PA15                                 | SDMMC_D5 <sup>(8)</sup> /UHSIF_PORT31/ FSMC_NBL3(AF0)/ SDRAM_DQM3(AF0)/ TIM2_CH1_ETR(AF1)/ RGMII_RXC(AF3)/USART3_CTS(AF4)/ SPI1_NSS(AF5)/SPI3_NSS(AF6)/ I2S2_WS(AF6)/I2C3_SMBA(AF7)/ USART6_RTS(AF8)/LTDC_R3(AF9)/ LTDC_B4(AF10)/USART8_TX(AF11)/ SDRAM_A1(AF12)/SAI_FS_B(AF13)/ LTDC_B6(AF14)/LTDC_CLK(AF15) | SDMMC_D5_1 <sup>(8)</sup>         |
| 49       | 62       | 96       | PC10       | I/O                        | -                                        | PC10                                 | SDMMC_D2 <sup>(8)</sup> /UHSIF_PORT32/<br>FSMC_NBL2(AF0)/                                                                                                                                                                                                                                                     | SDMMC_STS_2/<br>SDMMC_STS_3/      |

| F        | in No    | ).       |          |                            |                                          |                                      |                                                                                                                                                                                                                                                       |                                                                                                         |
|----------|----------|----------|----------|----------------------------|------------------------------------------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|
| H417WEU6 | H417MEU6 | H417QEU6 | Pin name | Pin<br>type <sup>(1)</sup> | I/O<br>characte<br>ristic <sup>(1)</sup> | Main<br>function<br>(After<br>reset) | Pin function <sup>(2)</sup>                                                                                                                                                                                                                           | Remapping function <sup>(3)</sup>                                                                       |
|          |          |          |          |                            |                                          |                                      | SDRAM_DQM2(AF0)/ TIM9_CH2(AF2)/SDRAM_D24(AF3)/ SPI3_SCK(AF6)/I2S2_CK(AF6)/ USART3_TX(AF7)/USART6_TX(AF8)/ QSPI1_SIO1(AF9)/LTDC_B1(AF10)/ SWPMI_RX(AF11)/DVP_D8(AF13)/ LTDC_R2(AF14)/LTDC_HSYNC(AF15)                                                  | SDMMC_CMD_2/<br>SDMMC_CMD_3/<br>UHSIF_PORT32_2/<br>UHSIF_PORT32_3                                       |
| 50       | 63       | 97       | PC11     | I/O                        | -                                        | PC11                                 | SDMMC_D3 <sup>(8)</sup> /UHSIF_PORT33/<br>FSMC_NBL1(AF0)/<br>SDRAM_DQM1(AF0)/<br>TIM9_CH4(AF2)/SDRAM_D25(AF3)/<br>SPI3_MISO(AF6)/I2S2_SDI(AF6)/<br>USART3_RX(AF7)/USART6_RX(AF8)/<br>QSPI1_SCSXN(AF9)/DVP_D4(AF13)/<br>LTDC_B4(AF14)/LTDC_VSYNC(AF15) | SDMMC_STR_2/<br>SDMMC_STR_3/<br>UHSIF_PORT33_2/<br>UHSIF_PORT33_3                                       |
| 51       | 64       | 98       | PC12     | I/O                        | -                                        | PC12                                 | SDMMC_SDCK/SDMMC_SLVCK/ UHSIF_PORT34/FSMC_NBL0(AF0)/ SDRAM_DQM0(AF0)/TIM9_CH3(AF2)/ SDRAM_D26(AF3)/SPI3_MOSI(AF6)/ I2S2_SDO(AF6)/USART3_CK(AF7)/ USART7_TX(AF8)/DVP_D9(AF13)/ LTDC_R6(AF14)/LTDC_DE(AF15)                                             | SDMMC_SDCK_2/<br>SDMMC_SDCK_3/<br>SDMMC_SLVCK_2/<br>SDMMC_SLVCK_3/<br>UHSIF_PORT34_2/<br>UHSIF_PORT34_3 |
| 52       | 65       | 99       | PD0      | I/O                        | -                                        | PD0                                  | UHSIF_PORT35/SDRAM_D10(AF1)/ USART6_RX(AF8)/CAN1_RX(AF9)/ FSMC_D2(AF12)/SDRAM_D2(AF12)/ LTDC_B1(AF14)/LTDC_R3(AF15)                                                                                                                                   | SDMMC_D0_2/<br>SDMMC_D0_3/<br>UHSIF_PORT35_2/<br>UHSIF_PORT35_3                                         |
| 53       | 66       | 100      | PD1      | I/O                        | -                                        | PD1                                  | UHSIF_PORT36/SDRAM_D11(AF1)/ USART6_TX(AF8)/CAN1_TX(AF9)/ FSMC_D3(AF12)/SDRAM_D3(AF12)/ LTDC_R4(AF15)                                                                                                                                                 | SDMMC_D1_2 <sup>(8)</sup> /<br>SDMMC_D1_3 <sup>(8)</sup> /<br>UHSIF_PORT36_2/<br>UHSIF_PORT36_3         |
| 54       | 67       | 101      | PD2      | I/O                        | -                                        | PD2                                  | SDMMC_STS/SDMMC_CMD/ UHSIF_PORT37/SDRAM_D12(AF1)/ TIM3_ETR(AF2)/USART7_RX(AF8)/ LTDC_B7(AF9)/FSMC_A25(AF11)/ DVP_D11(AF13)/LTDC_B2(AF14)/ LTDC_R5(AF15)                                                                                               | SDMMC_D2_2 <sup>(8)</sup> /<br>SDMMC_D2_3 <sup>(8)</sup> /<br>UHSIF_PORT37_2/<br>UHSIF_PORT37_3         |
| 55       | 68       | 102      | PD3      | I/O                        | -                                        | PD3                                  | SDMMC_STR/UHSIF_PORT38/<br>SDRAM_D13(AF1)/TIM11_CH1(AF2)/                                                                                                                                                                                             | SDMMC_D3_2 <sup>(8)</sup> /<br>SDMMC_D3_3 <sup>(8)</sup> /                                              |

| F        | in No    | ).       |                |                         |                                          |                                      |                                                                                                                                                                                                                            |                                                                                                 |
|----------|----------|----------|----------------|-------------------------|------------------------------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|
| H417WEU6 | H417MEU6 | H417QEU6 | Pin name       | Pin type <sup>(1)</sup> | I/O<br>characte<br>ristic <sup>(1)</sup> | Main<br>function<br>(After<br>reset) | Pin function <sup>(2)</sup>                                                                                                                                                                                                | Remapping function <sup>(3)</sup>                                                               |
|          |          |          |                |                         |                                          |                                      | DFSDM_CKOUT(AF3)/SPI2_SCK(AF5)/ I2S1_CK(AF5)/USART2_CTS(AF7)/ USART6_CK(AF8)/TIM3_CH1(AF9)/ FSMC_CLK(AF12)/DVP_D5(AF13)/                                                                                                   | UHSIF_PORT38_2/<br>UHSIF_PORT38_3                                                               |
|          |          |          |                |                         |                                          |                                      | LTDC_G7(AF14)/LTDC_R6(AF15)                                                                                                                                                                                                |                                                                                                 |
| 56       | 69       | 103      | PD4            | I/O                     | -                                        | PD4                                  | UHSIF_PORT39/SDRAM_D14(AF1)/ TIM11_CH2(AF2)/ USART2_RTS(AF7)/USART7_CK(AF8)/ TIM3_CH2(AF9)/FSMC_NOE(AF12)/ LTDC_B4(AF14)/LTDC_R7(AF15)                                                                                     | SDMMC_D4_2 <sup>(8)</sup> /<br>SDMMC_D4_3 <sup>(8)</sup> /<br>UHSIF_PORT39_2/<br>UHSIF_PORT39_3 |
| 57       | 70       | 104      | PD5            | I/O                     | -                                        | PD5                                  | UHSIF_PORT40/SDRAM_D15(AF1)/ TIM11_CH3(AF2)/USART2_TX(AF7)/ TIM3_CH3(AF9)/FSMC_NWE(AF12)/ TIM11_ETR(AF13)/LTDC_B5(AF14)/ LTDC_G2(AF15)                                                                                     | SDMMC_D5_2 <sup>(8)</sup> /<br>SDMMC_D5_3 <sup>(8)</sup> /<br>UHSIF_PORT40_2/<br>UHSIF_PORT40_3 |
| -        | -        | 105      | $V_{\rm IO18}$ | P                       | -                                        | $V_{\rm IO18}$                       |                                                                                                                                                                                                                            |                                                                                                 |
| 58       | 71       | 106      | PD6            | I/O                     | -                                        | PD6                                  | UHSIF_PORT41/TIM11_CH4(AF2)/ SDRAM_CS_N0(AF3)/ DFSDM_DATIN1(AF4)/ SPI3_MOSI(AF5)/ I2S2_SDO(AF5)/SAI_SD_A(AF6)/ USART2_RX(AF7)/TIM3_CH4(AF9)/ USART5_CK(AF11)/ FSMC_NWAIT(AF12)/ DVP_D10(AF13)/LTDC_B2(AF14)/ LTDC_G3(AF15) | SDMMC_D6_2 <sup>(8)</sup> / SDMMC_D6_3 <sup>(8)</sup> / UHSIF_PORT41_2/ UHSIF_PORT41_3          |
| 59       | 72       | 107      | PD7            | I/O                     | -                                        | PD7                                  | UHSIF_PORT42/SDRAM_CS_N1(AF3)/ USART5_RTS(AF4)/SPI1_MOSI(AF5)/ DFSDM_CKIN1(AF6)/USART2_CK(AF7)/ FSMC_NE1(AF12)/TIM11_CH3(AF13)/ LTDC_B3(AF14)/LTDC_G4(AF15)                                                                | SDMMC_D7_2 <sup>(8)</sup> /<br>SDMMC_D7_3 <sup>(8)</sup> /<br>UHSIF_PORT42_2/<br>UHSIF_PORT42_3 |
| 60       | 73       | 108      | PF3            | I/O                     | -                                        | PF3                                  | UHSIF_PORT43/CAN3_TX(AF2)/ SDRAM_CKE0(AF4)/SPI1_MISO(AF5)/ USART4_RX(AF7)/QSPI1_SIOX2(AF9)/ DVP_D9(AF11)/FSMC_NE2(AF12)/ FSMC_NCE2(AF12)/DVP_VSYNC(AF13) /LTDC_B0(AF14)/LTDC_G5(AF15)                                      | UHSIF_PORT43_2/<br>UHSIF_PORT43_3                                                               |
| 61       | 74       | 109      | PF4            | I/O                     | -                                        | PF4                                  | UHSIF_PORT44/LPTIM1_ETR(AF1)/<br>CAN3_RX(AF2)/SDRAM_CKE1(AF4)/                                                                                                                                                             | UHSIF_PORT44_2/<br>UHSIF_PORT44_3                                                               |

| Pi       | in No    | ).       |                   |                            |                       |                      |                                                                 |                                   |
|----------|----------|----------|-------------------|----------------------------|-----------------------|----------------------|-----------------------------------------------------------------|-----------------------------------|
| H417WEU6 | H417MEU6 | H417QEU6 | Pin name          | Pin<br>type <sup>(1)</sup> | I/O<br>characte       | Main function (After | Pin function <sup>(2)</sup>                                     | Remapping function <sup>(3)</sup> |
| H417V    | H417     | H4170    |                   | type                       | ristic <sup>(1)</sup> | reset)               |                                                                 | Tunction                          |
|          |          |          |                   |                            |                       |                      | SPI1_NSS(AF5)/USART4_TX(AF7)/                                   |                                   |
|          |          |          |                   |                            |                       |                      | LTDC_G3(AF9)/DVP_D8(AF11)/                                      |                                   |
|          |          |          |                   |                            |                       |                      | FSMC_NE3(AF12)/DVP_D2(AF13)/                                    |                                   |
|          |          |          |                   |                            |                       |                      | LTDC_B2(AF14)/LTDC_G6(AF15)                                     |                                   |
|          |          |          |                   |                            |                       |                      | UHSIF_PORT45/LPTIM1_CH2(AF1)/                                   |                                   |
|          |          |          |                   |                            |                       |                      | SDRAM_D29(AF3)/USART5_RX(AF4)/                                  |                                   |
| 62       | 75       | 110      | PF5               | I/O                        | -                     | PF5                  | SPI1_SCK(AF5)/QSPI1_SIOX3(AF9)/                                 | UHSIF_PORT45_2/                   |
|          |          |          |                   |                            |                       |                      | FSMC_A0(AF12)/SDRAM_A0(AF12)/                                   | UHSIF_PORT45_3                    |
|          |          |          |                   |                            |                       |                      | DVP_D3(AF13)/LTDC_B3(AF14)/                                     |                                   |
|          |          |          |                   |                            |                       |                      | LTDC_G7(AF15)                                                   |                                   |
|          |          |          |                   |                            |                       |                      | UHSIF_PORT46/LPTIM1_CH1(AF1)/                                   |                                   |
|          |          |          |                   |                            |                       |                      | SDRAM_A3(AF0)/SDRAM_D30(AF3)/                                   |                                   |
| (2)      | 7.       | 111      | DE0               | 1/0                        |                       | DEO                  | USART5_TX(AF4)/                                                 | UHSIF_PORT46_2/                   |
| 63       | 76       | 111      | PE0               | I/O                        | -                     | PE0                  | USART4_RTS(AF7)/LTDC_B4(AF9)/                                   | UHSIF_PORT46_3                    |
|          |          |          |                   |                            |                       |                      | DVP_D0(AF11)/FSMC_NE4(AF12)/                                    |                                   |
|          |          |          |                   |                            |                       |                      | TIM11_CH1(AF13)/LTDC_B1(AF14)/                                  |                                   |
|          |          |          |                   |                            |                       |                      | LTDC_B3(AF15)                                                   |                                   |
|          |          |          |                   |                            |                       |                      | UHSIF_PORT47/LPTIM1_OC(AF1)/<br>SDRAM D31(AF3)/USART5 CTS(AF4)/ |                                   |
| 64       | 77       | 112      | PE1               | I/O                        |                       | PE1                  | USART4 CTS(AF7)/DVP D1(AF11)/                                   | UHSIF_PORT47_2/                   |
| 04       | //       | 112      | FEI               | 1/0                        | -                     | FEI                  | FSMC A24(AF12)/TIM11 CH2(AF13)/                                 | UHSIF_PORT47_3                    |
|          |          |          |                   |                            |                       |                      | LTDC R0(AF14)/LTDC B4(AF15)                                     |                                   |
|          |          |          |                   |                            |                       |                      | SDRAM CLK(AF1)/PIOC IO1(AF5)/                                   |                                   |
| 65       | 78       | 113      | PF14              | I/O                        | _                     | PF14                 | DVP D5(AF11)/FSMC NADV(AF12)/                                   | UHSIF CLK 2                       |
|          | , 0      | 110      | 111.              | 2.0                        |                       | 111.                 | LTDC B5(AF15)                                                   |                                   |
| 66       | 79       | _        | V <sub>IO18</sub> | P                          | _                     | V <sub>IO18</sub>    | ( /                                                             |                                   |
| _        | -        | 114      | V <sub>DDIO</sub> | P                          | -                     | V <sub>DDIO</sub>    |                                                                 |                                   |
|          |          |          |                   |                            |                       |                      | TIM2 CH2(AF1)/CC1(AF4)/                                         |                                   |
|          |          |          |                   |                            |                       |                      | SPI1 SCK(AF5)/SPI3 SCK(AF6)/                                    |                                   |
|          |          |          |                   |                            |                       |                      | I2S2 CK(AF6)/SDIO D2(AF9)/                                      |                                   |
| -        | 80       | 115      | PB3               | I/O                        | -                     | PB3                  | USART8 RX(AF11)/FSMC A1(AF12)/                                  |                                   |
|          |          |          |                   |                            |                       |                      | SDRAM A1(AF12)/DVP D5(AF13)/                                    |                                   |
|          |          |          |                   |                            |                       |                      | TIM12 ETR(AF14)                                                 |                                   |
|          |          |          |                   |                            |                       |                      | TIM3_CH1(AF2)/CC2(AF4)/                                         |                                   |
|          |          |          |                   |                            |                       |                      | SPI1_MISO(AF5)/                                                 |                                   |
|          | 0.1      | 116      | DD 4              | 1/0                        |                       | DD 4                 | SPI3_MISO(AF6)/I2S2_SDI(AF6)/                                   |                                   |
| -        | 81       | 116      | PB4               | I/O                        | -                     | PB4                  | SPI2_NSS(AF7)/I2S1_WS(AF7)/                                     |                                   |
|          |          |          |                   |                            |                       |                      | SDIO_D3(AF9)/TIM4_ETR(AF10)/                                    |                                   |
|          |          |          |                   |                            |                       |                      | USART8_TX(AF11)/FSMC_A2(AF12)/                                  |                                   |

| F        | in No    | ).       |          |                            |                                          |                                      |                                                                                                                                                                                                                                                                  |                                   |
|----------|----------|----------|----------|----------------------------|------------------------------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|
| H417WEU6 | H417MEU6 | H417QEU6 | Pin name | Pin<br>type <sup>(1)</sup> | I/O<br>characte<br>ristic <sup>(1)</sup> | Main<br>function<br>(After<br>reset) | Pin function <sup>(2)</sup>                                                                                                                                                                                                                                      | Remapping function <sup>(3)</sup> |
|          |          |          |          |                            |                                          |                                      | SDRAM_A2(AF12)/USART7_CK(AF14)                                                                                                                                                                                                                                   |                                   |
| -        | -        | 117      | PB5      | I/O                        | FT                                       | PB5                                  | TIM10_ETR(AF0)/TIM3_CH2(AF2)/ LTDC_B5(AF3)/I2C1_SMBA(AF4)/ SPI1_MOSI(AF5)/I2C4_SMBA(AF6)/ SPI3_MOSI(AF7)/I2S2_SDO(AF7)/ SPI2_MCK(AF8)/CAN2_RX(AF9)/ FSMC_D17(AF11)/SDRAM_D17(AF11)/ SDRAM_CKE1(AF12)/DVP_D10(AF13)/ USART7_RX(AF14)                              |                                   |
| -        | -        | 118      | PB6      | I/O                        | FT                                       | PB6                                  | TIM10_CH1(AF0)/FSMC_A5(AF1)/ TIM4_CH1(AF2)/CAN1_RX(AF3)/ I2C1_SCL(AF4)/SPI3_MCK(AF5)/ I2C4_SCL(AF6)/USART1_TX(AF7)/ CAN2_TX(AF9)/QSPI1_SCSN(AF10)/ SDRAM_A5(AF11)/ SDRAM_CS_N1(AF12)/DVP_D5(AF13)/ USART7_TX(AF14)                                               |                                   |
| -        | ı        | 119      | PB7      | I/O                        | FT                                       | PB7                                  | TIM10_CH2(AF0)/TIM4_CH2(AF2)/ CAN1_TX(AF3)/I2C1_SDA(AF4)/ I2C4_SDA(AF6)/USART1_RX(AF7)/ USART8_CK(AF10)/FSMC_NADV(AF12) / DVP_VSYNC(AF13)                                                                                                                        |                                   |
| 67       | 82       | 120      | PB8      | I/O/A                      | -                                        | PB8                                  | SWCLK/USBHS_DP/TIM10_CH3(AF1)/ TIM4_CH3(AF2)/SDRAM_RAS_N(AF3)/ I2C1_SCL(AF4)/PIOC_IO0(AF5)/ I2C4_SCL(AF6)/USART6_RX(AF8)/ CAN1_RX(AF9)/SDIO_D4(AF10)/ FSMC_A3(AF12)/SDRAM_A3(AF12)/ DVP_D6(AF13)/LTDC_B6(AF14)                                                   |                                   |
| 68       | 83       | 121      | PB9      | I/O/A                      | -                                        | PB9                                  | SWIO/SWDIO/USBHS_DM/ TIM10_CH4(AF1)/ TIM4_CH4(AF2)/SDRAM_DQM2(AF3)/ I2C1_SDA(AF4)/SPI2_NSS(AF5)/ I2S1_WS(AF5)/I2C4_SDA(AF6)/ PIOC_IO1(AF7)/USART6_TX(AF8)/ CAN1_TX(AF9)/SDIO_D5(AF10)/ I2C4_SMBA(AF11)/FSMC_A4(AF12)/ SDRAM_A4(AF12)/DVP_D7(AF13)/ LTDC_B7(AF14) |                                   |

| P        | Pin No.  |          |                      |                            |                                    |                                      |                             |                                   |
|----------|----------|----------|----------------------|----------------------------|------------------------------------|--------------------------------------|-----------------------------|-----------------------------------|
| H417WEU6 | H417MEU6 | H417QEU6 | Pin name             | Pin<br>type <sup>(1)</sup> | I/O characte ristic <sup>(1)</sup> | Main<br>function<br>(After<br>reset) | Pin function <sup>(2)</sup> | Remapping function <sup>(3)</sup> |
| -        | -        | 122      | $V_{SS}$             | P                          | -                                  | $V_{SS}$                             |                             |                                   |
| 1        | 84       | 123      | SSTXB <sup>(7)</sup> | USB3.0                     | -                                  | SSTXB                                |                             |                                   |
| 2        | 85       | 124      | SSTXA <sup>(7)</sup> | USB3.0                     | -                                  | SSTXA                                |                             |                                   |
| 3        | 86       | 125      | $V_{DD12A}$          | P                          | -                                  | $V_{DD12A}$                          |                             |                                   |
| 4        | 87       | 126      | SSRXB <sup>(7)</sup> | USB3.0                     | -                                  | SSRXB                                |                             |                                   |
| 5        | 88       | 127      | SSRXA <sup>(7)</sup> | USB3.0                     | -                                  | SSRXA                                |                             |                                   |
| -        | -        | 128      | $V_{DD33}$           | P                          | -                                  | $V_{DD33}$                           |                             |                                   |

Note 1: Explanation of table abbreviations:

I = TTL/CMOS level Schmitt input; O = CMOS level tri-state output; A = analog signal input or output; P = power supply; FT = tolerant 5V; USB3.0 = USB3.0 signal; ETH = Ethernet signal; SDP = SerDes PHY signal.

Note 2: The I/O pins are connected to the on-board peripherals/modules through a multiplexer that allows only one peripheral's multiplexing function (AF) to be connected to the I/O pins at a time. The multiplexer utilizes up to 16 multiplexing function inputs (AF0 to AF15), which can be configured through the GPIOx\_AFLR and GPIOx\_AFHR registers: after reset, the multiplexer selects for multiplexing function 0, i.e. (AF0). For more detailed information, please refer to the Multiplexing Function I/O section and the Debug Setup section of the CH32H417RM manual

Note 3: The value after the remap function underline indicates the configuration value of the corresponding bit in the AFIO\_PCFR1 register. For example, UHSIF\_CLK\_1 indicates that the corresponding bit of the register is configured as 01b.

Note 4: Both  $V_{DD33}$  and  $V_{BAT}$  can be connected to an internal analog switch to power the backup area as well as the PC13, PC14 and PC15 pins; this analog switch is only capable of passing a limited amount of current (3mA). When powered by  $V_{DD33}$ : PC14 and PC15 can be used for GPIO or LSE pins, PC13 can be used as a GPIO, an RTC calibration clock, an RTC alarm clock, or a seconds output; PC13, PC14, and PC15 can only operate in 2MHz mode when used as GPIO output pins, with a maximum drive load of 30pF and cannot be used as a current source (e.g., driving an LEDs). When powered by  $V_{BAT}$ : PC14 and PC15 can only be used for LSE pin, PC13 can be used as RTC alarm or second output.

Note 5: These pins are in the primary functional state when the backup area is first powered up, after that, even if reset, the state of these pins is controlled by the backup domain control registers (these registers are not reset by the primary reset system). For specific information on how to control these IO ports, refer to the Reset and Clock Control (RCC) section of the CH32H417RM manual.

Note 6: Supports Ethernet pin RX/TX send/receive identification and pairwise exchange, pin MDIRP/MDIRN positive/negative identification and exchange, and pin MDITP/MDITN positive/negative identification and exchange.

Note 7: USB3.0 pin signals support positive and negative identification and exchange, PCB alignment should refer to the USB specification for impedance matching to avoid over-hole. SSRXA/SSRXB default connection to

CH32H417/H416/H415 Datasheet https://wch-ic.com

each other TXP/TXN, support cross-connect TXN/TXP, SSTXA/SSTXB default connection to each other RXP/RXN, support cross-connect RXN/RXP.

Note 8: When SDMMC is used in 1-wire or 4-wire mode, the GPIO pins corresponding to the unused data lines cannot be used as multiplexed outputs; they can be used as multiplexed inputs or as GPIO outputs.

Table 2-1-2 CH32H416 Pin definitions

| $\square$   Pin name   Pin tyne(1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |     |                     |                         |    |                     |                                                                                                                            |                                   |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------------|-------------------------|----|---------------------|----------------------------------------------------------------------------------------------------------------------------|-----------------------------------|
| 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | No. | Pin name            | Pin type <sup>(1)</sup> |    |                     | Default alternate function <sup>(2)</sup>                                                                                  | Remapping function <sup>(3)</sup> |
| 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0   | $V_{SS}$            | P                       | -  | $V_{SS}$            |                                                                                                                            |                                   |
| CAN3_RX(AF2)/SPII_NSS(AF3)/ QSPI2_SCK(AF4)/I3C_SCL(AF5)/ SAL_SD_B(AF6)/USART8_RX(AF7)/ TIM10_CH3(AF9)/QSPII_SIO3(AF10)/ TIM11_CH1(AF13)  CAN3_TX(AF2)/SPII_SIO3(AF10)/ TIM11_CH1(AF13)  CAN3_TX(AF2)/SPII_SIO3(AF10)/ TIM11_CH1(AF13)  CAN3_TX(AF2)/SPII_SIO3(AF10)/ TIM11_CH1(AF13)  CAN3_TX(AF2)/SPII_SIO3(AF10)/ TIM11_CH1(AF13)  CAN3_TX(AF2)/SPII_SIO3(AF10)/ TIM11_CH2(AF13)  PF7 I/O FT PF7 SAL_MCLK_B(AF6)/USART8_TX(AF7)/ TIM10_CH4(AF9)/QSPII_SIO2(AF10)/ TIM11_CH2(AF13)  HSADC_IN4/SPII_MOSI(AF3)/ QSP12_SIO0(AF4)/SAI_SCK_B(AF6)/ USART8_RTS(AF7)/QSP12_SIO0(AF8)/ TIM10_CH1(AF9)/TIM11_CH3(AF13) QSP11_SIO1(AF4)/SAI_FS_B(AF6)/ USART8_CTS(AF7)/TIM10_CH2(AF9)/ USART8_CTS(AF7)/TIM10_CH2(AF9)/ USART8_TS(AF11)/ QSP11_SIO1(AF10)/TIM11_CH4(AF13)  HSADC_IN6/QSP12_SIO2(AF4)/ USART8_CK(AF7)/TIM10_ETR(AF8)/ USART8_CK(AF7)/TIM10_ETR(AF8)/ USART8_CTS(AF11)/DVP_D11(AF13)/ LTDC_DE(AF14)  8 XI I/A - XI | 1   | $V_{DDK}$           | P                       | -  | $V_{ m DDK}$        |                                                                                                                            |                                   |
| QSPI2_SCK(AF4)/I3C_SCL(AF5)/   SAI_SD_B(AF6)/USART8_RX(AF7)/  TIM10_CH3(AF9)/QSPI1_SIO3(AF10)/  TIM11_CH1(AF13)   CAN3_TX(AF2)/SPI1_SCK(AF3)/  QSPI2_SCSN(AF4)/I3C_SDA(AF5)/  SAI_MCLK_B(AF6)/USART8_TX(AF7)/  TIM10_CH4(AF9)/QSPI1_SIO2(AF10)/  TIM11_CH2(AF13)   A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 2   | $V_{\mathrm{DD33}}$ | P                       | -  | $V_{\mathrm{DD33}}$ | Main V <sub>DD33</sub>                                                                                                     |                                   |
| CAN3_TX(AF2)/SPI1_SCK(AF3)/ QSPI2_SCSN(AF4)/I3C_SDA(AF5)/ SAI_MCLK_B(AF6)/USART8_TX(AF7)/ TIM10_CH4(AF9)/QSPI1_SIO2(AF10)/ TIM11_CH2(AF13)    HSADC_IN4/SPI1_MOSI(AF3)/ QSPI2_SIO0(AF4)/SAI_SCK_B(AF6)/ USART8_RTS(AF7)/QSPI2_SIO0(AF8)/ TIM10_CH1(AF9)/TIM11_CH3(AF13) QSPI1_SIO0(AF10)    HSADC_IN5/SPI1_MISO(AF3)/ QSPI2_SIO1(AF4)/SAI_FS_B(AF6)/ USART8_CTS(AF7)/TIM10_CH2(AF9)/ USART8_RTS(AF1)/ QSPI1_SIO1(AF10)/TIM11_CH4(AF13)    HSADC_IN6/QSPI2_SIO2(AF4)/ USART8_CK(AF7)/TIM10_ETR(AF8)/ USART8_CK(AF7)/TIM10_ETR(AF8)/ USART8_CTS(AF11)/DVP_D11(AF13)/ LTDC_DE(AF14)    8   XI   I/A                                                                                                                                                                                                                                                                                                                       | 3   | PF6                 | I/O                     | FT | PF6                 | QSPI2_SCK(AF4)/I3C_SCL(AF5)/<br>SAI_SD_B(AF6)/USART8_RX(AF7)/<br>TIM10_CH3(AF9)/QSPI1_SIO3(AF10)/                          |                                   |
| QSPI2_SIO0(AF4)/SAI_SCK_B(AF6)/<br>  USART8_RTS(AF7)/QSPI2_SIO0(AF8)/<br>  TIM10_CH1(AF9)/TIM11_CH3(AF13)<br>  QSPI1_SIO0(AF10)<br>  HSADC_IN5/SPI1_MISO(AF3)/<br>  QSPI2_SIO1(AF4)/SAI_FS_B(AF6)/<br>  USART8_CTS(AF7)/TIM10_CH2(AF9)/<br>  USART8_RTS(AF11)/<br>  QSPI1_SIO1(AF10)/TIM11_CH4(AF13)<br>  HSADC_IN6/QSPI2_SIO2(AF4)/<br>  USART8_CK(AF7)/TIM10_ETR(AF8)/<br>  USART8_CTS(AF11)/DVP_D11(AF13)/<br>  USART8_CTS(AF11)/DVP_D11(AF13)/<br>  LTDC_DE(AF14)                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 4   | PF7                 | I/O                     | FT | PF7                 | CAN3_TX(AF2)/SPI1_SCK(AF3)/ QSPI2_SCSN(AF4)/I3C_SDA(AF5)/ SAI_MCLK_B(AF6)/USART8_TX(AF7)/ TIM10_CH4(AF9)/QSPI1_SIO2(AF10)/ |                                   |
| QSPI2_SIO1(AF4)/SAI_FS_B(AF6)/ USART8_CTS(AF7)/TIM10_CH2(AF9)/ USART8_RTS(AF11)/ QSPI1_SIO1(AF10)/TIM11_CH4(AF13)  HSADC_IN6/QSPI2_SIO2(AF4)/ USART8_CK(AF7)/TIM10_ETR(AF8)/ USART8_CTS(AF11)/DVP_D11(AF13)/ LTDC_DE(AF14)  XI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 5   | PF8                 | I/O                     | -  | PF8                 | QSPI2_SIO0(AF4)/SAI_SCK_B(AF6)/<br>USART8_RTS(AF7)/QSPI2_SIO0(AF8)/<br>TIM10_CH1(AF9)/TIM11_CH3(AF13)                      |                                   |
| 7 PF10 I/O/A - PF10 USART8_CK(AF7)/TIM10_ETR(AF8)/ USART8_CTS(AF11)/DVP_D11(AF13)/ LTDC_DE(AF14)  8 XI I/A - XI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 6   | PF9                 | I/O/A                   | -  | PF9                 | QSPI2_SIO1(AF4)/SAI_FS_B(AF6)/<br>USART8_CTS(AF7)/TIM10_CH2(AF9)/<br>USART8_RTS(AF11)/                                     |                                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 7   | PF10                | I/O/A                   | -  | PF10                | USART8_CK(AF7)/TIM10_ETR(AF8)/<br>USART8_CTS(AF11)/DVP_D11(AF13)/                                                          |                                   |
| 9 XO O/A - XO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 8   | XI                  | I/A                     | -  | XI                  |                                                                                                                            |                                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 9   | XO                  | O/A                     | -  | XO                  |                                                                                                                            |                                   |
| ADC_IN10/HSADC_IN0/ TIM8_BKIN(AF0)/ DFSDM_CKIN0(AF3)/PIOC_IO1(AF5)/ SAI_MCLK_A(AF7)/I2C2_SCL(AF9)/ QSPI2_SIO3(AF10)/LTDC_G2(AF11)/ LTDC_R5(AF14)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 10  | PC0                 | I/O/A                   | -  | PC0                 | TIM8_BKIN(AF0)/ DFSDM_CKIN0(AF3)/PIOC_IO1(AF5)/ SAI_MCLK_A(AF7)/I2C2_SCL(AF9)/ QSPI2_SIO3(AF10)/LTDC_G2(AF11)/             |                                   |
| 11 PC1 I/O/A - PC1 ADC IN11/HSADC IN1/                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 11  | PC1                 | I/O/A                   | -  | PC1                 | ADC_IN11/HSADC_IN1/                                                                                                        |                                   |

| H416RDU6 ov uid | Pin name    | Pin type <sup>(1)</sup> | I/O<br>characteristic <sup>(1)</sup> | Main function<br>(After reset) | Default alternate function <sup>(2)</sup>                                                                                                                                                 | Remapping function <sup>(3)</sup> |
|-----------------|-------------|-------------------------|--------------------------------------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|
|                 |             |                         |                                      |                                | TIM8_CH1N(AF0)/TIM5_CH1(AF2)/ DFSDM_DATIN0(AF3)/ SPI2_MOSI(AF5)/I2S1_SDO(AF5)/ SAI_SD_A(AF7)/PIOC_IO0(AF7)/ I2C2_SDA(AF9)/QSPI2_SCSXN(AF10)/ SDIO_CK(AF11)/LTDC_G5(AF14)                  |                                   |
| 12              | PC2         | I/O/A                   | -                                    | PC2                            | ADC_IN12/HSADC_IN2/OPA3_P0/ TIM8_CH2N(AF0)/TIM5_CH2(AF2)/ DFSDM_CKIN1(AF3)/SPI2_MISO(AF5) /I2S1_SDI(AF5)/DFSDM_CKOUT(AF6)/ SAI_SCK_A(AF7)/PIOC_IO1(AF8)/ I2C2_SMBA(AF9)/QSPI2_SIOX0(AF10) |                                   |
| 13              | PC3         | I/O/A                   | -                                    | PC3                            | ADC_IN13/HSADC_IN3/ OPA3_N0/TIM8_CH3N(AF0)/ TIM5_CH3(AF2)/DFSDM_DATIN1 (AF3)/ SPI2_MOSI(AF5)/I2S1_SDO(AF5)/ SAI_FS_A(AF7)/QSPI2_SIOX1(AF10)/                                              |                                   |
| 14              | $V_{REFP}$  | P                       | -                                    | $V_{REFP}$                     |                                                                                                                                                                                           |                                   |
| 15              | $V_{DD33A}$ | P                       | -                                    | $V_{\mathrm{DD33A}}$           |                                                                                                                                                                                           |                                   |
| 16              | PA0         | I/O/A                   | -                                    | PA0                            | ADC_IN0/OPA3_OUT0/ TIM2_CH1_ETR(AF1)/TIM5_CH1(AF2) /TIM8_ETR(AF3)/QSPI2_SIOX2(AF4)/ IO2W_IO0(AF5)/TIM9_CH1(AF6)/ USART2_CTS(AF7)/USART6_TX(AF8)/ SDIO_CMD(AF9)/LTDC_R0(AF14)              |                                   |
| 17              | PA1         | I/O/A                   | -                                    | PA1                            | ADC_IN1/TIM2_CH2(AF1)/ TIM5_CH2(AF2)/QSPI2_SIOX3(AF4)/ TIM9_CH2(AF6)/USART2_RTS(AF7)/ USART6_RX(AF8)/QSPI1_SIO3(AF9)/ LTDC_R2(AF14)                                                       |                                   |
| 18              | PA2         | I/O/A                   | -                                    | PA2                            | ADC_IN2/OPA3_P1/TIM2_CH3(AF1)/ TIM5_CH3(AF2)/USART6_CK(AF3)/ TIM9_CH3(AF4)/USART2_TX(AF7)/ LTDC_R1(AF14)                                                                                  |                                   |
| 19              | PA3         | I/O/A                   | -                                    | PA3                            | ADC_IN3/OPA3_N1/TIM2_CH4(AF1)/<br>TIM5_CH4(AF2)/TIM9_CH4(AF4)/<br>USART2_RX(AF7)/TIM10_CH3(AF8)/                                                                                          |                                   |

| H416RDU6 oN uid | Pin name | Pin type <sup>(1)</sup> | I/O<br>characteristic <sup>(1)</sup> | Main function<br>(After reset) | Default alternate function <sup>(2)</sup>                                                                                                                                         | Remapping function <sup>(3)</sup> |
|-----------------|----------|-------------------------|--------------------------------------|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|
|                 |          |                         |                                      |                                | LTDC_B2(AF9)/LTDC_B5(AF14)                                                                                                                                                        |                                   |
| 20              | PA4      | I/O/A                   | -                                    | PA4                            | ADC_IN4/DAC1_OUT/OPA3_OUT1/ TIM5_ETR(AF2)/TIM9_ETR(AF4)/ SPI1_NSS(AF5)/SPI3_NSS(AF6)/ I2S2_WS(AF6)/USART2_CK(AF7)/ TIM10_CH4(AF9)/DVP_HSYNC(AF13)/ LTDC_VSYNC(AF14)               |                                   |
| 21              | PA5      | I/O/A                   | -                                    | PA5                            | ADC_IN5/DAC2_OUT/OPA1_OUT1/ TIM2_CH1_ETR(AF1)/ TIM1_BKIN2(AF2)/TIM8_CH1N(AF3)/ SPI1_SCK(AF5)/TIM10_ETR(AF9)/ DVP_VSYNC(AF11)/LTDC_R4(AF14)                                        |                                   |
| 22              | PA6      | I/O/A                   | -                                    | PA6                            | ADC_IN6/OPA1_P1/TIM1_BKIN(AF1)/ TIM3_CH1(AF2)/TIM8_BKIN(AF3)/ SPI1_MISO(AF5)/TIM10_CH1(AF9)/ CMP_OUT(AF10)/LTDC_HSYNC(AF11) / DVP_PCLK(AF13)/LTDC_G2(AF14)                        |                                   |
| 23              | PA7      | I/O/A                   | -                                    | PA7                            | ADC_IN7/OPA1_N1/TIM1_CH1N(AF1)/ TIM3_CH2(AF2)/TIM8_CH1N(AF3)/ SPI1_MOSI(AF5)/TIM10_CH2(AF9)/ LTDC_VSYNC(AF14)/                                                                    |                                   |
| 24              | PC4      | I/O/A                   | -                                    | PC4                            | ADC_IN14/OPA1_OUT0/CMP_N1/<br>CAN3_RX(AF6)/I3C_SCL(AF7)/<br>LTDC_R7(AF14)                                                                                                         |                                   |
| 25              | PC5      | I/O/A                   | -                                    | PC5                            | ADC_IN15/CAN3_TX(AF6)/ I3C_SDA(AF7)/CMP_OUT(AF13)/ LTDC_DE(AF14)                                                                                                                  |                                   |
| 26              | PB0      | I/O/A                   | -                                    | PB0                            | ADC_IN8/OPA1_P0/CMP_P0 /MCO(AF0)/  TIM1_CH2N(AF1)/TIM3_CH3(AF2)/  TIM8_CH2N(AF3)/TIM5_CH4(AF4)/  DFSDM_CKOUT(AF6)/USART6_CTS(A F8)/LTDC_R3(AF9)/  TIM12_ETR(AF13)/  LTDC_G1(AF14) |                                   |
| 27              | PB1      | I/O/A                   | -                                    | PB1                            | ADC_IN9/OPA1_N0/OPA2_OUT1/<br>CMP_N0/TIM1_CH3N(AF1)/                                                                                                                              |                                   |

| H416RDU6 N. u.d. | Pin name            | Pin type <sup>(1)</sup> | I/O<br>characteristic <sup>(1)</sup> | Main function<br>(After reset) | Default alternate function <sup>(2)</sup>                                                                                                                   | Remapping function <sup>(3)</sup> |
|------------------|---------------------|-------------------------|--------------------------------------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|
|                  |                     |                         |                                      |                                | TIM3_CH4(AF2)/TIM8_CH3N(AF3)/ TIM12_CH1(AF5)/ DFSDM_DATIN1(AF6)/LTDC_R6(AF9)/ LTDC_G0(AF14)                                                                 |                                   |
| 28               | PF12                | I/O/A                   | -                                    | PF12                           | OPA2_N1/I2C4_SCL(AF2)/<br>PIOC_IO0(AF3)/TIM12_CH3(AF13)                                                                                                     |                                   |
| 29               | PF13                | I/O                     | -                                    | PF13                           | I2C4_SDA(AF2)/PIOC_IO1(AF5)/<br>DVP_PCLK(AF11)/TIM12_CH4(AF13)                                                                                              |                                   |
| 30               | PE9                 | I/O/A                   | -                                    | PE9                            | OPA2_P0/ TIM1_CH1(AF1)/ DFSDM_CKOUT(AF3)/ SDIO D1(AF8)/QSPI1 SIOX2(AF10)/                                                                                   |                                   |
| 31               | PE15                | I/O                     | -                                    | PE15                           | TIM1_BKIN(AF1)/ TIM12_CH4(AF2)/I3C_SDA(AF3)/ QSPI2_SIO3(AF7)/SDIO_D7(AF8)/ USART5_CK(AF11)/CMP_OUT(AF13)/ LTDC_R7(AF14)                                     |                                   |
| 32               | $V_{\mathrm{DD33}}$ | P                       | -                                    | $V_{\mathrm{DD33}}$            | _ ` ,                                                                                                                                                       |                                   |
| 33               | PD9                 | I/O                     | -                                    | PD9                            | I3C SCL(AF5)/USART3 RX(AF7)/                                                                                                                                |                                   |
| 34               | PD10                | I/O                     | -                                    | PD10                           | DFSDM_CKOUT(AF3)/ LPTIM2_ETR(AF4)/I3C_SDA(AF5)/ USART3 CK(AF7)/LTDC B3(AF14)                                                                                | SDMMC_STR_1                       |
| 35               | PC6                 | I/O                     | -                                    | PC6                            | SDMMC_D6 <sup>(5)</sup> /TIM3_CH1(AF2)/<br>TIM8_CH1(AF3)/SPI2_MCK(AF5)/<br>USART4_TX(AF7)/SDIO_D6(AF9)/<br>SWPMI_IO(AF11)/DVP_D0(AF13)/<br>LTDC_HSYNC(AF14) | SDMMC_D6_1 <sup>(5)</sup>         |
| 36               | PC7                 | I/O                     | -                                    | PC7                            | SDMMC_D7 <sup>(5)</sup> /TIM3_CH2(AF2)/ TIM8_CH2(AF3)/SPI3_MCK(AF6)/ USART4_RX(AF7)/SDIO_D7(AF9)/ SWPMI_TX(AF11)/DVP_D1(AF13)/ LTDC_G6(AF14)                | SDMMC_D7_1 <sup>(5)</sup>         |
| 37               | PC8                 | I/O                     | -                                    | PC8                            | SDMMC_D0/TIM3_CH3(AF2)/ TIM8_CH3(AF3)/TIM9_ETR(AF6)/ USART4_CK(AF7)/USART7_RTS(AF8)/ SWPMI_RX(AF11)/DVP_D2(AF13)/ LTDC_G4(AF14)                             |                                   |
| 38               | PC9                 | I/O                     | -                                    | PC9                            | SDMMC_D1 <sup>(5)</sup> /TIM3_CH4(AF2)/                                                                                                                     | SDMMC_D1_1 <sup>(5)</sup>         |

| H416RDU6 No. uid | Pin name | Pin type <sup>(1)</sup> | I/O<br>characteristic <sup>(1)</sup> | Main function<br>(After reset) | Default alternate function <sup>(2)</sup>                                                                                                                                                                                       | Remapping function <sup>(3)</sup>                               |
|------------------|----------|-------------------------|--------------------------------------|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|
|                  |          |                         |                                      |                                | TIM8_CH4(AF3)/I2C3_SDA(AF4)/ SPI3_MISO(AF5)/I2S2_SDI(AF5)/ TIM9_CH1(AF6)/USART7_CTS(AF8)/ QSPI1_SIO0(AF9)/LTDC_G3(AF10)/ SWPMI_SUP(AF11)/DVP_D3(AF13)/ LTDC_B2(AF14)/SAI_MCLK_B(AF15)                                           |                                                                 |
| 39               | PA11     | I/O/A                   | FT                                   | PA11                           | OTG_DM/TIM1_CH4(AF1)/ USART3_CK(AF4)/SPI2_NSS(AF5)/ I2S1_WS(AF5)/USART2_RX(AF6)/ USART1_CTS(AF7)/CAN1_RX(AF9)/ LTDC_R4(AF14)                                                                                                    |                                                                 |
| 40               | PA12     | I/O/A                   | FT                                   | PA12                           | OTG_DP/TIM1_ETR(AF1)/ USART3_RTS(AF4)/SPI2_SCK(AF5)/ I2S1_CK(AF5)/USART6_TX(AF6)/ USART1_RTS(AF7)/CAN1_TX(AF9)/ TIM1_BKIN2(AF12)/LTDC_R5(AF14)/                                                                                 |                                                                 |
| 41               | PA13     | I/O                     | -                                    | PA13                           | SPI3_MOSI(AF1)/I2S2_SDO(AF1)/<br>USART3_TX(AF4)/CAN_RX(AF5)/<br>I2C3_SDA(AF7)/LTDC_B2(AF8)/<br>SAI_SD_B(AF13)/                                                                                                                  |                                                                 |
| 42               | PA14     | I/O                     | -                                    | PA14                           | SDMMC_D4 <sup>(5)</sup> /SPI3_SCK(AF1)/ I2S2_CK(AF1)/USART3_RX(AF4)/ CAN_TX(AF5)/I2C3_SCL(AF7)/ USART8_CK(AF11)/SAI_SCK_B(AF13)/ LTDC_B6(AF14)/LTDC_R0(AF15)                                                                    | SDMMC_D4_1 <sup>(5)</sup>                                       |
| 43               | PA15     | I/O                     | -                                    | PA15                           | SDMMC_D5 <sup>(5)</sup> /TIM2_CH1_ETR(AF1)/ USART3_CTS(AF4)/SPI1_NSS(AF5)/ SPI3_NSS(AF6)/I2S2_WS(AF6)/ I2C3_SMBA(AF7)/USART6_RTS(AF8)/ LTDC_R3(AF9)/LTDC_B4(AF10)/ USART8_TX(AF11)/SAI_FS_B(AF13)/ LTDC_B6(AF14)/LTDC_CLK(AF15) | SDMMC_D5_1 <sup>(5)</sup>                                       |
| 44               | PC10     | I/O                     | -                                    | PC10                           | SDMMC_D2 <sup>(5)</sup> /TIM9_CH2(AF2)/ SPI3_SCK(AF6)/I2S2_CK(AF6)/ USART3_TX(AF7)/USART6_TX(AF8)/ QSPI1_SIO1(AF9)/LTDC_B1(AF10)/ SWPMI_RX(AF11)/DVP_D8(AF13)/ LTDC_R2(AF14)/LTDC_HSYNC(AF15)                                   | SDMMC_STS_2/<br>SDMMC_STS_3/<br>SDMMC_CMD_2<br>/<br>SDMMC_CMD_3 |

| H416RDU6 oN uid | Pin name | Pin type <sup>(1)</sup> | I/O<br>characteristic <sup>(1)</sup> | Main function<br>(After reset) | Default alternate function <sup>(2)</sup>                                                                                                                                      | Remapping function <sup>(3)</sup>                                                |
|-----------------|----------|-------------------------|--------------------------------------|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|
| 45              | PC11     | I/O                     | -                                    | PC11                           | SDMMC_D3 <sup>(5)</sup> /TIM9_CH4(AF2)/<br>SPI3_MISO(AF6)/I2S2_SDI(AF6)/<br>USART3_RX(AF7)/USART6_RX(AF8)/<br>QSPI1_SCSXN(AF9)/DVP_D4(AF13)/<br>LTDC_B4(AF14)/LTDC_VSYNC(AF15) | SDMMC_STR_2/<br>SDMMC_STR_3                                                      |
| 46              | PC12     | I/O                     | -                                    | PC12                           | SDMMC_SDCK/SDMMC_SLVCK/ TIM9_CH3(AF2)/SPI3_MOSI(AF6)/ I2S2_SDO(AF6)/USART3_CK(AF7)/ USART7_TX(AF8)/DVP_D9(AF13)/ LTDC_R6(AF14)/LTDC_DE(AF15)                                   | SDMMC_SDCK_<br>2/<br>SDMMC_SDCK_<br>3/<br>SDMMC_SLVCK<br>_2/<br>SDMMC_SLVCK<br>3 |
| 47              | PD2      | I/O                     | -                                    | PD2                            | SDMMC_STS/SDMMC_CMD/ TIM3_ETR(AF2)/USART7_RX(AF8)/ LTDC_B7(AF9)/DVP_D11(AF13)/ LTDC_B2(AF14)/LTDC_R5(AF15)                                                                     | SDMMC_D2_2 <sup>(5)</sup> /<br>SDMMC_D2_3 <sup>(5)</sup>                         |
| 48              | PD3      | I/O                     | -                                    | PD3                            | SDMMC_STR/TIM11_CH1(AF2)/ DFSDM_CKOUT(AF3)/SPI2_SCK(AF5)/ I2S1_CK(AF5)/USART2_CTS(AF7)/ USART6_CK(AF8)/TIM3_CH1(AF9)/ DVP_D5(AF13)/LTDC_G7(AF14)/ LTDC_R6(AF15)                | SDMMC_D3_2 <sup>(5)</sup> /<br>SDMMC_D3_3 <sup>(5)</sup>                         |
| 49              | PB3      | I/O                     | -                                    | PB3                            | TIM2_CH2(AF1)/CC1(AF4)/ SPI1_SCK(AF5)/SPI3_SCK(AF6)/ I2S2_CK(AF6)/SDIO_D2(AF9)/ USART8_RX(AF11)/DVP_D5(AF13)/ TIM12_ETR(AF14)                                                  |                                                                                  |
| 50              | PB4      | I/O                     | -                                    | PB4                            | TIM3_CH1(AF2)/CC2(AF4)/ SPI1_MISO(AF5)/ SPI3_MISO(AF6)/I2S2_SDI(AF6)/ SPI2_NSS(AF7)/I2S1_WS(AF7)/ SDIO_D3(AF9)/TIM4_ETR(AF10)/ USART8_TX(AF11)/ USART7_CK(AF14)                |                                                                                  |
| 51              | PB5      | I/O                     | FT                                   | PB5                            | TIM10_ETR(AF0)/TIM3_CH2(AF2)/<br>LTDC_B5(AF3)/I2C1_SMBA(AF4)/<br>SPI1_MOSI(AF5)/I2C4_SMBA(AF6)/                                                                                |                                                                                  |

| H416RDU6 oN uid | Pin name             | Pin type <sup>(1)</sup> | I/O<br>characteristic <sup>(1)</sup> | Main function<br>(After reset) | Default alternate function <sup>(2)</sup>                                                                                                                                                                         | Remapping function <sup>(3)</sup> |
|-----------------|----------------------|-------------------------|--------------------------------------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|
|                 |                      |                         |                                      |                                | SPI3_MOSI(AF7)/I2S2_SDO(AF7)/<br>SPI2_MCK(AF8)/CAN2_RX(AF9)/<br>DVP_D10(AF13)/USART7_RX(AF14)                                                                                                                     |                                   |
| 52              | PB6                  | I/O                     | FT                                   | PB6                            | TIM10_CH1(AF0)/FSMC_A5(AF1)/ TIM4_CH1(AF2)/CAN1_RX(AF3)/ I2C1_SCL(AF4)/SPI3_MCK(AF5)/ I2C4_SCL(AF6)/USART1_TX(AF7)/ CAN2_TX(AF9)/QSPI1_SCSN(AF10)/ DVP_D5(AF13)/USART7_TX(AF14)                                   |                                   |
| 53              | PB7                  | I/O                     | FT                                   | PB7                            | TIM10_CH2(AF0)/TIM4_CH2(AF2)/ CAN1_TX(AF3)/I2C1_SDA(AF4)/ I2C4_SDA(AF6)/USART1_RX(AF7)/ USART8_CK(AF10)/ DVP_VSYNC(AF13)                                                                                          |                                   |
| 54              | PB8                  | I/O/A                   | FT                                   | PB8                            | SWCLK/USBHS_DP/TIM10_CH3(AF1)/ TIM4_CH3(AF2)/I2C1_SCL(AF4)/ PIOC_IO0(AF5)/I2C4_SCL(AF6)/ USART6_RX(AF8)/CAN1_RX(AF9)/ SDIO_D4(AF10)/DVP_D6(AF13)/ LTDC_B6(AF14)                                                   |                                   |
| 55              | PB9                  | I/O/A                   | -                                    | PB9                            | SWIO/SWDIO/USBHS_DM/ TIM10_CH4(AF1)/TIM4_CH4(AF2)/ I2C1_SDA(AF4)/SPI2_NSS(AF5)/ I2S1_WS(AF5)/I2C4_SDA(AF6)/ PIOC_IO1(AF7)/USART6_TX(AF8)/ CAN1_TX(AF9)/SDIO_D5(AF10)/ I2C4_SMBA(AF11)/DVP_D7(AF13)/ LTDC_B7(AF14) |                                   |
| 56              | SSTXB <sup>(4)</sup> | USB3.0                  | -                                    | SSTXB                          | _                                                                                                                                                                                                                 |                                   |
| 57              | SSTXA <sup>(4)</sup> | USB3.0                  | -                                    | SSTXA                          |                                                                                                                                                                                                                   |                                   |
| 58              | V <sub>DD12A</sub>   | P                       | -                                    | $V_{\mathrm{DD12A}}$           |                                                                                                                                                                                                                   |                                   |
| 59              | SSRXB <sup>(4)</sup> | USB3.0                  | -                                    | SSRXB                          |                                                                                                                                                                                                                   |                                   |
| 60              | SSRXA <sup>(4)</sup> | USB3.0                  | -                                    | SSRXA                          |                                                                                                                                                                                                                   |                                   |

*Note 1: Explanation of table abbreviations:* 

I = TTL/CMOS level Schmitt input; O = CMOS level tri-state output; A = analog signal input or output; P = power supply; FT = tolerant SV.

Note 2: The I/O pins are connected to the on-board peripherals/modules through a multiplexer that allows only one peripheral's multiplexing function (AF) to be connected to the I/O pins at a time. The multiplexer utilizes up to

CH32H417/H416/H415 Datasheet https://wch-ic.com

16 multiplexing function inputs (AF0 to AF15), which can be configured through the GPIOx\_AFLR and GPIOx\_AFHR registers: after reset, the multiplexer selects for multiplexing function 0, i.e. (AF0). For more detailed information, please refer to the Multiplexing Function I/O section and the Debug Setup section of the CH32H417RM manual.

Note 3: The value after the remapping function underline indicates the configuration value of the corresponding bit in the AFIO\_PCFR1 register. For example, UHSIF\_CLK\_1 indicates that the corresponding bit of the register is configured as 01b.

Note 4: USB3.0 pin signals support positive and negative identification and exchange, PCB alignment should refer to the USB specification for impedance matching to avoid over-hole. SSRXA/SSRXB default connection to each other TXP/TXN, support cross-connect TXN/TXP, SSTXA/SSTXB default connection to each other RXP/RXN, support cross-connect RXN/RXP.

Note 5: When SDMMC is used in 1-wire or 4-wire mode, the GPIO pins corresponding to the unused data lines cannot be used as multiplexed outputs; they can be used as multiplexed inputs or as GPIO outputs.

Table 2-1-3 CH32H415 Pin definitions

| Pin         | 3 CH32H413   | dein                    |                                   |                             |                                                                                                                                                                    |
|-------------|--------------|-------------------------|-----------------------------------|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| H415REU6 oZ | Pin name     | Pin type <sup>(1)</sup> | I/O characteristic <sup>(1)</sup> | Main function (After reset) | Remapping function <sup>(3)</sup>                                                                                                                                  |
| 0           | $V_{SS}$     | P                       | -                                 | $ m V_{SS}$                 |                                                                                                                                                                    |
| 1           | PE3          | I/O                     | -                                 | PE3                         | TIM8_CH1(AF0)/TIM4_CH1(AF2)/ TIM12_CH1(AF3)/PIOC_IO0(AF5)/ SAI_SD_B(AF6)/USART5_TX(AF11)/ DVP_D3(AF13)                                                             |
| 2           | PE4          | I/O                     | -                                 | PE4                         | TIM8_CH2(AF0)/ TIM4_CH2(AF2)/TIM12_CH2(AF3)/ PIOC_IO1(AF4)/SPI4_NSS(AF5)/ SAI_FS_A(AF6)/DVP_D4(AF13)/ LTDC_B0(AF14)                                                |
| 3           | PE5          | I/O                     | -                                 | PE5                         | TIM8_CH3(AF0)/ TIM4_CH3(AF2)/TIM12_CH3(AF3)/ TIM9_CH3(AF4)/SPI4_MISO(AF5)/ SAI_SCK_A(AF6)/DVP_D6(AF13)/ LTDC_G0(AF14)                                              |
| 4           | PE6          | I/O                     | -                                 | PE6                         | TIM8_CH4(AF0)/ TIM1_BKIN2(AF1)/TIM4_CH4(AF2)/ TIM12_CH4(AF3)/TIM9_CH4(AF4)/ SPI4_MOSI(AF5)/SAI_SD_A(AF6)/ USART8_CK(AF8)/CMP_OUT(AF11)/ DVP_D7(AF13)/LTDC_G1(AF14) |
| 5           | $V_{ m DDK}$ | P                       | -                                 | $V_{DDK}$                   |                                                                                                                                                                    |
| 6           | $V_{DD33}$   | P                       | -                                 | $V_{\mathrm{DD33}}$         | Main V <sub>DD33</sub>                                                                                                                                             |
| 7           | XI           | I/A                     | -                                 | XI                          |                                                                                                                                                                    |
| 8           | XO           | O/A                     | -                                 | XO                          |                                                                                                                                                                    |
| 9           | PC0          | I/O/A                   | -                                 | PC0                         | ADC_IN10/HSADC_IN0/ TIM8_BKIN(AF0)/DFSDM_CKIN0(AF3)/ PIOC_IO1(AF5)/SAI_MCLK_A(AF7)/ I2C2_SCL(AF9)/QSPI2_SIO3(AF10)/ LTDC_G2(AF11)/LTDC_R5(AF14)/                   |
| 10          | PC1          | I/O/A                   | -                                 | PC1                         | ADC_IN11/HSADC_IN1/ TIM8_CH1N(AF0)/TIM5_CH1(AF2)/ DFSDM_DATIN0(AF3)/SPI2_MOSI(AF5)/ I2S1_SDO(AF5)/SAI_SD_A(AF7)/ PIOC_IO0(AF7)/I2C2_SDA(AF9)/                      |

| H415REU6 ov ui- | Pin name    | Pin<br>type <sup>(1)</sup> | I/O<br>characteristic <sup>(1)</sup> | Main function (After reset) | Remapping function <sup>(3)</sup>                                                                                                                                                         |
|-----------------|-------------|----------------------------|--------------------------------------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                 |             |                            |                                      |                             | QSPI2_SCSXN(AF10)/<br>SDIO CK(AF11)/LTDC G5(AF14)/                                                                                                                                        |
| 11              | PC2         | I/O/A                      | -                                    | PC2                         | ADC_IN12/HSADC_IN2/OPA3_P0/ TIM8_CH2N(AF0)/TIM5_CH2(AF2)/ DFSDM_CKIN1(AF3)/SPI2_MISO(AF5)/ I2S1_SDI(AF5)/DFSDM_CKOUT(AF6)/ SAI_SCK_A(AF7)/PIOC_IO1(AF8)/ I2C2_SMBA(AF9)/QSPI2_SIOX0(AF10) |
| 12              | PC3         | I/O/A                      | -                                    | PC3                         | ADC_IN13/HSADC_IN3/ OPA3_N0/TIM8_CH3N(AF0)/ TIM5_CH3(AF2)/DFSDM_DATIN1(AF3)/ SPI2_MOSI(AF5)/I2S1_SDO(AF5)/ SAI_FS_A(AF7)/QSPI2_SIOX1(AF10)                                                |
| 13              | $V_{DD33A}$ | P                          | -                                    | V <sub>DD33A</sub>          |                                                                                                                                                                                           |
| 14              | PA0         | I/O/A                      | -                                    | PA0                         | ADC_IN0/OPA3_OUT0/ TIM2_CH1_ETR(AF1)/TIM5_CH1(AF2)/ TIM8_ETR(AF3)/QSPI2_SIOX2(AF4)/ IO2W_IO0(AF5)/TIM9_CH1(AF6)/ USART2_CTS(AF7)/USART6_TX(AF8)/ SDIO_CMD(AF9)/LTDC_R0(AF14)/             |
| 15              | PA1         | I/O/A                      | -                                    | PA1                         | ADC_IN1/TIM2_CH2(AF1)/ TIM5_CH2(AF2)/QSPI2_SIOX3(AF4)/ TIM9_CH2(AF6)/USART2_RTS(AF7)/ USART6_RX(AF8)/QSPI1_SIO3(AF9)/ LTDC_R2(AF14)                                                       |
| 16              | PA2         | I/O/A                      | -                                    | PA2                         | ADC_IN2/OPA3_P1/TIM2_CH3(AF1)/ TIM5_CH3(AF2)/USART6_CK(AF3)/ TIM9_CH3(AF4)/USART2_TX(AF7)/ LTDC_R1(AF14)                                                                                  |
| 17              | PA3         | I/O/A                      | -                                    | PA3                         | ADC_IN3/OPA3_N1/TIM2_CH4(AF1)/ TIM5_CH4(AF2)/TIM9_CH4(AF4)/ USART2_RX(AF7)/TIM10_CH3(AF8)/ LTDC_B2(AF9)/LTDC_B5(AF14)                                                                     |
| 18              | PA4         | I/O/A                      | -                                    | PA4                         | ADC_IN4/DAC1_OUT/OPA3_OUT1/ TIM5_ETR(AF2)/TIM9_ETR(AF4)/ SPI1_NSS(AF5)/SPI3_NSS(AF6)/ I2S2_WS(AF6)/USART2_CK(AF7)/ TIM10_CH4(AF9)/DVP_HSYNC(AF13)/                                        |

| H415REU6 o uid | Pin name | Pin type <sup>(1)</sup> | I/O characteristic <sup>(1)</sup> | Main<br>function<br>(After reset) | Remapping function <sup>(3)</sup>                                                                                                                                           |
|----------------|----------|-------------------------|-----------------------------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                |          |                         |                                   |                                   | LTDC_VSYNC(AF14)                                                                                                                                                            |
| 19             | PA5      | I/O/A                   | -                                 | PA5                               | ADC_IN5/DAC2_OUT/OPA1_OUT1/ TIM2_CH1_ETR(AF1)/TIM1_BKIN2(AF2)/ TIM8_CH1N(AF3)/SPI1_SCK(AF5)/ TIM10_ETR(AF9)/DVP_VSYNC(AF11)/ LTDC_R4(AF14)                                  |
| 20             | PA6      | I/O/A                   | -                                 | PA6                               | ADC_IN6/OPA1_P1/TIM1_BKIN(AF1)/ TIM3_CH1(AF2)/TIM8_BKIN(AF3)/ SPI1_MISO(AF5)/TIM10_CH1(AF9)/ CMP_OUT(AF10)/LTDC_HSYNC(AF11)/ DVP_PCLK(AF13)/LTDC_G2(AF14)                   |
| 21             | PA7      | I/O/A                   | -                                 | PA7                               | ADC_IN7/OPA1_N1/TIM1_CH1N(AF1)/ TIM3_CH2(AF2)/TIM8_CH1N(AF3)/ SPI1_MOSI(AF5)/TIM10_CH2(AF9)/ LTDC_VSYNC(AF14)/                                                              |
| 22             | PC4      | I/O/A                   | -                                 | PC4                               | ADC_IN14/OPA1_OUT0/CMP_N1/ CAN3_RX(AF6)/I3C_SCL(AF7)/ LTDC_R7(AF14)                                                                                                         |
| 23             | PB0      | I/O/A                   | -                                 | PB0                               | ADC_IN8/OPA1_P0/CMP_P0/MCO(AF0)/ TIM1_CH2N(AF1)/TIM3_CH3(AF2)/ TIM8_CH2N(AF3)/TIM5_CH4(AF4)/ DFSDM_CKOUT(AF6)/USART6_CTS(AF8) / LTDC_R3(AF9)/TIM12_ETR(AF13)/ LTDC_G1(AF14) |
| 24             | PB1      | I/O/A                   | -                                 | PB1                               | ADC_IN9/OPA1_N0/CMP_N0/ TIM1_CH3N(AF1)/TIM3_CH4(AF2)/ TIM8_CH3N(AF3)/TIM12_CH1(AF5)/ DFSDM_DATIN1(AF6)/LTDC_R6(AF9)/ LTDC_G0(AF14)                                          |
| 25             | PE11     | I/O                     | -                                 | PE11                              | TIM1_CH2(AF1)/SPI4_NSS(AF5)/<br>QSPI2_SCSN(AF7)/SDIO_D3(AF8)/<br>LTDC_G3(AF14)                                                                                              |
| 26             | PE12     | I/O                     | -                                 | PE12                              | TIM1_CH3N(AF1)/SPI4_SCK(AF5)/ QSPI2_SIO0(AF7)/SDIO_D4(AF8)/ CMP_OUT(AF13)/LTDC_B4(AF14)/                                                                                    |
| 27             | PE13     | I/O                     | -                                 | PE13                              | TIM1_CH3(AF1)/<br>TIM12_CH2(AF2)/SPI4_MISO(AF5)/                                                                                                                            |

| H415REU6 oN uid | Pin name            | Pin<br>type <sup>(1)</sup> | I/O<br>characteristic <sup>(1)</sup> | Main function (After reset) | Remapping function <sup>(3)</sup>                                                                                                                                                                                          |
|-----------------|---------------------|----------------------------|--------------------------------------|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                 |                     |                            |                                      |                             | QSPI2_SIO1(AF7)/SDIO_D5(AF8)/<br>LTDC_DE(AF14)/                                                                                                                                                                            |
| 28              | PE14                | I/O                        | -                                    | PE14                        | TIM1_CH4(AF1)/TIM12_CH3(AF2)/ I3C_SCL(AF3)/SPI4_MOSI(AF5)/ QSPI2_SIO2(AF7)/SDIO_D6(AF8)/ LTDC_CLK(AF13)                                                                                                                    |
|                 | PE15 <sup>(3)</sup> | I/O                        | -                                    | PE15                        | TIM1_BKIN(AF1)/TIM12_CH4(AF2)/ I3C_SDA(AF3)/QSPI2_SIO3(AF7)/ SDIO_D7(AF8)/USART5_CK(AF11)/ CMP_OUT(AF13)/LTDC_R7(AF14)/                                                                                                    |
| 29              | PB10 <sup>(3)</sup> | I/O                        | -                                    | PB10                        | TIM2_CH3(AF1)/TIM9_CH2(AF2)/ LPTIM2_CH1(AF3)/I2C2_SCL(AF4)/ SPI2_SCK(AF5)/I2S1_CK(AF5)/ USART3_TX(AF7)/SDIO_CMD(AF8)/ USART6_CK(AF9)/QSPI2_SCSXN(AF11)/ LTDC_G4(AF14)                                                      |
| 30              | PB11                | I/O                        | -                                    | PB11                        | TIM2_CH4(AF1)/LPTIM2_ETR(AF3)/ I2C2_SDA(AF4)/USART3_RX(AF7)/ SDIO_CK(AF8)/TIM9_CH4(AF9)/ QSPI2_SIOX0(AF11)/LTDC_G5(AF14)                                                                                                   |
| 31              | $V_{\mathrm{DD33}}$ | P                          | -                                    | $V_{\mathrm{DD33}}$         |                                                                                                                                                                                                                            |
| 32              | PB12                | I/O                        | -                                    | PB12                        | TIM1_BKIN(AF1)/TIM8_BKIN(AF2)/ I2C2_SMBA(AF4)/SPI2_NSS(AF5)/ I2S1_WS(AF5)/DFSDM_DATIN1(AF6)/ USART3_CK(AF7)/TIM9_CH3(AF8)/ CAN2_RX(AF9)/LTDC_VSYNC(AF10)/ QSPI2_SIOX1(AF11)/ CMP_OUT(AF13)/USART7_RX(AF14)/ DVP_PCLK(AF15) |
| 33              | PB13                | I/O                        | -                                    | PB13                        | TIM1_CH1N(AF1)/TIM8_BKIN2(AF2)/ LPTIM2_OC(AF3)/TIM9_ETR(AF4)/ SPI2_SCK(AF5)/I2S1_CK(AF5)/ DFSDM_CKIN1(AF6)/ USART3_CTS(AF7)/DVP_HSYNC(AF8)/ CAN2_TX(AF9)/QSPI2_SIOX0(AF11)/ DVP_D2(AF13)/USART7_TX(AF14)/                  |
| 34              | PB14                | I/O                        | -                                    | PB14                        | TIM1_CH2N(AF1)/TIM9_CH1(AF2)/<br>TIM8_CH2N(AF3)/USART1_TX(AF4)/                                                                                                                                                            |

| H415REU6 o ni | Pin name | Pin<br>type <sup>(1)</sup> | I/O<br>characteristic <sup>(1)</sup> | Main<br>function<br>(After reset) | Remapping function <sup>(3)</sup>                              |
|---------------|----------|----------------------------|--------------------------------------|-----------------------------------|----------------------------------------------------------------|
|               |          |                            |                                      |                                   | SPI2_MISO(AF5)/I2S1_SDI(AF5)/<br>LTDC_G0(AF6)/USART3_RTS(AF7)/ |
|               |          |                            |                                      |                                   | USART6_RTS(AF8)/SDIO_D0(AF9)/                                  |
|               |          |                            |                                      |                                   | QSPI2_SIOX1(AF11)/USART7_CK(AF13)/                             |
|               |          |                            |                                      |                                   | LTDC_CLK(AF14)/DVP_VSYNC(AF15)                                 |
|               |          |                            |                                      |                                   | TIM1_CH3N(AF1)/TIM9_CH2(AF2)/                                  |
| 25            | DD 1.5   | 1/0                        | FT                                   | DD 1.5                            | TIM8_CH3N(AF3)/USART1_RX(AF4)/                                 |
| 35            | PB15     | I/O                        | FT                                   | PB15                              | SPI2_MOSI(AF5)/I2S1_SDO(AF5)/                                  |
|               |          |                            |                                      |                                   | USART6_CTS(AF8)/SDIO_D1(AF9)/<br>LTDC_G7(AF14)                 |
|               |          |                            |                                      |                                   | TIM3 CH1(AF2)/TIM8 CH1(AF3)/                                   |
|               |          |                            |                                      |                                   | SPI2 MCK(AF5)/USART4 TX(AF7)/                                  |
| 36            | PC6      | I/O                        | -                                    | PC6                               | SDIO D6(AF9)/SWPMI IO(AF11)/                                   |
|               |          |                            |                                      |                                   | DVP D0(AF13)/LTDC HSYNC(AF14)                                  |
|               |          |                            |                                      |                                   | TIM3 CH2(AF2)/TIM8 CH2(AF3)/                                   |
|               |          | _,_                        |                                      |                                   | SPI3 MCK(AF6)/USART4 RX(AF7)/                                  |
| 37            | PC7      | I/O                        | -                                    | PC7                               | SDIO_D7(AF9)/SWPMI_TX(AF11)/                                   |
|               |          |                            |                                      |                                   | DVP_D1(AF13)/LTDC_G6(AF14)                                     |
|               |          |                            |                                      |                                   | TIM3_CH3(AF2)/TIM8_CH3(AF3)/                                   |
| 38            | PC8      | I/O                        |                                      | PC8                               | TIM9_ETR(AF6)/USART4_CK(AF7)/                                  |
| 36            | rco      | 1/0                        | -                                    | rco                               | USART7_RTS(AF8)/SWPMI_RX(AF11)/                                |
|               |          |                            |                                      |                                   | DVP_D2(AF13)/LTDC_G4(AF14)                                     |
|               |          |                            |                                      |                                   | TIM3_CH4(AF2)/TIM8_CH4(AF3)/                                   |
|               |          |                            |                                      |                                   | I2C3_SDA(AF4)/SPI3_MISO(AF5)/                                  |
|               |          |                            |                                      |                                   | I2S2_SDI(AF5)/TIM9_CH1(AF6)/                                   |
| 39            | PC9      | I/O                        | -                                    | PC9                               | USART7_CTS(AF8)/QSPI1_SIO0(AF9)/                               |
|               |          |                            |                                      |                                   | LTDC_G3(AF10)/SWPMI_SUP(AF11)/                                 |
|               |          |                            |                                      |                                   | DVP_D3(AF13)/LTDC_B2(AF14)/                                    |
|               |          |                            |                                      |                                   | SAI_MCLK_B(AF15)                                               |
|               |          |                            |                                      |                                   | OTG_VBUS/TIM1_CH2(AF1)/<br>I2C3 SMBA(AF4)/SPI2 SCK(AF5)/       |
| 40            | PA9      | I/O/A                      | FT                                   | PA9                               | I2S1 CK(AF5)/USART1 TX(AF7)/                                   |
|               |          |                            |                                      |                                   | DVP D0(AF13)/LTDC R5(AF14)                                     |
|               |          |                            |                                      |                                   | OTG ID/TIM1 CH3(AF1)/                                          |
|               | PA10     | PA10 I/O/A                 | . FT                                 | PA10                              | USART6 CK(AF6)/USART1 RX(AF7)/                                 |
| 41            |          |                            |                                      |                                   | LTDC B4(AF12)/DVP D1(AF13)/                                    |
|               |          |                            |                                      |                                   | LTDC_B1(AF14)                                                  |
| 42            | PA11     | I/O/A                      | FT                                   | PA11                              | OTG_DM/TIM1_CH4(AF1)/                                          |

| H415REU6 o uid | Pin name | Pin type <sup>(1)</sup> | I/O characteristic <sup>(1)</sup> | Main<br>function<br>(After reset) | Remapping function <sup>(3)</sup>                                                                                                                                                                      |
|----------------|----------|-------------------------|-----------------------------------|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                |          |                         |                                   |                                   | USART3_CK(AF4)/SPI2_NSS(AF5)/ I2S1_WS(AF5)/USART2_RX(AF6)/ USART1_CTS(AF7)/CAN1_RX(AF9)/ LTDC_R4(AF14)                                                                                                 |
| 43             | PA12     | I/O/A                   | FT                                | PA12                              | OTG_DP/TIM1_ETR(AF1)/ USART3_RTS(AF4)/SPI2_SCK(AF5)/ I2S1_CK(AF5)/USART6_TX(AF6)/ USART1_RTS(AF7)/CAN1_TX(AF9)/ TIM1_BKIN2(AF12)/LTDC_R5(AF14)                                                         |
| 44             | PA13     | I/O                     | -                                 | PA13                              | SPI3_MOSI(AF1)/I2S2_SDO(AF1)/ USART3_TX(AF4)/CAN_RX(AF5)/ I2C3_SDA(AF7)/LTDC_B2(AF8)/ SAI_SD_B(AF13)                                                                                                   |
| 45             | PA14     | I/O                     | -                                 | PA14                              | SPI3_SCK(AF1)/I2S2_CK(AF1)/ USART3_RX(AF4)/CAN_TX(AF5)/ I2C3_SCL(AF7)/USART8_CK(AF11)/ SAI_SCK_B(AF13)/LTDC_B6(AF14)/ LTDC_R0(AF15)                                                                    |
| 46             | PA15     | I/O                     | -                                 | PA15                              | TIM2_CH1_ETR(AF1)/USART3_CTS(AF4)/ SPI1_NSS(AF5)/SPI3_NSS(AF6)/ I2S2_WS(AF6)/I2C3_SMBA(AF7)/ USART6_RTS(AF8)/LTDC_R3(AF9)/ LTDC_B4(AF10)/USART8_TX(AF11)/ SAI_FS_B(AF13)/LTDC_B6(AF14)/ LTDC_CLK(AF15) |
| 47             | PC10     | I/O                     | -                                 | PC10                              | TIM9_CH2(AF2)/SPI3_SCK(AF6)/ I2S2_CK(AF6)/USART3_TX(AF7)/ USART6_TX(AF8)/QSPI1_SIO1(AF9)/ LTDC_B1(AF10)/SWPMI_RX(AF11)/ DVP_D8(AF13)/LTDC_R2(AF14)/ LTDC_HSYNC(AF15)                                   |
| 48             | PC11     | I/O                     | -                                 | PC11                              | TIM9_CH4(AF2)/SPI3_MISO(AF6)/ I2S2_SDI(AF6)/USART3_RX(AF7)/ USART6_RX(AF8)/QSPI1_SCSXN(AF9)/ DVP_D4(AF13)/LTDC_B4(AF14)/ LTDC_VSYNC(AF15)                                                              |
| 49             | PC12     | I/O                     | -                                 | PC12                              | TIM9_CH3(AF2)/SPI3_MOSI(AF6)/<br>I2S2_SDO(AF6)/USART3_CK(AF7)/                                                                                                                                         |

| H415REU6 o uid | Pin name | Pin<br>type <sup>(1)</sup> | I/O characteristic <sup>(1)</sup> | Main<br>function<br>(After reset) | Remapping function <sup>(3)</sup>                                                                                                                              |
|----------------|----------|----------------------------|-----------------------------------|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                |          |                            |                                   |                                   | USART7_TX(AF8)/DVP_D9(AF13)/<br>LTDC_R6(AF14)/LTDC_DE(AF15)                                                                                                    |
| 50             | PD3      | I/O                        | -                                 | PD3                               | TIM11_CH1(AF2)/ DFSDM_CKOUT(AF3)/SPI2_SCK(AF5)/ I2S1_CK(AF5)/USART2_CTS(AF7)/ USART6_CK(AF8)/TIM3_CH1(AF9)/ DVP_D5(AF13)/LTDC_G7(AF14)/ LTDC_R6(AF15)          |
| 51             | PF3      | I/O                        | -                                 | PF3                               | CAN3_TX(AF2)/SPI1_MISO(AF5)/ USART4_RX(AF7)/QSPI1_SIOX2(AF9)/ DVP_D9(AF11)/DVP_VSYNC(AF13)/ LTDC_B0(AF14)/LTDC_G5(AF15)                                        |
| 52             | PF4      | I/O                        | -                                 | PF4                               | LPTIM1_ETR(AF1)/CAN3_RX(AF2)/ SPI1_NSS(AF5)/USART4_TX(AF7)/ LTDC_G3(AF9)/DVP_D8(AF11)/ DVP_D2(AF13)/LTDC_B2(AF14)/ LTDC_G6(AF15)                               |
| 53             | PF5      | I/O                        | -                                 | PF5                               | LPTIM1_CH2(AF1)/USART5_RX(AF4)/ SPI1_SCK(AF5)/QSPI1_SIOX3(AF9)/ DVP_D3(AF13)/LTDC_B3(AF14)/ LTDC_G7(AF15)                                                      |
| 54             | PE0      | I/O                        | -                                 | PE0                               | LPTIM1_CH1(AF1)/USART5_TX(AF4)/ USART4_RTS(AF7)/LTDC_B4(AF9)/ DVP_D0(AF11)/TIM11_CH1(AF13)/ LTDC_B1(AF14)/LTDC_B3(AF15)                                        |
| 55             | PB3      | I/O                        | -                                 | PB3                               | TIM2_CH2(AF1)/CC1(AF4)/ SPI1_SCK(AF5)/SPI3_SCK(AF6)/ I2S2_CK(AF6)/SDIO_D2(AF9)/ USART8_RX(AF11)/DVP_D5(AF13)/ TIM12_ETR(AF14)                                  |
| 56             | PB4      | I/O                        | -                                 | PB4                               | TIM3_CH1(AF2)/CC2(AF4)/ SPI1_MISO(AF5)/SPI3_MISO(AF6)/ I2S2_SDI(AF6)/SPI2_NSS(AF7)/ I2S1_WS(AF7)/SDIO_D3(AF9)/ TIM4_ETR(AF10)/USART8_TX(AF11)/ USART7_CK(AF14) |
| 57             | PB6      | I/O                        | FT                                | PB6                               | TIM10_CH1(AF0)/TIM4_CH1(AF2)/<br>CAN1_RX(AF3)/I2C1_SCL(AF4)/                                                                                                   |

| H415REU6 O H | Pin name | Pin<br>type <sup>(1)</sup> | I/O<br>characteristic <sup>(1)</sup> | Main function (After reset) | Remapping function <sup>(3)</sup> |
|--------------|----------|----------------------------|--------------------------------------|-----------------------------|-----------------------------------|
|              |          |                            |                                      |                             | SPI3_MCK(AF5)/I2C4_SCL(AF6)/      |
|              |          |                            |                                      |                             | USART1_TX(AF7)/CAN2_TX(AF9)/      |
|              |          |                            |                                      |                             | QSPI1_SCSN(AF10)/DVP_D5(AF13)/    |
|              |          |                            |                                      |                             | USART7_TX(AF14)                   |
|              |          |                            |                                      |                             | TIM10_CH2(AF0)/TIM4_CH2(AF2)/     |
| 58           | PB7      | I/O                        | FT                                   | PB7                         | CAN1_TX(AF3)/I2C1_SDA(AF4)/       |
|              | 1 D/     |                            | 11                                   | 10/                         | I2C4_SDA(AF6)/USART1_RX(AF7)/     |
|              |          |                            |                                      |                             | USART8_CK(AF10)/DVP_VSYNC(AF13)   |
|              |          |                            |                                      |                             | SWCLK/USBHS_DP/TIM10_CH3(AF1)/    |
|              |          |                            |                                      |                             | TIM4_CH3(AF2)/I2C1_SCL(AF4)/      |
| 59           | PB8      | PB8 I/O/A                  | -                                    | PB8                         | PIOC_IO0(AF5)/I2C4_SCL(AF6)/      |
|              |          |                            |                                      |                             | USART6_RX(AF8)/CAN1_RX(AF9)/      |
|              |          |                            |                                      |                             | SDIO_D4(AF10)/DVP_D6(AF13)/       |
|              |          |                            |                                      |                             | LTDC_B6(AF14)                     |
|              |          |                            |                                      |                             | SWIO/SWDIO/USBHS_DM/              |
|              |          |                            |                                      |                             | TIM10_CH4(AF1)/TIM4_CH4(AF2)/     |
|              | PB9      | PB9 I/O/A                  | -                                    | PB9                         | I2C1_SDA(AF4)/SPI2_NSS(AF5)/      |
| 60           |          |                            |                                      |                             | I2S1_WS(AF5)/I2C4_SDA(AF6)/       |
|              |          | I/O/A                      |                                      |                             | PIOC_IO1(AF7)/USART6_TX(AF8)/     |
|              |          |                            |                                      |                             | CAN1_TX(AF9)/SDIO_D5(AF10)/       |
|              |          |                            |                                      |                             | I2C4_SMBA(AF11)/DVP_D7(AF13)/     |
|              |          |                            |                                      |                             | LTDC_B7(AF14)                     |

Note 1: Explanation of table abbreviations:

I = TTL/CMOS level Schmitt input; O = CMOS level tri-state output; A = analog signal input or output; P = power supply; FT = tolerant 5V; USB3.0 = USB3.0 signal; ETH = Ethernet signal; SDP = SerDes PHY signal.

Note 2: The I/O pins are connected to the on-board peripherals/modules through a multiplexer that allows only one peripheral's multiplexing function (AF) to be connected to the I/O pins at a time. The multiplexer utilizes up to 16 multiplexing function inputs (AF0 to AF15), which can be configured through the GPIOx\_AFLR and GPIOx\_AFHR registers: after reset, the multiplexer selects for multiplexing function 0, i.e. (AF0). For more detailed information, please refer to the Multiplexing Function I/O section and the Debug Setup section of the CH32H417RM manual.

Note 3: For the CH32H415REU6 chip, the PB10 and PE15 pins are short-connected inside the chip, and the configuration of both IOs is prohibited as output functions.

## 2.3 Pin Alternate Function

Note that the pin function descriptions in the following table are for all functions and do not relate to specific models. There are differences in peripheral resources between different models, please check whether this function is available according to the product model resource table before checking.

Note: When pins are configured as multiplexed inputs through the multiplexer, there is a priority level for the optional pins of the same peripheral (The optional pins in the same row in each of the following tables are listed in descending order of priority). When a low-priority pin is selected as a multiplexed input for a peripheral, a high-priority pin of the same peripheral must not be configured as a multiplexed function of that peripheral at the same time. Example: PE9 (AF1) and PA8 (AF1) are both optional pins for the TIM1\_CH1 function, and the PE9 pin has a higher priority. If PA8 pin is used as TIM1\_CH1, PE9 pin should be avoided to be configured as AF1.

Table 2-2-1 ADC Pin functions

| ADC function | Default pin                |
|--------------|----------------------------|
| ADC_IN0      | PA0                        |
| ADC_IN1      | PA1                        |
| ADC_IN2      | PA2                        |
| ADC_IN3      | PA3                        |
| ADC_IN4      | PA4                        |
| ADC_IN5      | PA5                        |
| ADC_IN6      | PA6                        |
| ADC_IN7      | PA7                        |
| ADC_IN8      | PB0                        |
| ADC_IN9      | PB1                        |
| ADC_IN10     | PC0                        |
| ADC_IN11     | PC1                        |
| ADC_IN12     | PC2                        |
| ADC_IN13     | PC3                        |
| ADC_IN14     | PC4                        |
| ADC_IN15     | PC5                        |
| ADC_IN16     | Temperature sensor         |
| ADC IN17     | Internal reference voltage |
|              | $V_{REFINT}$               |

Table 2-2-2 HSADC Pin functions

| HSADC function | Default pin |
|----------------|-------------|
| HSADC_IN0      | PC0         |
| HSADC_IN1      | PC1         |
| HSADC_IN2      | PC2         |

| HSADC_IN3 | PC3  |
|-----------|------|
| HSADC_IN4 | PF8  |
| HSADC_IN5 | PF9  |
| HSADC_IN6 | PF10 |

Table 2-2-3 DAC Pin functions

| DAC1 function | Default pin |
|---------------|-------------|
| DAC1_OUT      | PA4         |
| DAC2 function | Default pin |
| DAC2_OUT      | PA5         |

Table 2-2-4 TIM Pin functions

| TIM1 function | Optional pins                  |
|---------------|--------------------------------|
| TIM1_ETR      | PE7(AF1), PA12(AF1)            |
| TIM1_CH1      | PE9(AF1), PA8(AF1)             |
| TIM1_CH2      | PE11(AF1), PA9(AF1)            |
| TIM1_CH3      | PE13(AF1), PA10(AF1)           |
| TIM1_CH4      | PE14(AF1), PA11(AF1)           |
| TIM1_CH1N     | PE8(AF1), PA7(AF1), PB13(AF1)  |
| TIM1_CH2N     | PE10(AF1), PB0(AF1), PB14(AF1) |
| TIM1_CH3N     | PE12(AF1), PB1(AF1), PB15(AF1) |
| TIM1_BKIN     | PE15(AF1), PA6(AF1), PB12(AF1) |
| TIM1_BKIN2    | PE6(AF1), PA5(AF2), PA12(AF12) |
| TIM8 function | Optional pins                  |
| TIM8_ETR      | PA0(AF3), PF2(AF3)             |
| TIM8_CH1      | PC6(AF3), PE3(AF0)             |
| TIM8_CH2      | PC7(AF3), PE4(AF0)             |
| TIM8_CH3      | PC8(AF3), PE5(AF0)             |
| TIM8_CH4      | PC9(AF3), PE6(AF0)             |
| TIM8_CH1N     | PA7(AF3), PA5(AF3), PC1(AF0)   |
| TIM8_CH2N     | PB0(AF3), PB14(AF3), PC2(AF0)  |
| TIM8_CH3N     | PB1(AF3), PB15(AF3), PC3(AF0)  |
| TIM8_BKIN     | PA6(AF3), PB12(AF2), PC0(AF0)  |
| TIM8_BKIN2    | PA8(AF3) PB13(AF2)             |
| TIM2 function | Optional pins                  |
| TIM2_CH1_ETR  | PA0(AF1), PA5(AF1), PA15(AF1)  |
|               |                                |
| TIM2_CH2      | PA1(AF1) PB3(AF1)              |

| TIM2_CH4       | PA3(AF1), PB11(AF1)                       |
|----------------|-------------------------------------------|
| TIM3 function  | Optional pins                             |
| TIM3_ETR       | PD2(AF2)                                  |
| TIM3_CH1       | PA6(AF2), PB4(AF2), PC6(AF2), PD3(AF9)    |
| TIM3_CH2       | PA7(AF2), PB5(AF2), PC7(AF2), PD4(AF9)    |
| TIM3_CH3       | PB0(AF2), PC8(AF2), PD5(AF9)              |
| TIM3_CH4       | PB1(AF2), PC9(AF2), PD6(AF9)              |
| TIM4 function  | Optional pins                             |
| TIM4_ETR       | PB4(AF10)                                 |
| TIM4_CH1       | PB6(AF2), PD12(AF2), PE3(AF2)             |
| TIM4_CH2       | PB7(AF2), PD13(AF2), PE4(AF2)             |
| TIM4_CH3       | PB8(AF2), PD14(AF2), PE5(AF2)             |
| TIM4_CH4       | PB9(AF2), PD15(AF2), PE6(AF2)             |
| TIM5 function  | Optional pins                             |
| TIM5_ETR       | PA4(AF2), PD11(AF6)                       |
| TIM5_CH1       | PA0(AF2), PD12(AF6), PC1(AF2)             |
| TIM5_CH2       | PA1(AF2), PD13(AF6), PC2(AF2)             |
| TIM5_CH3       | PA2(AF2), PD14(AF6), PC3(AF2)             |
| TIM5_CH4       | PA3(AF2), PD15(AF6), PB0(AF4)             |
| TIM9 function  | Optional pins                             |
| TIM9_ETR       | PB13(AF4), PA4(AF4), PC8(AF6)             |
| TIM9_CH1       | PB14(AF2), PA0(AF6), PC9(AF6)             |
| TIM9_CH2       | PB15(AF2), PA1(AF6), PC10(AF2), PB10(AF2) |
| TIM9_CH3       | PE5(AF4), PA2(AF4), PC12(AF2), PB12(AF8)  |
| TIM9_CH4       | PE6(AF4), PA3(AF4), PC11(AF2), PB11(AF9)  |
| TIM10 function | Optional pins                             |
| TIM10_ETR      | PF10(AF8), PA5(AF9), PB5(AF0)             |
| TIM10_CH1      | PF8(AF9), PA6(AF9), PB6(AF0)              |
| TIM10_CH2      | PF9(AF9), PA7(AF9), PB7(AF0)              |
| TIM10_CH3      | PF6(AF9), PA3(AF8), PB8(AF1)              |
| TIM10_CH4      | PF7(AF9), PA4(AF9), PB9(AF1)              |
| TIM11 function | Optional pins                             |
| TIM11_ETR      | PB2(AF13), PD5(AF13)                      |
| TIM11_CH1      | PD3(AF2), PF6(AF13), PE0(AF13)            |
| TIM11_CH2      | PD4(AF2), PF7(AF13), PE1(AF13)            |
| TIM11_CH3      | PD5(AF2), PF8(AF13), PD7(AF13)            |
|                |                                           |

| TIM12 function | Optional pins                   |
|----------------|---------------------------------|
| TIM12_ETR      | PB0(AF13), PB3(AF14)            |
| TIM12_CH1      | PB1(AF5), PE3(AF3)              |
| TIM12_CH2      | PB2(AF5), PE4(AF3), PE13(AF2)   |
| TIM12_CH3      | PF12(AF13), PE5(AF3), PE14(AF2) |
| TIM12_CH4      | PF13(AF13), PE6(AF3), PE15(AF2) |

Table 2-2-5 LPTIM Pin functions

| LPTIM1 function             | Optional pins                      |
|-----------------------------|------------------------------------|
| LPTIM1_ETR                  | PF4(AF1), PD11(AF1)                |
| LPTIM1_CH1                  | PE0(AF1), PD12(AF1)                |
| LPTIM1_CH2                  | PF5(AF1), PD14(AF1)                |
| LPTIM1_OC                   | PE1(AF1), PD13(AF1)                |
|                             |                                    |
| LPTIM2 function             | Optional pins                      |
| LPTIM2 function  LPTIM2_ETR | Optional pins PB11(AF3), PD10(AF4) |
| 1                           |                                    |
| LPTIM2_ETR                  | PB11(AF3), PD10(AF4)               |

Table 2-2-6 I2C Pin functions

| I2C1 function                             | Optional pins                                                             |
|-------------------------------------------|---------------------------------------------------------------------------|
| I2C1_SCL                                  | PB6(AF4), PB8(AF4)                                                        |
| I2C1_SDA                                  | PB7(AF4) PB9(AF4)                                                         |
| I2C1_SMBA                                 | PB5(AF4)                                                                  |
| I2C2 function                             | Optional pins                                                             |
| I2C2_SCL                                  | PC0(AF9), PB10(AF4)                                                       |
| I2C2_SDA                                  | PC1(AF9), PB11(AF4)                                                       |
| I2C2_SMBA                                 | PC2(AF9) PB12(AF4)                                                        |
|                                           |                                                                           |
| I2C3 function                             | Optional pins                                                             |
| I2C3 function I2C3_SCL                    | Optional pins PA8(AF4), PA14(AF7)                                         |
|                                           |                                                                           |
| I2C3_SCL                                  | PA8(AF4), PA14(AF7)                                                       |
| I2C3_SCL<br>I2C3_SDA                      | PA8(AF4), PA14(AF7) PC9(AF4), PA13(AF7)                                   |
| I2C3_SCL<br>I2C3_SDA<br>I2C3_SMBA         | PA8(AF4), PA14(AF7) PC9(AF4), PA13(AF7) PA9(AF4), PA15(AF7)               |
| I2C3_SCL I2C3_SDA I2C3_SMBA I2C4 function | PA8(AF4), PA14(AF7) PC9(AF4), PA13(AF7) PA9(AF4), PA15(AF7) Optional pins |

CH32H417/H416/H415 Datasheet https://wch-ic.com

Table 2-2-7 I3C Pin functions

| I3C function | Optional pins                            |
|--------------|------------------------------------------|
| I3C_SCL      | PE14(AF3), PC4(AF7), PD9(AF5), PF6(AF5)  |
| I3C_SDA      | PE15(AF3), PC5(AF7), PD10(AF5), PF7(AF5) |

Table 2-2-8 SPI and I2S Pin functions

| SPI1 function                                                                                  | Optional pins                                                                                                                                                                                  |
|------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SPI1_NSS                                                                                       | PA4(AF5), PA15(AF5), PF4(AF5), PF6(AF3)                                                                                                                                                        |
| SPI1_SCK                                                                                       | PA5(AF5), PB3(AF5), PF5(AF5), PF7(AF3)                                                                                                                                                         |
| SPI1_MOSI                                                                                      | PA7(AF5), PB5(AF5), PD7(AF5), PF8(AF3)                                                                                                                                                         |
| SPI1_MISO                                                                                      | PA6(AF5), PB4(AF5), PF3(AF5), PF9(AF3)                                                                                                                                                         |
| SPI2/I2S1 function                                                                             | Optional pins                                                                                                                                                                                  |
| SPI2_MCK                                                                                       | PC6(AF5), PB5(AF8)                                                                                                                                                                             |
| SPI2_NSS/I2S1_WS                                                                               | PB12(AF5), PB9(AF5), PA11(AF5)、PB4(AF7)                                                                                                                                                        |
| SPI2_SCK/I2S1_CK                                                                               | PB13(AF5), PB10(AF5), PA9(AF5), PA12(AF5), PD3(AF5)                                                                                                                                            |
| SPI2_MOSI/I2S1_SDO                                                                             | PB15(AF5), PC1(AF5), PC3(AF5)                                                                                                                                                                  |
| SPI2_MISO                                                                                      | PB14(AF5), PC2(AF5)                                                                                                                                                                            |
| SPI3/I2S2 function                                                                             | 0                                                                                                                                                                                              |
| SF15/1252 fullction                                                                            | Optional pins                                                                                                                                                                                  |
| SPI3_MCK                                                                                       | PC7(AF6), PB6(AF5)                                                                                                                                                                             |
|                                                                                                | • •                                                                                                                                                                                            |
| SPI3_MCK                                                                                       | PC7(AF6), PB6(AF5)                                                                                                                                                                             |
| SPI3_MCK SPI3_NSS/I2S2_WS                                                                      | PC7(AF6), PB6(AF5) PA4(AF6), PA15(AF6)                                                                                                                                                         |
| SPI3_MCK SPI3_NSS/I2S2_WS SPI3_SCK/I2S2_CK                                                     | PC7(AF6), PB6(AF5) PA4(AF6), PA15(AF6) PB3(AF6), PC10(AF6), PA14(AF1)                                                                                                                          |
| SPI3_MCK  SPI3_NSS/I2S2_WS  SPI3_SCK/I2S2_CK  SPI3_MOSI/I2S2_SDO                               | PC7(AF6), PB6(AF5)  PA4(AF6), PA15(AF6)  PB3(AF6), PC10(AF6), PA14(AF1)  PB2(AF7), PB5(AF7), PC12(AF6), PD6(AF5), PA13(AF1)                                                                    |
| SPI3_MCK SPI3_NSS/I2S2_WS SPI3_SCK/I2S2_CK SPI3_MOSI/I2S2_SDO SPI3_MISO                        | PC7(AF6), PB6(AF5)  PA4(AF6), PA15(AF6)  PB3(AF6), PC10(AF6), PA14(AF1)  PB2(AF7), PB5(AF7), PC12(AF6), PD6(AF5), PA13(AF1)  PB4(AF6), PC11(AF6), PC9(AF5)                                     |
| SPI3_MCK SPI3_NSS/I2S2_WS SPI3_SCK/I2S2_CK SPI3_MOSI/I2S2_SDO SPI3_MISO SPI4 function          | PC7(AF6), PB6(AF5)  PA4(AF6), PA15(AF6)  PB3(AF6), PC10(AF6), PA14(AF1)  PB2(AF7), PB5(AF7), PC12(AF6), PD6(AF5), PA13(AF1)  PB4(AF6), PC11(AF6), PC9(AF5)  Optional pins                      |
| SPI3_MCK SPI3_NSS/I2S2_WS SPI3_SCK/I2S2_CK SPI3_MOSI/I2S2_SDO SPI3_MISO SPI4_function SPI4_NSS | PC7(AF6), PB6(AF5)  PA4(AF6), PA15(AF6)  PB3(AF6), PC10(AF6), PA14(AF1)  PB2(AF7), PB5(AF7), PC12(AF6), PD6(AF5), PA13(AF1)  PB4(AF6), PC11(AF6), PC9(AF5)  Optional pins  PE4(AF5), PE11(AF5) |

Table 2-2-9 USART Pin functions

| USART1 function | Optional pins                           |
|-----------------|-----------------------------------------|
| USART1_CK       | PA8(AF7)、PD11(AF14)                     |
| USART1_RX       | PA10(AF7)、PB7(AF7)、PB15(AF4)、PD12(AF14) |
| USART1_TX       | PA9(AF7)、PB6(AF7), PB14(AF4)、PD13(AF14) |
| USART1_RTS      | PA12(AF7), PD14(AF14)                   |
| USART1_CTS      | PA11(AF7), PD15(AF14)                   |
| USART2 function | Optional pins                           |
| USART2_CK       | PA4(AF7), PD7(AF7)                      |

| USART2 RX             | PA3(AF7), PD6(AF7)                                 |  |  |
|-----------------------|----------------------------------------------------|--|--|
| USART2 TX             | PA2(AF7), PD5(AF7)                                 |  |  |
| USART2 RTS            | PA1(AF7), PD4(AF7)                                 |  |  |
| USART2 CTS            | PA0(AF7), PD3(AF7)                                 |  |  |
| USART3 function       | Optional pins                                      |  |  |
| USART3 CK             | PB12(AF7), PC12(AF7), PD10(AF7), PA11(AF4)         |  |  |
| USART3 RX             | PB11(AF7), PC11(AF7), PD9(AF7), PA14(AF4)          |  |  |
| USART3 TX             | PB10(AF7), PC10(AF7), PD8(AF7), PA13(AF4)          |  |  |
| USART3 RTS            | PB14(AF7), PD12(AF7), PA12(AF4)                    |  |  |
| USART3 CTS            | PB13(AF7), PD11(AF7), PA15(AF4)                    |  |  |
| USART4 function       | Optional pins                                      |  |  |
| USART4 CK             | PF1(AF7), PC8(AF7)                                 |  |  |
| USART4 RX             | PF3(AF7), PC7(AF7)                                 |  |  |
| USART4_RX USART4_TX   | PF4(AF7), PC6(AF7)                                 |  |  |
| USART4_TX USART4_RTS  |                                                    |  |  |
| USART4_RTS USART4_CTS | PF2(AF7), PE0(AF7) PF0(AF7), PE1(AF7)              |  |  |
| USART5 function       | Optional pins                                      |  |  |
| USART5 CK             |                                                    |  |  |
| USART5 RX             | PE15(AF11), PD6(AF11) PE2(AF4) PF5(AF4)            |  |  |
| USART5 TX             | PE3(AF11), PE0(AF4)                                |  |  |
| USART5 RTS            | PD7(AF4)                                           |  |  |
| USART5 CTS            | PE1(AF4)                                           |  |  |
| USART6 function       | Optional pins                                      |  |  |
| USART6 CK             | PA2(AF3), PA10(AF6), PB10(AF9), PE2(AF8), PD3(AF8) |  |  |
| USART6 RX             | PA1(AF8), PA11(AF6), PB8(AF8), PC11(AF8), PD0(AF8) |  |  |
| USART6_TX             | PA0(AF8), PA12(AF6), PB9(AF8), PC10(AF8), PD1(AF8) |  |  |
| USART6_RTS            | PA15(AF8), PB14(AF8)                               |  |  |
| USART6_CTS            | PB0(AF8), PB15(AF8)                                |  |  |
| USART7 function       | Optional pins                                      |  |  |
| USART7_CK             | PB4(AF14), PB14(AF13), PD4(AF8)                    |  |  |
| USART7_RX             | PB5(AF14) PB12(AF14), PD2(AF8)                     |  |  |
| USART7_TX             | PB6(AF14), PB13(AF14), PC12(AF8)                   |  |  |
| USART7_RTS            | PC8(AF8)                                           |  |  |
| USART7_CTS            | PC9(AF8)                                           |  |  |
| USART8 function       | Optional pins                                      |  |  |
| USART8_CK             | PA14(AF11), PB7(AF10), PE6(AF8), PF10(AF7)         |  |  |
| USART8_RX             | PA8(AF11), PB3(AF11), PE7(AF7), PF6(AF7)           |  |  |
|                       |                                                    |  |  |

| USART8_TX                      | PA15(AF11), PB4(AF11), PE8(AF7) PF7(AF7) |  |
|--------------------------------|------------------------------------------|--|
| USART8_RTS PE9(AF11), PF8(AF7) |                                          |  |
| USART8_CTS                     | PE10(AF11), PF9(AF7)                     |  |

Table 2-2-10 Debug Pin Functions

| Debug pin function | Default pin |
|--------------------|-------------|
| SWCLK              | PB8         |
| SWDIO/SWIO         | PB9         |

Table 2-2-11 SDIO Pin Functions

| SDIO function | Optional pins        |  |  |
|---------------|----------------------|--|--|
| SDIO_CK       | PB11(AF8), PC1(AF11) |  |  |
| SDIO_CMD      | PB10(AF8), PA0(AF9)  |  |  |
| SDIO_D0       | PE8(AF8), PB14(AF9)  |  |  |
| SDIO_D1       | PE9(AF8), PB15(AF9s) |  |  |
| SDIO_D2       | PE10(AF8), PB3(AF9)  |  |  |
| SDIO_D3       | PE11(AF8), PB4(AF9)  |  |  |
| SDIO_D4       | PE12(AF8), PB8(AF10) |  |  |
| SDIO_D5       | PE13(AF8), PB9(AF10) |  |  |
| SDIO_D6       | PE14(AF8), PC6(AF9)  |  |  |
| SDIO_D7       | PE15(AF8), PC7(AF9)  |  |  |

Table 2-2-12 SDMMC Pin Functions

| CDMAG C                | SDMMC_RM=00     | SDMMC_RM=01 | SDMMC_RM=1x |
|------------------------|-----------------|-------------|-------------|
| SDMMC function         | Default map pin | Remap pin   | Remap pin   |
| SDMMC_STS/SDMMC_CMD    | PD2             | PD12        | PC10        |
| SDMMC_SDCK/SDMMC_SLVCK | PC12            | PD11        | PC12        |
| SDMMC_STR              | PD3             | PD10        | PC11        |
| SDMMC_D0               | PC8             | PB13        | PD0         |
| SDMMC_D1               | PC9             | PC9         | PD1         |
| SDMMC_D2               | PC10            | PB10        | PD2         |
| SDMMC_D3               | PC11            | PB11        | PD3         |
| SDMMC_D4               | PA14            | PA14        | PD4         |
| SDMMC_D5               | PA15            | PA15        | PD5         |
| SDMMC_D6               | PC6             | PC6         | PD6         |
| SDMMC_D7               | PC7             | PC7         | PD7         |

Note 8: When SDMMC is used in 1-wire or 4-wire mode, the GPIO pins corresponding to the unused data lines cannot be used as multiplexed outputs; they can be used as multiplexed inputs or as GPIO outputs.

Table 2-2-13 CAN Pin Functions

| CAN1 function | Optional pins                                      |  |  |
|---------------|----------------------------------------------------|--|--|
| CAN1_RX       | PA11(AF9), PB6(AF3), PB8(AF9), PD0(AF9), PA13(AF5) |  |  |
| CAN1_TX       | PA12(AF9), PB7(AF3), PB9(AF9), PD1(AF9), PA14(AF5) |  |  |
| CAN2 function | Optional pins                                      |  |  |
| CAN2_RX       | PB12(AF9), PB5(AF9)                                |  |  |
| CAN2_TX       | PB13(AF9), PB6(AF9)                                |  |  |
| CAN3 function | Optional pins                                      |  |  |
| CAN3_RX       | PD12(AF5), PF6(AF2), PF4(AF2), PC4(AF6)            |  |  |
| CAN3_TX       | PD13(AF5), PF7(AF2), PF3(AF2), PC5(AF6)            |  |  |

Table 2-2-14 FSMC Pin Functions

| FSMC function | Optional pins         |
|---------------|-----------------------|
| FSMC_NE1      | PD7(AF12)             |
| FSMC_NE2      | PF3(AF12)             |
| FSMC_NE3      | PF4(AF12)             |
| FSMC_NE4      | PE0(AF12)             |
| FSMC_NADV     | PB7(AF12), PF14(AF12) |
| FSMC_NBL0     | PC12(AF0)             |
| FSMC_NBL1     | PC11(AF0)             |
| FSMC_NBL2     | PC10(AF0)             |
| FSMC_NBL3     | PA15(AF0)             |
| FSMC_CLK      | PD3(AF12)             |
| FSMC_NOE      | PD4(AF12)             |
| FSMC_NWE      | PD5(AF12)             |
| FSMC_NWAIT    | PD6(AF12)             |
| FSMC_NCE2     | PF3(AF12)             |
| FSMC_INT2     | PF1(AF12)             |
| FSMC_A0       | PF5(AF12)             |
| FSMC_A1       | PB3(AF12)             |
| FSMC_A2       | PB4(AF12)             |
| FSMC_A3       | PB8(AF12)             |
| FSMC_A4       | PB9(AF12)             |
| FSMC_A5       | PC13(AF12), PB6(AF1)  |
| FSMC_A6       | PA10(AF10)            |
| FSMC_A7       | PA11(AF10)            |
| FSMC_A8       | PA12(AF10)            |
| FSMC_A9       | PA13(AF10)            |

| FSMC_A10 | PB10(AF12)            |  |  |
|----------|-----------------------|--|--|
| FSMC_A11 | PB11(AF12)            |  |  |
| FSMC_A12 | PB12(AF12)            |  |  |
| FSMC_A13 | PB13(AF12)            |  |  |
| FSMC_A14 | PB14(AF12)            |  |  |
| FSMC_A15 | PB15(AF12)            |  |  |
| FSMC_A16 | PD11(AF12)            |  |  |
| FSMC_A17 | PD12(AF12)            |  |  |
| FSMC_A18 | PD13(AF12)            |  |  |
| FSMC_A19 | PE3(AF12), PB10(AF6)  |  |  |
| FSMC_A20 | PE4(AF12), PB11(AF2)  |  |  |
| FSMC_A21 | PE5(AF12), PB12(AF3)  |  |  |
| FSMC_A22 | PE6(AF12), PB13(AF15) |  |  |
| FSMC_A23 | PE2(AF12), PB14(AF0)  |  |  |
| FSMC_A24 | PE1(AF12)             |  |  |
| FSMC_A25 | PD2(AF11)             |  |  |
| FSMC_D0  | PD14(AF12)            |  |  |
| FSMC_D1  | PD15(AF12)            |  |  |
| FSMC_D2  | PD0(AF12)             |  |  |
| FSMC_D3  | PD1(AF12)             |  |  |
| FSMC_D4  | PE7(AF12), PC0(AF4)   |  |  |
| FSMC_D5  | PE8(AF12), PC1(AF4)   |  |  |
| FSMC_D6  | PE9(AF12), PC2(AF4)   |  |  |
| FSMC_D7  | PE10(AF12), PC3(AF4)  |  |  |
| FSMC_D8  | PE11(AF12), PC6(AF4)  |  |  |
| FSMC_D9  | PE12(AF12), PC7(AF4)  |  |  |
| FSMC_D10 | PE13(AF12)            |  |  |
| FSMC_D11 | PE14(AF12)            |  |  |
| FSMC_D12 | PE15(AF12)            |  |  |
| FSMC_D13 | PD8(AF12), PC8(AF4)   |  |  |
| FSMC_D14 | PD9(AF12), PC9(AF7)   |  |  |
| FSMC_D15 | PD10(AF12)            |  |  |
| FSMC_D16 | PC14(AF12), PC3(AF11) |  |  |
| FSMC_D17 | PC15(AF12), PB5(AF11) |  |  |
| FSMC_D18 | PF6(AF12)             |  |  |
| FSMC_D19 | PF7(AF12)             |  |  |
| FSMC_D20 | PF8(AF12)             |  |  |
|          |                       |  |  |

| FSMC_D21 | PF9(AF12)  |
|----------|------------|
| FSMC_D22 | PF10(AF12) |
| FSMC_D23 | PA0(AF12)  |
| FSMC_D24 | PA1(AF12)  |
| FSMC_D25 | PA2(AF12)  |
| FSMC_D26 | PA3(AF12)  |
| FSMC_D27 | PA4(AF12)  |
| FSMC_D28 | PA5(AF12)  |
| FSMC_D29 | PB0(AF12)  |
| FSMC_D30 | PB1(AF12)  |
| FSMC_D31 | PB2(AF12)  |

Table 2-2-15 SDRAM Pin Functions

| SDRAM function | Optional pins                                        |  |  |
|----------------|------------------------------------------------------|--|--|
| SDRAM_CLK      | PF2(AF12), PE2(AF9), PF14(AF1)                       |  |  |
| SDRAM_CS_N0    | PC2(AF12), PC4(AF12), PD6(AF3), PE3(AF9)             |  |  |
| SDRAM_CS_N1    | PF0(AF4), PB6(AF12), PD7(AF3), PE4(AF9)              |  |  |
| SDRAM_CKE0     | PC5(AF12), PC3(AF12), PB8(AF3), PF3(AF4), PB8(AF3)   |  |  |
| SDRAM_CKE1     | PB5(AF12), PC14(AF9), PF4(AF4), PB9(AF3)             |  |  |
| SDRAM_RAS_N    | PF11(AF12), PC15(AF9), PF3(AF3), PC10(AF1), PE5(AF9) |  |  |
| SDRAM_CAS_N    | PF12(AF12), PC0(AF15), PC0(AF15)                     |  |  |
| SDRAM_WE_N     | PC0(AF12), PA7(AF12), PC1(AF15)                      |  |  |
| SDRAM_DQM0     | PC12(AF0), PC2(AF15)                                 |  |  |
| SDRAM_DQM1     | PC11(AF0), PE3(AF1), PC3(AF15)                       |  |  |
| SDRAM_DQM2     | PC10(AF0), PA6(AF6), PA0(AF15), PC11(AF1), PE6(AF7)  |  |  |
| SDRAM_DQM3     | PA15(AF0), PA8(AF6), PB0(AF7)                        |  |  |
| SDRAM_BA0      | PB14(AF12), PB1(AF7)                                 |  |  |
| SDRAM_BA1      | PB15(AF12), PE10(AF15), PA13(AF3)                    |  |  |
| SDRAM_A0       | PF5(AF12), PE11(AF15), PA14(AF3)                     |  |  |
| SDRAM_A1       | PB3(AF12), PE12(AF15), PA15(AF12)                    |  |  |
| SDRAM_A2       | PB4(AF12), PE13(AF15)                                |  |  |
| SDRAM_A3       | PB8(AF12), PE0(AF0), PE14(AF15)                      |  |  |
| SDRAM_A4       | PB9(AF12), PE1(AF0), PE15(AF15)                      |  |  |
| SDRAM_A5       | PB6(AF11), PC13(AF12), PB10(AF0)                     |  |  |
| SDRAM_A6       | PA10(AF10), PB11(AF0)                                |  |  |
| SDRAM_A7       | PA11(AF10), PB12(AF0)                                |  |  |
| SDRAM_A8       | PA12(AF10), PB13(AF0)                                |  |  |

| SDRAM_A9  | PA13(AF10), PD9(AF0), PB14(AF0)  |  |  |
|-----------|----------------------------------|--|--|
| SDRAM_A10 | PB10(AF12), PD10(AF0)            |  |  |
| SDRAM_A11 | PB11(AF12), PD11(AF0)            |  |  |
| SDRAM_A12 | PB12(AF12), PD12(AF0)            |  |  |
| SDRAM_D0  | PD14(AF12), PD13(AF0)            |  |  |
| SDRAM_D1  | PD15(AF12), PD14(AF0)            |  |  |
| SDRAM_D2  | PD0(AF12), PD15(AF0)             |  |  |
| SDRAM_D3  | PD1(AF12), PF0(AF2)              |  |  |
| SDRAM_D4  | PE7(AF12), PF1(AF2)              |  |  |
| SDRAM_D5  | PE8(AF12), PF2(AF2)              |  |  |
| SDRAM_D6  | PE9(AF12), PC6(AF0)              |  |  |
| SDRAM_D7  | PE10(AF12), PC7(AF0)             |  |  |
| SDRAM_D8  | PE11(AF12), PC8(AF0)             |  |  |
| SDRAM_D9  | PE12(AF12), PC9(AF0)             |  |  |
| SDRAM_D10 | PE13(AF12), PA9(AF0), PD0(AF1)   |  |  |
| SDRAM_D11 | PE14(AF12), PA10(AF0), PD1(AF1)  |  |  |
| SDRAM_D12 | PE15(AF12), PA11(AF0), PD2(AF1)  |  |  |
| SDRAM_D13 | PD8(AF12), PA12(AF0), PD3(AF1)   |  |  |
| SDRAM_D14 | PD9(AF12), PA13(AF0), PD4(AF1)   |  |  |
| SDRAM_D15 | PD10(AF12), PA14(AF0), PD5(AF1)  |  |  |
| SDRAM_D16 | PC14(AF12), PC3(AF11)            |  |  |
| SDRAM_D17 | PC15(AF12), PB5(AF11), PE10(AF3) |  |  |
| SDRAM_D18 | PF6(AF12), PE11(AF3)             |  |  |
| SDRAM_D19 | PF7(AF12), PE12(AF3)             |  |  |
| SDRAM_D20 | PF8(AF12), PA9(AF8)              |  |  |
| SDRAM_D21 | PF9(AF12), PA10(AF8)             |  |  |
| SDRAM_D22 | PF10(AF12), PA11(AF8)            |  |  |
| SDRAM_D23 | PA0(AF12), PA12(AF8)             |  |  |
| SDRAM_D24 | PA1(AF12), PC10(AF3)             |  |  |
| SDRAM_D25 | PA2(AF12), PC11(AF3)             |  |  |
| SDRAM_D26 | PA3(AF12), PC12(AF3)             |  |  |
| SDRAM_D27 | PA4(AF12), PE5(AF10)             |  |  |
| SDRAM_D28 | PA5(AF12), PE6(AF10)             |  |  |
| SDRAM_D29 | PB0(AF12), PF5(AF3)              |  |  |
| SDRAM_D30 | PB1(AF12), PE0(AF3)              |  |  |
| SDRAM_D31 | PB2(AF12), PE1(AF3)              |  |  |

Table 2-2-16 UHSIF Pin Functions

| UHSIF function | UHSIF_PORT_RM=00 | UHSIF_PORT_RM=01 | UHSIF_PORT_RM=1x |  |
|----------------|------------------|------------------|------------------|--|
|                | Default map pin  | Remap pin        | Remap pin        |  |
| UHSIF_PORT0    | PF12             | -                | PC1              |  |
| UHSIF_PORT1    | PF13             | -                | PC2              |  |
| UHSIF_PORT2    | PE7              | -                | PC3              |  |
| UHSIF_PORT3    | PE8              | PC1              | PB0              |  |
| UHSIF_PORT4    | PE9              | PC2              | PB1              |  |
| UHSIF_PORT5    | PE10             | PC3              | PE10             |  |
| UHSIF_PORT6    | PE11             | PB0              | PE11             |  |
| UHSIF_PORT7    | PE12             | PB1              | PE12             |  |
| UHSIF_PORT8    |                  | PE13             |                  |  |
| UHSIF_PORT9    |                  | PE14             |                  |  |
| UHSIF_PORT10   |                  | PE15             |                  |  |
| UHSIF_PORT11   |                  | PB10             |                  |  |
| UHSIF_PORT12   |                  | PB11             |                  |  |
| UHSIF_PORT13   |                  | PB12             |                  |  |
| UHSIF_PORT14   |                  | PB13             |                  |  |
| UHSIF_PORT15   |                  | PB14             |                  |  |
| UHSIF_PORT16   |                  | PD10             |                  |  |
| UHSIF_PORT17   |                  | PD11             |                  |  |
| UHSIF_PORT18   |                  | PD12             |                  |  |
| UHSIF PORT19   |                  | PD13             |                  |  |
| UHSIF_PORT20   |                  | PD14             |                  |  |
| UHSIF PORT21   |                  | PD15             |                  |  |
| UHSIF_PORT22   |                  | PF0              |                  |  |
| UHSIF_PORT23   |                  | PF1              |                  |  |
| UHSIF PORT24   |                  | PF2              |                  |  |
| UHSIF_PORT25   |                  | PC6              |                  |  |
| UHSIF PORT26   | PC7              |                  |                  |  |
| UHSIF PORT27   | PC8              |                  |                  |  |
| UHSIF PORT28   | PC9              |                  |                  |  |
| UHSIF PORT29   | PA13             |                  |                  |  |
| UHSIF_PORT30   | PA14             |                  |                  |  |
| UHSIF_PORT31   |                  | PA15             |                  |  |
| UHSIF_PORT32   | PC10             | -                | PC10             |  |
| UHSIF_PORT33   | PC11             | -                | PC11             |  |
| UHSIF_PORT34   | PC12             | -                | PC12             |  |
| UHSIF_PORT35   | PD0              | -                | PD0              |  |

| UHSIF PORT36   | PD1             |       |          | -         |     | PD1           |
|----------------|-----------------|-------|----------|-----------|-----|---------------|
| UHSIF_PORT37   | PD2             |       |          | -         |     | PD2           |
| UHSIF_PORT38   | PD3             |       |          | -         |     | PD3           |
| UHSIF_PORT39   | PD4             |       |          | -         |     | PD4           |
| UHSIF_PORT40   | PD5             |       |          | -         |     | PD5           |
| UHSIF_PORT41   | PD6             |       |          | -         |     | PD6           |
| UHSIF_PORT42   | PD7             |       |          | -         |     | PD7           |
| UHSIF_PORT43   | PF3             |       |          | -         |     | PF3           |
| UHSIF_PORT44   | PF4             |       |          | -         |     | PF4           |
| UHSIF_PORT45   | PF5             |       |          | -         |     | PF5           |
| UHSIF_PORT46   | PE0             |       |          | -         |     | PE0           |
| UHSIF_PORT47   | PE1             |       |          | -         |     | PE1           |
|                | UHSIF_CLK_RM    | UHSIF | CLK_RM=  | UHSIF_CLK | _RM | UHSIF_CLK_RM= |
| UHSIF function | =00             |       | 01       | =10       |     | 11            |
|                | Default mapping | Re    | emapping | Remappin  | ng  | Remapping     |
| UHSIF_CLK      | PF11            |       | PC0      | PF14      |     | PD9           |

Table 2-2-17 USBPD Pin Functions

| USBPD function | Optional pin |
|----------------|--------------|
| CC1            | PB3(AF4)     |
| CC2            | PB4(AF4)     |

Table 2-2-18 USBFS Pin Functions

| USBFS function | Optional pin |
|----------------|--------------|
| OTG_DP         | PA12         |
| OTG_DM         | PA11         |
| OTG_VBUS       | PA9          |
| OTG_ID         | PA10         |

Table 2-2-19 USBHS Pin Functions

| USBHS function | Optional pin |
|----------------|--------------|
| USBHS_DP       | PB8          |
| USBHS_DM       | PB9          |

Table 2-2-20 SerDes Pin Functions

| SerDes function | Default pin |
|-----------------|-------------|
| SERDES_RXP      | PE3         |
| SERDES_RXN      | PE4         |
| SERDES_TXP      | PE5         |
| SERDES_TXN      | PE6         |

Table 2-2-21 OPA Pin Functions

| OPA1 function | Optional pins                |
|---------------|------------------------------|
| OPA1_P        | PB0/OPA1_P0, PA6/OPA1_P1     |
| OPA1_N        | PB1/OPA1_N0, PA7/OPA1_N1     |
| OPA1_OUT      | PC4/OPA1_OUT0, PA5/OPA1_OUT1 |
| OPA2 function | Optional pins                |
| OPA2_P        | PE9/OPA2_P0, PF11/OPA2_P1    |
| OPA2_N        | PE8/OPA2_N0, PF12/OPA2_N1    |
| OPA2_OUT      | PE7/OPA2_OUT0, PB1/OPA2_OUT1 |
| OPA3 function | Optional pins                |
| OPA3_P        | PC2/OPA3_P0, PA2/OPA3_P1     |
| OPA3_N        | PC3/OPA3_N0, PA3/OPA3_N1     |
| OPA3_OUT      | PA0/OPA3_OUT0, PA4/OPA3_OUT1 |

Table 2-2-22 CMP Pin Functions

| CMP function | Optional pins                                |
|--------------|----------------------------------------------|
| CMP_P        | PB0/CMP_P0, PB2/CMP_P1, OPA1_OUT/CMP_P2      |
| CMP_N        | PB1/CMP_N0, PC4/CMP_N1, DAC1_OUT/CMP_N2      |
| CMP function | Optional pins (MODE[3:0] = 0000b)            |
| CMP_OUT      | PC5(AF13), PE12(AF13), PA6(AF10), PA8(AF12), |
|              | PB12(AF13), PE6(AF11), PE15(AF13)            |

Note: Refer to the Operational Amplifier (OPA) and Comparator (CMP) sections of the CH32H417RM manual for more information on bits MODE[3:0].

Table 2-2-23 DVP Pin Functions

| DVP function | Optional pins                                              |
|--------------|------------------------------------------------------------|
| DVP_HSYNC    | PA4(AF13), PB13(AF8)                                       |
| DVP_VSYNC    | PB7(AF13), PF3(AF13), PA5(AF11), PB14(AF15)                |
| DVP_PCLK     | PA6(AF13), PF13(AF11), PB12(AF15)                          |
| DVP_D0       | PC6(AF13), PA9(AF13), PE0(AF11)                            |
| DVP_D1       | PC7(AF13), PA10(AF13), PE1(AF11)                           |
| DVP_D2       | PC8(AF13), PE2(AF13), PF4(AF13), PB13(AF13)                |
| DVP_D3       | PC9(AF13), PE3(AF13), PF5(AF13)                            |
| DVP_D4       | PC11(AF13), PE4(AF13), PD12(AF13)                          |
| DVP_D5       | PB6(AF13), PD3(AF13), PB3(AF13), PF14(AF11),<br>PD13(AF13) |
| DVP_D6       | PB8(AF13), PE5(AF13), PD14(AF13)                           |
| DVP_D7       | PB9(AF13), PE6(AF13), PD15(AF13)                           |
| DVP_D8       | PC10(AF13), PF4(AF11)                                      |

| DVP_D9  | PC12(AF13) PF3(AF11)             |
|---------|----------------------------------|
| DVP_D10 | PD6(AF13), PB5(AF13)             |
| DVP_D11 | PD2(AF13), PF10(AF13), PF0(AF12) |

Table 2-2-24 Ethernet Pin Functions

| Ethernet function | Optional pins |
|-------------------|---------------|
| RGMII_RXC         | PA15(AF3)     |
| RGMII_RXDV        | PA14(AF12)    |
| RGMII_RD0         | PC9(AF12)     |
| RGMII_RD1         | PC8(AF12)     |
| RGMII_RD2         | PC7(AF12)     |
| RGMII_RD3         | PC6(AF12)     |
| RGMII_GTXC        | PD15(AF10)    |
| RGMII_TXEN        | PD14(AF10)    |
| RGMII_TXD0        | PD13(AF10)    |
| RGMII_TXD1        | PD12(AF10)    |
| RGMII_TXD2        | PD11(AF10)    |
| RGMII_TXD3        | PD10(AF10)    |
| ETH_PHY_LED0      | PF0(AF10)     |
| ETH_PHY_LED1      | PF1(AF10)     |
| ETH_PHY_LED2      | PF2(AF10)     |
| ETH_PHY_LED3      | PB13(AF10)    |
| ETH_PHY_LED4      | PB14(AF10)    |
| ETH_MDC           | PC0(AF1)      |
| ETH_MDIO          | PC1(AF1)      |
| ETH_PPS           | PC2(AF1)      |

Table 2-2-25 QSPI Pin Functions

| QSPI1 function | Optional pins                   |
|----------------|---------------------------------|
| QSPI1_SCK      | PB2(AF9)                        |
| QSPI1_SCSN     | PB6(AF10)                       |
| QSPI1_SIO0     | PF8(AF10), PD11(AF9), PC9(AF9)  |
| QSPI1_SIO1     | PF9(AF10), PD12(AF9), PC10(AF9) |
| QSPI1_SIO2     | PF7(AF10), PD14(AF9)            |
| QSPI1_SIO3     | PF6(AF10), PD13(AF9), PA1(AF9)  |
| QSPI1_SCSXN    | PC11(AF9)                       |
| QSPI1_SIOX0    | PE7(AF10)                       |
| QSPI1_SIOX1    | PE8(AF10)                       |

| QSPI1 SIOX2    | PE9(AF10), PF3(AF9)           |
|----------------|-------------------------------|
| QSPI1_SIOX3    | PE10(AF10), PF5AF9)           |
| QSPI2 function | Optional pins                 |
| QSPI2_SCK      | PF6(AF4), PE10(AF7), PF0(AF5) |
| QSPI2_SCSN     | PF7(AF4), PE11(AF7), PF1(AF5) |
| QSPI2_SIO0     | PF8(AF4), PE12(AF7), PF2(AF5) |
| QSPI2_SIO1     | PF9(AF4), PE13(AF7)           |
| QSPI2_SIO2     | PF10(AF4), PE14(AF7)          |
| QSPI2_SIO3     | PC0(AF10), PE15(AF7)          |
| QSPI2_SCSXN    | PC1(AF10), PB10(AF11)         |
| QSPI2_SIOX0    | PC2(AF10), PB11(AF11)         |
| QSPI2_SIOX1    | PC3(AF10), PB12(AF11)         |
| QSPI2_SIOX2    | PA0(AF4), PB13(AF11)          |
| QSPI2_SIOX3    | PA1(AF4), PB14(AF11)          |

Table 2-2-26 SWPMI Pin Functions

| SWPMI function | Optional pins (Non-1-wire mode) | Optional pins (1-wire mode) |
|----------------|---------------------------------|-----------------------------|
| SWP_RX         | PC8(AF11), PC10(AF11)           | PC6(AF11)                   |
| SWP_TX         | PC7(AF11)                       | PC6(AF11)                   |
| SWP_SUP        | PC9(AF11)                       | -                           |

Table 2-2-27 SAI Pin Functions

| SAI function | Optional pins                          |
|--------------|----------------------------------------|
| SAI_FS_A     | PE4(AF6), PC3(AF7)                     |
| SAI_SCK_A    | PE5(AF6), PC2(AF7)                     |
| SAI_SD_A     | PE6(AF6), PC1(AF6), PB2(AF6), PD6(AF6) |
| SAI_MCLK_A   | PE2(AF6), PG7PF1(AF6), PC0(AF7)        |
| SAI_FS_B     | PF9(AF6), PA15(AF13)                   |
| SAI_SCK_B    | PF8(AF6), PA14(AF13)                   |
| SAI_SD_B     | PF6(AF6), PE3(AF6), PA13(AF13)         |
| SAI_MCLK_B   | PF7(AF6), PC9(AF15)                    |

Table 2-2-28 LTDC Pin Functions

| LTDC function | Optional pins                                 |
|---------------|-----------------------------------------------|
| LTDC_CLK      | PF1(AF14), PB14(AF14), PE14(AF14), PA15(AF15) |
| LTDC_HSYNC    | PC6(AF14), PC10(AF15), PA6(AF11)              |
| LTDC_VSYNC    | PA7(AF14), PA4(AF14), PC11(AF15), PB12(AF10)  |

| LTDC DE   | PC5(AF14), PE13(AF14), PF10(AF14), PC12(AF15)                  |
|-----------|----------------------------------------------------------------|
| I EIBC_BE | 1 00(111 1), 1 213(111 1), 1 1 10(111 1),                      |
| LTDC_R0   | PE1(AF14), PA0(AF14), PA14(AF15)                               |
| LTDC_R1   | PF0(AF11), PA2(AF14)                                           |
| LTDC_R2   | PD13(AF3), PA1(AF14), PC10(AF14)                               |
| LTDC_R3   | PD12(AF11), PA15(AF9), PB0(AF9), PD0(AF15)                     |
| LTDC_R4   | PD11(AF11), PA5(AF14), PA11(AF14), PD1(AF15)                   |
| LTDC_R5   | PA9(AF14), PC0(AF14), PA12(AF14), PD2(AF15)                    |
| LTDC_R6   | PA8(AF14), PC12(AF14), PB1(AF9), PE2(AF14), PD3(AF15)          |
| LTDC_R7   | PC4(AF14), PF0(AF14), PE15(AF14), PD4(AF15)                    |
| LTDC_G0   | PE5(AF14), PB1(AF14), PB14(AF6)                                |
| LTDC_G1   | PE6(AF14), PB0(AF14)                                           |
| LTDC_G2   | PA6(AF14), PC0(AF11), PD5(AF15), PD15(AF7)                     |
| LTDC_G3   | PC9(AF10), PF4(AF9), PE11(AF14), PD6(AF15)                     |
| LTDC_G4   | PC8(AF14), PB10(AF14), PD7(AF15)                               |
| LTDC_G5   | PC1(AF14), PB11(AF14), PF3(AF15)                               |
| LTDC_G6   | PC7(AF14), PF4(AF15)                                           |
| LTDC_G7   | PD3(AF14), PB15(AF14), PF2(AF14), PF5(AF15)                    |
| LTDC_B0   | PE4(AF14), PF3(AF14), PF1(AF8)                                 |
| LTDC_B1   | PE0(AF14), PA10(AF14), PC10(AF10), PD0(AF14), PD14(AF8)        |
| LTDC_B2   | PD6(AF14), PA3(AF9), PC9(AF14) PD2(AF14), PF4(AF14), PA13(AF8) |
| LTDC_B3   | PD7(AF14), PA8(AF13), PD10(AF14), PF5(AF14), PE0(AF15)         |
| LTDC B4   | PD4(AF14), PA10(AF12), PC11(AF14), PE12(AF14), PE0(AF9),       |
| EIDC_D1   | PE1(AF15)                                                      |
| LTDC_B5   | PD5(AF14), PA3(AF14), PB5(AF3), PF14(AF15)                     |
| LTDC_B6   | PA14(AF14), PA15(AF14), PB8(AF14)                              |
| LTDC_B7   | PD2(AF9), PD8(AF14), PB9(AF14)                                 |

Table 2-2-29 DFSDM Pin Functions

| DFSDM function | Optional pins                                     |
|----------------|---------------------------------------------------|
| DFSDM_DATIN0   | PC1(AF3)                                          |
| DFSDM_CKIN0    | PC0(AF3)                                          |
| DFSDM_DATIN1   | PC3(AF3), PB1(AF6), PD6(AF4), PB12(AF6)           |
| DFSDM_CKIN1    | PC2(AF3), PB2(AF4), PD7(AF6), PB13(AF6)           |
| DFSDM_CKOUT    | PE9(AF3), PB0(AF6), PC2(AF6), PD10(AF3), PD3(AF3) |

Table 2-2-30 MCO Pin Functions

| MCO function | Optional pins |
|--------------|---------------|
| MCO          | PB0(AF0)      |

Table 2-2-31 PIOC Pin Functions

| PIOC function | Optional pins                                                |
|---------------|--------------------------------------------------------------|
| PIOC_IO0      | PE3(AF5), PB8(AF5), PF12(AF3), PC1(AF7), PA0(AF5)            |
| PIOC_IO1      | PE4(AF4), PB9(AF7), PF13(AF5), PC2(AF8), PF14(AF5), PC0(AF5) |

# **Chapter 3 Electrical Characteristics**

# 3.1 Test Conditions

All voltages are referenced to V<sub>SS</sub> unless otherwise noted and labeled.

All minimum and maximum values will be guaranteed under worst case ambient temperature, supply voltage and clock frequency conditions.

CH32H417 typical values are based on a room temperature of 25°C, supplying  $V_{DD33} = V_{DD33A} = 3.3V$ ,  $V_{DDIO} = 3.3V$ , generating  $V_{IO18} = 1.8V$  or 3.3V,  $V_{DD12A} = 1.2V$ , and  $V_{DDK} = 1.2V$  for design guidance.

CH32H416 typical values are based on an environment used for design guidance at room temperature 25°C, supply  $V_{DD33} = V_{DD33A} = 3.3V$ , producing  $V_{DD12A} = 1.2V$ ,  $V_{DDK} = 1.2V$ .

CH32H415 typical values are based on a room temperature of 25°C, supply  $V_{DD33} = V_{DD33A} = 3.3V$ , and generate  $V_{DDK} = 1.2V$  for design guidance.

For data obtained through comprehensive evaluation, design simulation or process characterization, no testing is performed on the production line. Minimum and maximum values are statistically obtained after sample testing on the basis of a comprehensive evaluation. Characterization parameters are guaranteed by comprehensive evaluation or design unless specifically stated as measured values.

Power supply scheme:



Figure 3-1-1 CH32H417 Conventional power supply typical circuit

Note: For CH32H417 chip,  $V_{DD33}$ ,  $V_{DDIO}$ ,  $V_{IO18}$  and  $V_{DDK}$  may have N (N>1) pins in some chip packages, and the power supply pins with the same name must be shorted.

The main  $V_{DD33}$  pin (adjacent to the Ethernet signal pin) is connected to an external 0.1uF shunt decoupling capacitor of 4.7uF capacity, and the remaining  $V_{DD33}$  pins are connected to an external decoupling capacitor of 0.1uF capacity only.

The main  $V_{DDIO}$  pin (adjacent to  $V_{IO18}$ ) is connected with 0.1uF external decoupling capacitor in parallel with 4.7uF capacity, and the remaining  $V_{DDIO}$  pins only need to be connected with 0.1uF external decoupling capacitor. The main  $V_{IO18}$  pin (adjacent to  $V_{DDIO}$ ) is connected to a 0.1uF shunt 4.7uF capacity decoupling capacitor externally, and the remaining  $V_{IO18}$  pins only need to be connected to a 0.1uF capacity decoupling capacitor externally.

The main  $V_{DDK}$  pin (adjacent to  $V_{DD33}$ ) is connected with a 0.1uF shunt decoupling capacitor of 4.7uF capacity, and the remaining  $V_{DDK}$  pins are connected with an external decoupling capacitor of 0.1uF capacity only.

 $V_{DD33}$  $N*V_{DD33}(V_{DDIO},V_{IO18})$ N\*0.1uF 4.7uF  $V_{SS}$  $V_{REFP}$  $V_{DD33A}$  $V_{DD33A}$  $V_{REFP}$ 0.1uF Voltage 0.1uF Regulator  $V_{SS}$  $V_{SSA}$ Voltage Regulator  $V_{DDK}$  $V_{DD12A}$ 4.7uF 0.1uF 0.1uF 4.7uF  $V_{SS}$  $V_{SS}$ 

Figure 3-1-2 CH32H416 Conventional power supply typical circuit

Note: For the CH32H416RDU6 chip,  $V_{DD33}$  has 2 pins, and the power supply pin of the same name must be shorted.

The main  $V_{DD33}$  pin (adjacent to the  $V_{DDK}$  pin) is connected externally to a 0.1uF shunt decoupling capacitor of 4.7uF capacity, and the remaining  $V_{DD33}$  pins are only connected externally to a 0.1uF capacity decoupling capacitor.



Figure 3-1-3 CH32H415 Conventional power supply typical circuit

Note: For the CH32H415REU6 chip, VDD33 has 2 pins, and the power supply pin of the same name must be shorted.

The main VDD33 pin (adjacent to the VDDK pin) is connected externally to a 0.1uF shunt decoupling capacitor

of 4.7uF capacity, and the remaining VDD33 pins are only connected externally to a 0.1uF capacity decoupling capacitor.

# 3.2 Absolute Maximum Ratings

Critical or exceeding the absolute maximum value may cause the chip to operate improperly or even be damaged.

Table 3-1 Absolute maximum ratings

| Symbol                    | Description                                                                         | Min. | Max.                   | Unit |
|---------------------------|-------------------------------------------------------------------------------------|------|------------------------|------|
| $T_A$                     | Ambient temperature during operation                                                | -40  | 85                     | °C   |
| Ts                        | Ambient temperature during storage                                                  | -40  | 125                    | °C   |
| $V_{\mathrm{DD33}}$       | External mains supply voltage (including V <sub>DD33A</sub> and V <sub>DD33</sub> ) | -0.3 | 4.0                    | V    |
| $V_{ m DDIO}$             | Power supply voltage of some conventional I/O pins                                  | -0.3 | 4.0                    | V    |
| $V_{IO18}$                | Power supply voltage of some high-speed I/O pins                                    | -0.3 | 4.0                    | V    |
| V <sub>DD12A</sub>        | USB 3.0 module power supply voltage                                                 | -0.3 | 1.5                    | V    |
| $V_{\mathrm{DDK}}$        | Power supply decoupling terminal of core circuit                                    | -0.3 | 1.5                    | V    |
| $ m V_{REFP}$             | Positive reference voltage of ADC, HSADC and DAC modules                            | -0.3 | V <sub>DD33A</sub> +0. | V    |
|                           | Input voltage on FT (tolerant 5V) pin.                                              | -0.3 | 5.5                    | V    |
|                           | Input voltage on USB 2.0 and Ethernet PHY pins                                      | -0.3 | V <sub>DD33</sub> +0.3 | V    |
| <b>3</b> 7                | Input voltage on some high-speed I/O pins (powered by VIO18)                        | -0.3 | V <sub>IO18</sub> +0.3 | V    |
| $ m V_{IN}$               | Input voltage on USB 3.0 pin                                                        | -0.3 | V <sub>DD12A</sub> +0. | V    |
|                           | Input voltage on other pins (supplied by V <sub>DDIO</sub> )                        | -0.3 | V <sub>DDIO</sub> +0.3 | V    |
| $ \triangle V_{DD33\_x} $ | Voltage difference between each $V_{DD33}$ of the main power supply pin             |      | 20                     | mV   |
| $ \triangle V_{DDIO_x} $  | Voltage difference between different V <sub>DDIO</sub> supply pins                  |      | 20                     | mV   |
| $ \triangle V_{IO18\_x} $ | Voltage difference between different V <sub>IO18</sub> supply pins                  |      | 20                     | mV   |
| $ \triangle V_{SS_x} $    | Voltage difference between each V <sub>SS</sub> of the common ground pin            |      | 20                     | mV   |
| V <sub>ESDIO(HB</sub>     |                                                                                     |      | 4K                     | V    |
| I <sub>VDD33</sub>        | Total current of all V <sub>DD33</sub> /V <sub>DD33A</sub> main supply pins         | 400  |                        | mA   |
| I <sub>VIO</sub>          | Total current of all V <sub>DDIO</sub> /V <sub>IO18</sub> supply pins               |      | 200                    | mA   |
| I <sub>VSS</sub>          | Total current of all V <sub>SS</sub> common ground pins                             |      | 600                    | mA   |
|                           | Sink current on arbitrary I/O and control pins                                      |      | 25                     |      |
| $ m I_{IO}$               | Source current on arbitrary I/O and control pins                                    |      | -25                    | mA   |

# 3.3 Electrical Characteristics

# 3.3.1 Operating Conditions

Table 3-2 General operating conditions

| Symbol             | Parameter               | Condition                | Min. | Тур. | Max.   | Unit |
|--------------------|-------------------------|--------------------------|------|------|--------|------|
| F <sub>CORE1</sub> | Core RISC-V5F frequency | LDO_VDDK = 011 (Default) |      |      | 400(4) | MHz  |

|                        |                                                           | LDO_VDDK = 101                                                                                              |      |              | 480(5) | MHz |
|------------------------|-----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|------|--------------|--------|-----|
| F <sub>HCLK</sub>      | Internal system bus frequency                             | LDO_VDDK = 011 (Default)                                                                                    |      |              | 150    | MHz |
| Or F <sub>CORE0</sub>  | or core RISC-V3F frequency                                | LDO_VDDK = 101                                                                                              |      |              | 180(5) | MHz |
| <b>X</b> 7             | G. 1 1 1: 1:                                              | USB or ETH not used                                                                                         | 2.4  | 3.3          | 3.6    | V   |
| $V_{DD33}$             | Standard working voltage                                  | Use USB or ETH or SerDes                                                                                    | 3.2  | 3.3          | 3.45   | V   |
|                        |                                                           | ADCs, HSADCs and DACs not used, $V_{DD33A}$ cannot be lower than $V_{DDIO}$                                 | 1.8  | 3.3          | 3.6    | V   |
|                        |                                                           | Use the ADC, $V_{DD33A}$ cannot be lower than $V_{DDIO}$ and $V_{REFP}$ cannot be higher than $V_{DD33A}$   | 2.4  | 3.3          | 3.6    | V   |
| $V_{\text{DD33A}}$     | Analog part working voltage                               | Use the HSADC, $V_{DD33A}$ cannot be lower than $V_{DDIO}$ and $V_{REFP}$ cannot be higher than $V_{DD33A}$ | 3.0  | 3.3          | 3.6    | V   |
|                        |                                                           | Use OPA, OPA output cannot be higher than V <sub>DDIO</sub>                                                 | 1.8  | 3.3          | 3.6    | V   |
|                        |                                                           | Use DAC, DAC output cannot be higher than $V_{\text{DDIO}}$                                                 | 2.4  | 3.3          | 3.6    | V   |
| $V_{DD12A}{}^{(1)} \\$ | Working voltage of USB 3.0 module                         |                                                                                                             | 1.18 | 1.2          | 1.28   | V   |
| $V_{DDK}^{(1)}$        | Core operating voltage                                    |                                                                                                             | 1.17 | 1.2          | 1.27   | V   |
| $V_{\text{DDIO}}$      | Working voltage of some conventional I/O pins             | $V_{DDIO}$ cannot be higher than $V_{DD33}$                                                                 | 1.8  | 3.3          | 3.6    | V   |
| $V_{\rm IO18}$         | Working voltage of some high-speed I/O pins               | $V_{IO18}$ cannot be higher than $V_{DDIO}$                                                                 | 1.1  |              | 3.6    | V   |
|                        | Pull-down resistor externally                             | V <sub>IO18</sub> default output 2.5V                                                                       | 220  | 300          | 400    | kΩ  |
| R <sub>HSEXO_ext</sub> | connected to XO pin (used to configure the default output | V <sub>IO18</sub> default output 1.8V                                                                       | 1200 | Floatin<br>g |        | kΩ  |
|                        | voltage of V <sub>IO18</sub> during initial power-up)     | V <sub>IO18</sub> default output 1.2V                                                                       | 60   | 82           | 110    | kΩ  |
| $ m V_{BAT}$           | Working voltage of backup unit                            | $V_{BAT}$ cannot be higher than $V_{DD33}$                                                                  | 1.8  |              | 3.6    | V   |
| $V_{REFP}^{(2)}$       | Positive reference voltage of ADC, HSADC and DAC modules  | $V_{REFP}$ cannot be higher than $V_{DD33A}$                                                                | 2.4  | 3.3          | 3.6    | V   |
| $T_A$                  | Ambient temperature at work                               |                                                                                                             | -40  |              | 85     | °C  |
| $T_{\rm J}$            | Junction temperature                                      |                                                                                                             | -40  |              | 105    | °C  |

# Note:

- 1.  $V_{DD12A}$  and  $V_{DDK}$  current is large, consider the PCB alignment voltage drop loss, if the external power supply is recommended 1.2V plus 20 to 60mV.
- 2. V<sub>REFP</sub> external capacitance to be as close as possible, otherwise affect the ADC performance.
- 3. For CH32V417 chip, voltage relationship:  $V_{DD33} \ge V_{DD33A} \ge V_{DDIO} \ge V_{IO18}$ ; and  $V_{DD33A} \ge V_{REFP}$ . For CH32V416 chip, voltage relationship:  $V_{DD33} = V_{DD33A}$ ; and  $V_{DD33A} \ge V_{REFP}$ .

For CH32V415 chip, voltage relationship:  $V_{DD33} = V_{DD33A}$ .

4. Measured at room temperature is not less than 480MHz. Temperature and process fluctuations are not taken into account, and 480MHz is prohibited to be used in official projects.

5. Only for commercial grade application:  $T_A \le 70^{\circ}C$  and good heat dissipation.

Table 3-3 Power-on and power-down conditions

| Symbol             | Parameter                      | Condition | Min. | Max.     | Unit |
|--------------------|--------------------------------|-----------|------|----------|------|
| ,                  | V <sub>DD33</sub> rising rate  |           | 0    | $\infty$ | us/V |
| t <sub>VDD33</sub> | V <sub>DD33</sub> falling rate |           | 20   | $\infty$ | us/V |

#### 3.3.2 Built-in Reset and Power Control Block Characteristics

Table 3-4 Reset and voltage monitor

| Symbol               | Parameter                                    | Condition                     | Min. | Тур. | Max. | Unit |
|----------------------|----------------------------------------------|-------------------------------|------|------|------|------|
|                      |                                              | PLS[2:0] = 000 (Rising edge)  |      | 2.54 |      | V    |
|                      |                                              | PLS[2:0] = 000 (Falling edge) |      | 2.44 |      | V    |
|                      |                                              | PLS[2:0] = 001 (Rising edge)  |      | 2.60 |      | V    |
|                      |                                              | PLS[2:0] = 001 (Falling edge) |      | 2.49 |      | V    |
|                      |                                              | PLS[2:0] = 010 (Rising edge)  |      | 2.70 |      | V    |
|                      |                                              | PLS[2:0] = 010 (Falling edge) |      | 2.59 |      | V    |
|                      | T 1 1 4 C                                    | PLS[2:0] = 011 (Rising edge)  |      | 2.80 |      | V    |
| $V_{PVD}^{(1)}$      | Level selection of                           | PLS[2:0] = 011 (Falling edge) |      | 2.69 |      | V    |
| V PVD                | programmable voltage detector <sup>(2)</sup> | PLS[2:0] = 100 (Rising edge)  |      | 2.90 |      | V    |
|                      | detector <sup>2</sup> )                      | PLS[2:0] = 100 (Falling edge) |      | 2.79 |      | V    |
|                      |                                              | PLS[2:0] = 101 (Rising edge)  |      | 3.00 |      | V    |
|                      |                                              | PLS[2:0] = 101 (Falling edge) |      | 2.89 |      | V    |
|                      |                                              | PLS[2:0] = 110 (Rising edge)  |      | 3.10 |      | V    |
|                      |                                              | PLS[2:0] = 110 (Falling edge) |      | 2.99 |      | V    |
|                      |                                              | PLS[2:0] = 111 (Rising edge)  |      | 3.20 |      | V    |
|                      |                                              | PLS[2:0] = 111 (Falling edge) |      | 3.09 |      | V    |
| $V_{PVDhyst}$        | PVD hysteresis                               |                               |      | 0.11 | ·    | V    |
| V                    | Power-on/power-down                          | Rising edge                   |      | 2.35 |      | V    |
| V <sub>POR/PDR</sub> | reset threshold                              | Falling edge                  |      | 2.33 |      | V    |
| V <sub>PDRhyst</sub> | PDR hysteresis                               |                               |      | 20   |      | mV   |

Note: 1. Normal temperature test value.

# 3.3.3 Embedded Reference Voltage

Table 3-5 Embedded reference voltage

| Symbol          | Parameter                  | Condition                | Min. | Тур. | Max. | Unit |
|-----------------|----------------------------|--------------------------|------|------|------|------|
| $ m V_{REFINT}$ | Built-in reference voltage | $T_A = -40$ °C ~ $85$ °C | 1.17 | 1.21 | 1.24 | V    |

### 3.3.4 Supply Current Characteristics

Current consumption is a comprehensive index of a variety of parameters and factors. These parameters and factors include operating voltage, ambient temperature, I/O pin load, software configuration of the product, the operating frequency, flip rate of the I/O pin, the location of the program in memory and the executed code, etc. The current consumption measurement method is as follows:

Figure 3-2-1 CH32H417 Current consumption measurement



Figure 3-2-2 CH32H416 Current consumption measurement



Figure 3-2-3 CH32H415 Current consumption measurement



The CH32H417 is at the following conditions:

Tested at room temperature  $V_{DD33} = V_{DD33A} = 3.3V$ ,  $V_{DDIO} = 3.3V$ , VIO18 = 1.8V: All I/O ports configured with pull-down inputs, HSI = 25MHz (calibrated), and  $F_{HCLK} = F_{V3F}$ . Enable or disable all peripheral clocks for power consumption.

#### The CH32H416 is in the following conditions:

Tested at room temperature  $V_{DD33} = V_{DD33A} = 3.3V$ : All I/O ports configured with pull-down inputs, HSI = 25MHz (calibrated), and  $F_{HCLK} = F_{V3F}$ . Enable or disable all peripheral clocks for power consumption.

The CH32H415 is in the following conditions:

Tested at room temperature  $V_{DD33} = V_{DD33A} = 3.3V$ : All I/O ports configured with pull-down inputs, HSI = 25MHz (calibrated),  $F_{HCLK} = F_{V3F}$ . Enable or disable all peripheral clocks for power consumption.

Note: The pins that are not encapsulated out of the small package model or the pins that have been encapsulated out but not used, it is recommended to configure them as pull-up inputs or pull-down inputs, or else the current index may be affected, please refer to the EVT low-power routines for specific operations.

Table 3-6-1 Typical current consumption in run mode with data processing code running from SRAM (RISC-V5F)

|                |             | Con                | dition           |                   | Tyj                    | p.                      |      |  |
|----------------|-------------|--------------------|------------------|-------------------|------------------------|-------------------------|------|--|
| Symbol         | Parameter   | Clock              | F <sub>V5F</sub> | F <sub>HCLK</sub> | Enable all peripherals | Disable all peripherals | Unit |  |
|                |             | Run in high-speed  | 480MHz           | 120MHz            | 135.5                  | 101.1                   |      |  |
|                |             | internal RC        | 400MHz           | 100MHz            | 101.6                  | 73.6                    |      |  |
|                |             | oscillator (HSI),  | 384MHz           | 96MHz             | 96.6                   | 68.7                    |      |  |
|                | Supply      |                    | HB prescaler is  | 288MHz            | 144MHz                 | 95.4                    | 57.4 |  |
|                |             | used to reduce the | 25MHz            | 25MHz             | 14.0                   | 8.3                     |      |  |
| $I_{DD}^{(1)}$ |             | frequency.         | 500kHz           | 500kHz            | 10.0                   | 8.2                     | A    |  |
| IDD            | Run mode    |                    | 480MHz           | 120MHz            | 136.7                  | 101.9                   | mA   |  |
|                | Kull Illoue |                    | 400MHz           | 100MHz            | 102.2                  | 74.2                    |      |  |
|                |             | External algebra   | 384MHz           | 96MHz             | 97.4                   | 69.6                    |      |  |
|                |             | External clock     | 288MHz           | 144MHz            | 96.0                   | 58.0                    |      |  |
|                |             |                    | 25MHz            | 25MHz             | 14.7                   | 8.9                     |      |  |
|                |             |                    | 500kHz           | 500kHz            | 10.7                   | 8.8                     |      |  |

Note: The above are measured parameters.

Table 3-6-2 Typical current consumption in run mode with data processing code running from SRAM (RISC-V3F)

|                |                     | Con                | dition           |                   | Tyj         | p.          |      |  |
|----------------|---------------------|--------------------|------------------|-------------------|-------------|-------------|------|--|
| Symbol         | Parameter           | Clock              | F <sub>V3F</sub> | F <sub>HCLK</sub> | Enable all  | Disable all | Unit |  |
|                |                     | CIOCK              | 1. A3E           | THCLK             | peripherals | peripherals |      |  |
|                |                     | Run in high-speed  | 144MHz           | 144MHz            | 77.1        | 33.2        |      |  |
|                |                     | internal RC        | 96MHz            | 96MHz             | 59.2        | 33.2        |      |  |
|                | HB prescaler is     | oscillator (HSI),  | 25MHz            | 25MHz             | 15.4        | 8.6         |      |  |
|                |                     |                    |                  |                   |             |             |      |  |
| $I_{DD}^{(1)}$ | Supply              | used to reduce the | 500kHz           | 500kHz            | 9.9         | 8.4         | A    |  |
| IDD            | current in Run mode | frequency.         |                  |                   |             |             | mA   |  |
|                | Kun mode            |                    | 144MHz           | 144MHz            | 77.5        | 33.7        |      |  |
|                |                     | F41 -11-           | External clock   | 96MHz             | 96MHz       | 60.0        | 33.7 |  |
|                |                     | LAIGHIAI CIOCK     | 25MHz            | 25MHz             | 14.4        | 9.7         |      |  |
|                |                     |                    | 500kHz           | 500kHz            | 10.7        | 8.6         |      |  |

Note: The above are measured parameters.

Table 3-6-3 Typical current consumption in run mode with data processing code running from SRAM (RISC-V5F + RISC-V3F)

|                |             | Con                | dition          |                  | Ty          | p.          |      |  |
|----------------|-------------|--------------------|-----------------|------------------|-------------|-------------|------|--|
| Symbol         | Parameter   | Clock              | E               | E                | Enable all  | Disable all | Unit |  |
|                |             | Clock              | $F_{V5F}$       | F <sub>V3F</sub> | peripherals | peripherals |      |  |
|                |             | Run in high-speed  | 480MHz          | 120MHz           | 143.4       | 110.8       |      |  |
|                |             | internal RC        | 400MHz          | 100MHz           | 115.5       | 87.8        |      |  |
|                |             | oscillator (HSI),  | 384MHz          | 96MHz            | 106.6       | 78.8        |      |  |
|                | Supply      |                    | HB prescaler is | 288MHz           | 144MHz      | 124.2       | 86.5 |  |
|                |             | used to reduce the | 25MHz           | 25MHz            | 16.9        | 10.9        |      |  |
| $I_{DD}^{(1)}$ |             | frequency.         | 500kHz          | 500kHz           | 10.0        | 8.8         | A    |  |
| IDD .          | Run mode    |                    | 480MHz          | 120MHz           | 144.0       | 111.2       | mA   |  |
|                | Kull Illoue |                    | 400MHz          | 100MHz           | 115.9       | 88.3        |      |  |
|                |             | External algebra   | 384MHz          | 96MHz            | 107.5       | 79.6        |      |  |
|                |             | External clock     | External clock  | 288MHz           | 144MHz      | 125.5       | 87.9 |  |
|                |             |                    |                 | 25MHz            | 25MHz       | 17.6        | 11.7 |  |
|                |             |                    | 500kHz          | 500kHz           | 10.8        | 9.2         |      |  |

Note: The above are measured parameters.

Table 3-7 Typical current consumption in sleep mode with data processing code running from SRAM (RISC-V5F + RISC-V3F)

|                |                                    | Con                                | dition    |                  | Tyj         | p.          |      |
|----------------|------------------------------------|------------------------------------|-----------|------------------|-------------|-------------|------|
| Symbol         | Parameter                          | Clock                              | $F_{V5F}$ | F <sub>V3F</sub> | Enable all  | Disable all | Unit |
|                |                                    |                                    | - 731     | - 731            | peripherals | peripherals |      |
|                |                                    | Run on a                           | 480MHz    | 120MHz           | 60.1        | 25.7        |      |
|                |                                    | high-speed                         | 400MHz    | 100MHz           | 45.7        | 18.2        |      |
|                | Cumply                             | internal RC                        | 384MHz    | 96MHz            | 48.0        | 22.2        |      |
|                | Supply                             | oscillator (HSI)                   | 288MHz    | 144MHz           | 58.8        | 22.8        |      |
|                | current in                         | using HB                           | 25MHz     | 25MHz            | 10.6        | 5.2         |      |
| $I_{DD}^{(1)}$ | sleep mode<br>(when<br>peripherals | prescaling for frequency reduction | 500kHz    | 500kHz           | 9.9         | 5.2         | mA   |
|                | are                                |                                    | 480MHz    | 120MHz           | 60.8        | 26.4        |      |
|                | powered and clock is               |                                    | 400MHz    | 100MHz           | 46.3        | 19.0        |      |
|                | held)                              | External clock                     | 384MHz    | 96MHz            | 48.8        | 22.8        |      |
|                | neid)                              | External clock                     | 288MHz    | 144MHz           | 60.1        | 23.5        |      |
|                |                                    |                                    | 25MHz     | 25MHz            | 11.4        | 6.0         |      |
|                |                                    |                                    | 500kHz    | 500kHz           | 10.6        | 5.9         |      |

Note: The above are measured parameters.

Table 3-8 Typical current consumption in stop mode (RISC-V5F + RISC-V3F)

| Symbol | Parameter | Condition | Тур. | Unit |
|--------|-----------|-----------|------|------|

|                 |                                                                                                                                                                         | The voltage regulator is in the running mode, and the low-speed and high-speed internal RC oscillators and external oscillators are in the off state (no independent watchdog).                                                                              | 2.41 | mA |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----|
| I <sub>DD</sub> | Supply current in stop mode                                                                                                                                             | The voltage regulator is in the low power consumption mode, the low-speed and high-speed internal RC oscillators and external oscillators are in the off state (PVD is off without independent watchdog), and the RAM enters the low power consumption mode. | 1.38 | mA |
| Idd_vbat        | $\begin{array}{cccc} Supply & current & for \\ backup  area & \\ (Remove   V_{DD33},   V_{DD33A}, \\ and   V_{DDIO}   and   use   only \\ V_{BAT}  supply) \end{array}$ | Low-speed external oscillator and RTC are turned on.                                                                                                                                                                                                         | 3.5  | uA |

Note: The above are measured parameters.

# 3.3.5 External Clock Source Characteristics

Table 3-9 From external high-speed clock

| Symbol                           | Parameter                 | Condition | Min.                  | Тур. | Max.                  | Unit |
|----------------------------------|---------------------------|-----------|-----------------------|------|-----------------------|------|
| F <sub>HSE_ext</sub>             | External clock frequency  |           | 5                     | 25   | 32                    | MHz  |
| V <sub>HSEH</sub> <sup>(1)</sup> | XI input pin high voltage |           | 0.8*V <sub>DDIO</sub> |      | $V_{ m DDIO}$         | V    |
| $V_{HSEL}^{(1)}$                 | XI input pin low voltage  |           | 0                     |      | 0.2*V <sub>DDIO</sub> | V    |
| $C_{in(HSE)}$                    | XI input capacitance      |           |                       | 5    |                       | pF   |
| DuCy <sub>(HSE)</sub>            | Duty cycle                |           |                       | 50   |                       | %    |
| $I_{\rm L}$                      | XI input leakage current  |           |                       |      | ±1                    | uA   |

Note 1: Failure to meet this condition may cause a level recognition error.

Figure 3-3 High frequency clock circuit for external clock source



Table 3-10 From external low-speed clock

| Symbol               | Parameter                     | Condition | Min. | Тур.   | Max. | Unit |
|----------------------|-------------------------------|-----------|------|--------|------|------|
| F <sub>LSE_ext</sub> | User external clock frequency |           |      | 32.768 |      | kHz  |

| $V_{LSEH}$            | OSC32_IN input pin high level voltage | 0.8*V <sub>DD33</sub> |    | $V_{ m DD33}$         | V  |
|-----------------------|---------------------------------------|-----------------------|----|-----------------------|----|
| V <sub>LSEL</sub>     | OSC32_IN input pin low voltage        | 0                     |    | 0.2*V <sub>DD33</sub> | V  |
| C <sub>in (LSE)</sub> | OSC32_IN input capacitance            |                       | 5  |                       | pF |
| DuCy <sub>LSE</sub>   | Duty Cycle                            |                       | 50 |                       | %  |
| $I_{\rm L}$           | OSC32_IN input leakage current        |                       |    | ±1                    | uA |

Note 1: Failure to meet this condition may cause a level recognition error.

Figure 3-4 Low frequency clock circuit for external clock source



Table 3-11 High-Speed external clocks generated using one crystal/ceramic resonator

| Symbol               | Parameter                                                                             | Condition                                    | Min. | Тур.   | Max. | Unit |
|----------------------|---------------------------------------------------------------------------------------|----------------------------------------------|------|--------|------|------|
| $F_{XI}$             | Resonator frequency                                                                   |                                              | 5    | 25     | 32   | MHz  |
| $R_{\mathrm{F}}$     | Feedback resistance (No need for external)                                            |                                              |      | 250    |      | kΩ   |
| $C_{LOAD}$           | Suggested load capacitance with corresponding crystal serial impedance R <sub>S</sub> | $R_S = 60\Omega^{(1)}$                       |      | 20     |      | pF   |
| $I_{HSE}$            | HSE drive current                                                                     | 20p load                                     |      | 0.8    |      | mA   |
| $g_{\rm m}$          | Oscillator transconductance                                                           | Startup                                      |      | 26     |      | mA/V |
| t <sub>SU(HSE)</sub> | Startup time                                                                          | V <sub>DD33</sub> stabilization, 25M crystal |      | 1.5(2) |      | ms   |

*Note:* 1. 25M crystal ESR is recommended not to exceed  $60\Omega$ , below 25M can be relaxed appropriately.

- 2. Start-up time refers to the time difference from when HSEON is turned on to when HSERDY is set.
- 3. 3. When using Ethernet, the crystal oscillator must be 25MHz.

# Circuit reference design and requirements:

The load capacitance of the crystal is based on the crystal manufacturer's recommendation, usually  $C_{L1}=C_{L2}$ .

Figure 3-5 Typical circuit for external 25M crystal



| Symbol                | Parameter                                                                             | Condition                       | Min. | Тур.   | Max. | Unit |
|-----------------------|---------------------------------------------------------------------------------------|---------------------------------|------|--------|------|------|
| $F_{LSE}$             | Resonator frequency                                                                   |                                 |      | 32.768 |      | kHz  |
| $R_{\mathrm{F}}$      | Feedback resistance                                                                   |                                 |      | 5      |      | ΜΩ   |
| С                     | Suggested load capacitance with corresponding crystal serial impedance R <sub>S</sub> |                                 |      |        | 15   | pF   |
| $i_2$                 | LSE drive current                                                                     |                                 |      | 0.35   |      | uA   |
| $g_{\rm m}$           | Oscillator transconductance                                                           | Startup                         |      | 30     |      | uA/V |
| t <sub>SU (LSE)</sub> | Startup time                                                                          | V <sub>DD33</sub> stabilization |      | 800    |      | mS   |

Table 3-12 Low-speed external clocks generated using a crystal/ceramic resonator (flse=32.768KHz)

Circuit reference design and requirements:

The load capacitance of the crystal is based on the crystal manufacturer's recommendation, usually  $C_{L1}=C_{L2}$ , optional about 12pF.

Figure 3-6 Typical Circuit for External 32.768K Crystal



Note: The load capacitance  $C_L$  is calculated by the following formula:  $C_L = C_{L1} \times C_{L2} / (C_{L1} + C_{L2}) + C_{stray}$ , where  $C_{stray}$  is the capacitance of the pins and the capacitance associated with the PCB board or PCB, and its typical value is between 2pF and 7pF.

#### 3.3.6 Internal Clock Source Characteristics

Table 3-13 Internal High-Speed (HSI) RC Oscillator Characteristics

| Symbol               | Parameter                     | Condition                | Min. | Тур. | Max. | Unit |
|----------------------|-------------------------------|--------------------------|------|------|------|------|
| F <sub>HSI</sub>     | Frequency (after calibration) |                          |      | 25   |      | MHz  |
| DuCy <sub>HSI</sub>  | Duty cycle                    |                          | 45   | 50   | 55   | %    |
| ACC                  | Accuracy of HSI oscillator    | $T_A = 0$ °C $\sim$ 70°C | -1.6 |      | 1.6  | %    |
| $ACC_{HSI}$          | (after calibration)           | $T_A = -40$ °C~85°C      | -2.2 |      | 2.2  | %    |
| t <sub>SU(HSI)</sub> | HSI oscillator startup        |                          |      | 10   |      |      |
|                      | stabilization time            |                          |      | 10   |      | us   |

Table 3-14 Internal Low-Speed (LSI) RC Oscillator Characteristics

| Symbol                              | Parameter                                 | Condition | Min. | Тур. | Max. | Unit |
|-------------------------------------|-------------------------------------------|-----------|------|------|------|------|
| $F_{LSI}$                           | Frequency                                 |           | 25   | 40   | 60   | kHz  |
| DuCy <sub>LSI</sub>                 | Duty Cycle                                |           | 45   | 50   | 55   | %    |
| t <sub>SU(LSI)</sub> <sup>(1)</sup> | LSI oscillator startup stabilization time |           |      | 230  |      | us   |

| $I_{DD(LSI)}$ | LSI oscillator power consumption |  | 0.6 | uA |
|---------------|----------------------------------|--|-----|----|

Note: 1. Register RCC\_CTLR LSION is set to 1. Wait for LSIRDY to be set to 1.

# 3.3.7 PLL Characteristics

Table 3-15 PLL Characteristics

| Symbol               | Parameter                   | Condition | Min. | Тур. | Max. | Unit |
|----------------------|-----------------------------|-----------|------|------|------|------|
| F <sub>PLL_IN</sub>  | PLL input clock             |           | 5    | 25   | 32   | MHz  |
|                      | PLL input clock duty cycle  |           | 40   |      | 60   | %    |
| F <sub>PLL_OUT</sub> | PLL multiplier output clock |           | 100  |      | 600  | MHz  |
| $t_{LOCK}$           | PLL lock time               |           |      | 40   | 90   | us   |

# 3.3.8 Wakeup Time from Low-power Mode

Table 3-16 Wakeup time from low-power mode

| Symbol                 | Parameter                                              | Parameter Condition                                               |     | Unit |
|------------------------|--------------------------------------------------------|-------------------------------------------------------------------|-----|------|
| $t_{\mathrm{wusleep}}$ | Wakeup from Sleep mode                                 | Use HSI RC clock wakeup                                           | 0.3 | us   |
|                        | Wakeup from Stop mode (Regulator in running mode)      | HSI RC clock wakeup                                               | 4   | us   |
| $t_{ m wustop}$        | Wakeup from Standby mode (Regulator in low-power mode) | Regulator wake-up time from low-power mode + HSI RC clock wake-up | 35  | us   |

*Note: The above are measured parameters.* 

# 3.3.9 Memory Characteristics

Table 3-17 Flash memory characteristics

| Symbol                 | Parameter                  |        | Condition                                                 | Min. | Тур. | Max. | Unit |
|------------------------|----------------------------|--------|-----------------------------------------------------------|------|------|------|------|
| t <sub>prog_page</sub> | Page (256 programming time | bytes) |                                                           |      | 1.5  | 3    | ms   |
| t <sub>erase_sec</sub> | Sector erase time          |        | DBMODE = 0, single 4K bytes  DBMODE = 1, single 8K bytes  |      | 3    | 10   | ms   |
| terase_32k             | Block erase time           |        | DBMODE = 0, single 32K bytes DBMODE = 1, single 64K bytes |      | 3    | 10   | ms   |

Table 3-18 Flash memory endurance and data retention

| Symbol           | Parameter             | Condition     | Min. | Тур. | Max. | Unit  |
|------------------|-----------------------|---------------|------|------|------|-------|
| N <sub>END</sub> | Endurance             | $T_A = 25$ °C | 50K  |      |      | Times |
| $t_{RET}$        | Data retention period |               | 20   |      |      | Years |

# 3.3.10 I/O Port Characteristics

Table 3-19 General-purpose I/O static characteristics

| Symbol      | Parameter                            | Condition        | Min.     | Тур. | Max.   | Unit |
|-------------|--------------------------------------|------------------|----------|------|--------|------|
| $V_{ m IH}$ | Standard I/O pin, input high voltage | $V*_IO_HSLV = 0$ | 0.45*V*+ |      | V*+0.3 | V    |

|              |                                                     |                                      | 0.41             |     |                  |    |
|--------------|-----------------------------------------------------|--------------------------------------|------------------|-----|------------------|----|
|              |                                                     | $V*_IO_HSLV = 0,$<br>and $V*=3.3V$   | 1.9              |     | 3.6              | V  |
|              |                                                     | V*_IO_HSLV = 1,<br>exclude PC13~PC15 | 0.7*V*           |     | V*+0.3           | V  |
|              |                                                     | V*_IO_HSLV = 0                       | 0.45*V*+<br>0.41 |     | 5.5              | V  |
|              | FT I/O pin, input high voltage                      | $V*_IO_HSLV = 0,$<br>And $V* = 3.3V$ | 1.9              |     | 5.5              | V  |
|              |                                                     | V*_IO_HSLV = 1                       | 0.7*V*           |     | 5.5              | V  |
|              | Standard I/O pin, input low level voltage           | V*_IO_HSLV = 0                       | -0.3             |     | 0.29*V*-<br>0.07 | V  |
|              |                                                     | $V*\_IO\_HSLV = 0,$ and $V* = 3.3V$  | -0.3             |     | 0.9              | V  |
| $ m V_{IL}$  |                                                     | V*_IO_HSLV = 1,<br>exclude PC13~PC15 | -0.3             |     | 0.3*V*           | V  |
|              |                                                     | V*_IO_HSLV = 0                       | -0.3             |     | 0.29*V*-<br>0.07 | V  |
|              | FT I/O pin, input low level voltage                 | $V*_IO_HSLV = 0,$<br>and $V* = 3.3V$ | -0.3             |     | 0.9              | V  |
|              |                                                     | V*_IO_HSLV = 1                       | -0.3             |     | 0.3*V*           | V  |
| $ m V_{hys}$ | Standard I/O pin Schmitt trigger voltage hysteresis |                                      |                  | 240 |                  | mV |
| V hys        | FT I/O Schmitt trigger voltage hysteresis           |                                      |                  | 220 |                  | mV |
| $I_{ m lkg}$ | Input leakage current                               | Standard I/O port                    |                  |     | 1                | uA |
| ±ikg         | input leakage current                               | FT I/O port                          |                  |     | 3                | uA |
| $R_{PU}$     | Pull up equivalent resistance                       |                                      | 30               | 40  | 55               | kΩ |
| $R_{PD}$     | Pull down equivalent resistance                     |                                      | 30               | 40  | 55               | kΩ |
| $C_{IO}$     | I/O pin capacitance                                 |                                      |                  | 5   |                  | pF |

Note: For the CH32H417 chip, the I/O pins are powered by  $V_{DDIO}$ ,  $V_{IO18}$ ,  $V_{DD33}$ , or  $V_{BAT}$ ;  $V^*$  in the above table can be denoted as  $V_{DDIO}$ ,  $V_{IO18}$ ,  $V_{DD33}$ , or  $V_{BAT}$  according to the specific pin; the bit  $V^*\_IO\_HSLV$  in the above table can be denoted as  $VDD33\_IO\_HSLV$ ,  $VDDO\_IO\_HSLV$  or  $VIO18\_IO\_HSLV$ .

#### **Output Drive Current Characteristics**

The GPIOs (General-purpose Input/Output Ports) can absorb or output up to  $\pm 8\text{mA}$  of current and absorb or output  $\pm 20\text{mA}$  of current (not strictly up to  $V_{OL}/V_{OH}$ ). In user applications, the total current driven by all IO pins must not exceed the absolute maximum ratings given in section 3.2:

Table 3-20-1 Output voltage characteristics (excluding FT I/O pin and PC13~PC15 pin)

|          | 1 &                                   | . 8 1          |      | 1 /  |      |
|----------|---------------------------------------|----------------|------|------|------|
| Symbol   | Parameter                             | Condition      | Min. | Max. | Unit |
| $V_{OL}$ | Output low level, 8 pins sink current | $I_{IO} = 8mA$ |      | 0.25 | V    |

| V <sub>OH</sub> | Output high level, 8 pins output          | 2.7V\(\leq V*\leq 3.6V\),V*_IO_HSLV=0                                                                                             | V*-0.25  |     |   |
|-----------------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|----------|-----|---|
| V OH            | current.                                  | 1.6V\(\leq V \( \leq 2.7V, V \( \leq \) IO_HSLV=1                                                                                 | V *-0.23 |     |   |
| $V_{OL}$        | Output low level, 8 pins sink current     | I = 20m A                                                                                                                         |          | 0.6 |   |
| V <sub>OH</sub> | Output high level, 8 pins output current. | $\begin{cases} I_{IO} = 20 \text{mA} \\ 2.7 \text{V} \le \text{V} \le 3.6 \text{V}, \text{V} \le \text{IO\_HSLV} = 0 \end{cases}$ | V*-0.6   |     | V |
| $V_{OL}$        | Output low level, 8 pins sink current     | L Sm A                                                                                                                            |          | 0.4 |   |
| V <sub>OH</sub> | Output high level, 8 pins output current. | $I_{IO} = 8mA$<br>1.6V $\leq$ V* $\leq$ 2.7V,V* $_{IO}$ HSLV=0                                                                    | V*-0.4   |     | V |

Note: 1. If multiple I/O pins are driven at the same time in the above conditions, the sum of the currents must not exceed the absolute maximum ratings given in section 3.2 of the table. In addition, when multiple I/O pins are driven at the same time, the current at the power/ground point is high, which can lead to a voltage drop so that the voltage of the internal I/O does not reach the power supply voltage in the table, thus causing the drive current to be less than the nominal value.

2.  $V^*$  in the above table can be expressed as  $V_{DDIO}$ ,  $V_{IO18}$  or  $V_{DD33}$  according to specific pins; bit  $V^*\_IO\_HSLV$  in the above table can be expressed as  $VDD33\_IO\_HSLV$ ,  $VDDIO\_IO\_HSLV$  or  $VIO18\_IO\_HSLV$  according to specific pins.

Table 3-20-2 Output voltage characteristics (for FT I/O pins)

| Symbol          | Parameter                                | Condition                                                                                  | Min.   | Max. | Unit |
|-----------------|------------------------------------------|--------------------------------------------------------------------------------------------|--------|------|------|
| V <sub>OL</sub> | Output low level, 8 pins sink current    | $I_{IO} = 8\text{mA}$                                                                      |        | 0.4  | V    |
| V <sub>OH</sub> | Output high level, 8 pins output current | $2.7V \le V \le 3.6V$ , $V = IO_{HSLV} = 0$<br>$1.6V \le V \le 2.7V$ , $V = IO_{HSLV} = 1$ | V*-0.4 |      | v    |
| V <sub>OL</sub> | Output low level, 8 pins sink current    | $I_{IO} = 20 \text{mA},$                                                                   |        | 1.0  | V    |
| V <sub>OH</sub> | Output high level, 8 pins output current | $2.7V \le V \le 3.6V, V \le IO_HSLV = 0$                                                   | V*-1.0 |      | V    |
| V <sub>OL</sub> | Output low level, 8 pins sink current    | $I_{IO} = 5 \text{mA},$                                                                    |        | 0.4  | V    |
| V <sub>OH</sub> | Output high level, 8 pins output current | 1.6V\(\leq V \cdot \leq 2.7V, V \cdot \textbf{IO_HSLV} = 0                                 | V*-0.4 |      | v    |

Note: 1.  $V^*$  in the above table can be expressed as  $V_{DDIO}$ ,  $V_{IO1}8$  or  $V_{DD33}$  according to specific pins; bit  $V^*\_IO\_HSLV$  in the above table can be expressed as  $VDD33\_IO\_HSLV$ ,  $VDDIO\_IO\_HSLV$  or  $VIO18\_IO\_HSLV$  according to specific pins.

Table 3-20-3 Output voltage characteristics (for PC13~PC15 pins)

| Symbol            | Parameter                        | Condition                            | Min.                    | Max. | Unit         |
|-------------------|----------------------------------|--------------------------------------|-------------------------|------|--------------|
| $V_{ m OL}$       | Output low level, 3 pins sink    | $I_{IO} = 8mA$                       |                         | 0.25 |              |
| V OL              | current                          | $2.7V \le V_{DD33}/V_{BAT} \le 3.6V$ |                         | 0.23 | $\mathbf{v}$ |
| V                 | Output high level, 3 pins output | $I_{IO} = 3mA$                       | V 0.4                   |      | \ \ \        |
| $V_{\mathrm{OH}}$ | current                          | $2.7V \le V_{DD33}/V_{BAT} \le 3.6V$ | $V_{\rm DD33/BAT}$ -0.4 |      |              |
| N/                | Output low level, 3 pins sink    | $I_{IO} = 4mA$                       |                         | 0.25 | V            |
| $V_{OL}$          | current                          | $1.8V \le V_{DD33}/V_{BAT} \le 3.6V$ |                         | 0.23 | V            |

| Vov  | Output high level, 3 pins output | $I_{IO} = 1.5 \text{mA}$             | V <sub>DD33/BAT</sub> -0.4 |  |
|------|----------------------------------|--------------------------------------|----------------------------|--|
| V OH | current                          | $1.8V \le V_{DD33}/V_{BAT} \le 3.6V$ | v DD33/BAT-0.4             |  |

Note: For the CH32H417 chip, pins PC13 to PC15 are powered by  $V_{DD33}$  or  $V_{BAT}$  depending on the situation.

Table 3-21-1 Input-output AC characteristics (VDD33/VDDIO/VIO18\_IO\_HSLV = 0, exclude FT I/O pin and  $PC13\sim PC15$  pin)

| MODEx[1:0] Configuration | Symbol                   | Parameter                                 | Condition                          | Min.                               | Max. | Unit |     |
|--------------------------|--------------------------|-------------------------------------------|------------------------------------|------------------------------------|------|------|-----|
|                          |                          |                                           | $CL=50pF, V_* = 2.7-3.6V$          |                                    | 40   | MHz  |     |
|                          |                          |                                           | CL=50pF, V*=1.6-2.7V               |                                    | 18   | MHz  |     |
|                          |                          |                                           | CL=30pF, V* = 2.7-3.6V             |                                    | 50   | MHz  |     |
|                          | $F_{\text{max(IO)out}}$  | Maximum frequency                         | CL=30pF, V <sub>*</sub> = 1.6-2.7V |                                    | 22   | MHz  |     |
|                          | •                        |                                           | CL=10pF, V* = 2.7-3.6V             |                                    | 70   | MHz  |     |
| 00                       |                          |                                           | CL=10pF, V* = 1.6-2.7V             |                                    | 28   | MHz  |     |
| 00                       |                          |                                           | CL=50pF, V* = 2.7-3.6V             |                                    | 8    | ns   |     |
|                          |                          | Output the rising time from               | CL=50pF, V* = 1.6-2.7V             |                                    | 15   | ns   |     |
|                          | 4 /4                     | low to high level, the                    | $CL=30pF, V_* = 2.7-3.6V$          |                                    | 6    | ns   |     |
|                          | $t_r/t_{f(IO)out}$       | falling time from high to                 | CL=30pF, V* = 1.6-2.7V             |                                    | 12   | ns   |     |
|                          | •                        | low level                                 | CL=10pF, V* = 2.7-3.6V             |                                    | 4    | ns   |     |
|                          | •                        |                                           | CL=10pF, V* = 1.6-2.7V             |                                    | 8    | ns   |     |
|                          |                          |                                           | $CL=50pF, V_* = 2.7-3.6V$          |                                    | 75   | MHz  |     |
|                          | F <sub>max(IO)out</sub>  |                                           |                                    | CL=50pF, V <sub>*</sub> = 1.6-2.7V |      | 35   | MHz |
|                          |                          | F <sub>max(IO)out</sub> Maximum frequency | $CL=30pF, V_* = 2.7-3.6V$          |                                    | 100  | MHz  |     |
|                          |                          |                                           | $CL=30pF, V_* = 1.6-2.7V$          |                                    | 40   | MHz  |     |
|                          |                          |                                           | $CL=10pF, V_* = 2.7-3.6V$          |                                    | 180  | MHz  |     |
| 01                       |                          |                                           | $CL=10pF, V_*=1.6-2.7V$            |                                    | 50   | MHz  |     |
| 01                       |                          |                                           | $CL=50pF, V_* = 2.7-3.6V$          |                                    | 4.4  | ns   |     |
|                          |                          | Output the rising time from               | $CL=50pF, V_* = 1.6-2.7V$          |                                    | 8.5  | ns   |     |
|                          | t /t ·                   | low to high level, the                    | CL=30pF, V* = 2.7-3.6V             |                                    | 3.2  | ns   |     |
|                          | $t_r/t_{f(IO)out}$       | falling time from high to                 | $CL=30pF, V_* = 1.6-2.7V$          |                                    | 6    | ns   |     |
|                          |                          | low level                                 | $CL=10pF, V_* = 2.7-3.6V$          |                                    | 1.7  | ns   |     |
|                          |                          |                                           | CL=10pF, V*=1.6-2.7V               |                                    | 3.5  | ns   |     |
|                          |                          |                                           | CL=50pF, V* = 2.7-3.6V             |                                    | 75   | MHz  |     |
|                          |                          |                                           | CL=50pF, V*=1.6-2.7V               |                                    | 40   | MHz  |     |
|                          | F <sub>max(IO)out</sub>  | Maximum frequency                         | CL=30pF, V* = 2.7-3.6V             |                                    | 110  | MHz  |     |
|                          | 1 max(IO)out             | iviaximum nequency                        | CL=30pF, V* = 1.6-2.7V             |                                    | 50   | MHz  |     |
|                          |                          |                                           | CL=10pF, V* = 2.7-3.6V             |                                    | 200  | MHz  |     |
| 10                       |                          |                                           | CL=10pF, V*=1.6-2.7V               |                                    | 65   | MHz  |     |
|                          |                          | Output the rising time from               | $CL=50pF, V_* = 2.7-3.6V$          |                                    | 4.3  | ns   |     |
|                          |                          | low to high level, the                    | $CL=50pF, V_* = 1.6-2.7V$          |                                    | 8.2  | ns   |     |
|                          | $t_r/t_{f({\rm IO})out}$ | falling time from high to                 | $CL=30pF, V_* = 2.7-3.6V$          |                                    | 3    | ns   |     |
|                          |                          | low level                                 | CL=30pF, V* = 1.6-2.7V             |                                    | 5.6  | ns   |     |
|                          |                          | 10 W 10 VOI                               | $CL=10pF, V_* = 2.7-3.6V$          |                                    | 1.5  | ns   |     |

|    |                         |                                    | CL=10pF, V <sub>*</sub> = 1.6-2.7V |    | 3   | ns  |
|----|-------------------------|------------------------------------|------------------------------------|----|-----|-----|
|    |                         | CL=50pF, V <sub>*</sub> = 2.7-3.6V |                                    | 75 | MHz |     |
|    |                         |                                    | CL=50pF, V <sub>*</sub> = 1.6-2.7V |    | 40  | MHz |
|    | E                       | Mayimayan fan ayyan ayy            | $CL=30pF, V_* = 2.7-3.6V$          |    | 120 | MHz |
|    | F <sub>max(IO)out</sub> | Maximum frequency                  | $CL=30pF, V_* = 1.6-2.7V$          |    | 55  | MHz |
|    |                         |                                    | CL=10pF, V* = 2.7-3.6V             |    | 200 | MHz |
| 11 |                         |                                    | $CL=10pF, V_*=1.6-2.7V$            |    | 70  | MHz |
| 11 |                         |                                    | $CL=50pF, V_* = 2.7-3.6V$          |    | 4.2 | ns  |
|    |                         | Output the rising time from        | CL=50pF, V* = 1.6-2.7V             |    | 8   | ns  |
|    | + /+                    | low to high level, the             | CL=30pF, V* = 2.7-3.6V             |    | 2.8 | ns  |
|    | $t_r/t_{f(IO)out}$      | falling time from high to          | CL=30pF, V* = 1.6-2.7V             |    | 5.4 | ns  |
|    |                         | low level                          | CL=10pF, V* = 2.7-3.6V             | ·  | 1.5 | ns  |
|    |                         |                                    | CL=10pF, V*=1.6-2.7V               |    | 2.8 | ns  |

Table 3-21-2 Input-output AC characteristics (VDD33/VDDIO/VIO18\_IO\_HSLV = 1, exclude FT I/O pin and  $PC13\sim PC15$  pin)

| MODEx[1:0] Configuration | Symbol                       | Parameter                                        | Condition                 | Min.                      | Max. | Unit |    |
|--------------------------|------------------------------|--------------------------------------------------|---------------------------|---------------------------|------|------|----|
|                          |                              |                                                  | $CL=50pF, V_* = 2.7-3.6V$ |                           | 75   | MHz  |    |
|                          |                              |                                                  | $CL=50pF, V_* = 1.6-2.7V$ |                           | 35   | MHz  |    |
|                          | E                            | M                                                | $CL=30pF, V_* = 2.7-3.6V$ |                           | 95   | MHz  |    |
|                          | F <sub>max(IO)out</sub>      | Maximum frequency                                | $CL=30pF, V_* = 1.6-2.7V$ |                           | 45   | MHz  |    |
|                          |                              |                                                  | $CL=10pF, V_* = 2.7-3.6V$ |                           | 130  | MHz  |    |
| 00                       |                              |                                                  | $CL=10pF, V_* = 1.6-2.7V$ |                           | 55   | MHz  |    |
| 00                       |                              |                                                  | $CL=50pF, V_* = 2.7-3.6V$ |                           | 4.3  | ns   |    |
|                          |                              | Output the rising time from C                    | $CL=50pF, V_* = 1.6-2.7V$ |                           | 8.3  | ns   |    |
|                          | + /+                         | low to high level, the                           | CL=30pF, V* = 2.7-3.6V    |                           | 3.3  | ns   |    |
|                          | $t_{\rm r}/t_{\rm f(IO)out}$ | falling time from high to                        | falling time from high to | $CL=30pF, V_* = 1.6-2.7V$ |      | 6.4  | ns |
|                          |                              | low level                                        | $CL=10pF, V_* = 2.7-3.6V$ |                           | 2.2  | ns   |    |
|                          |                              |                                                  | CL=10pF, V* = 1.6-2.7V    |                           | 4.2  | ns   |    |
|                          |                              |                                                  | CL=50pF, V* = 2.7-3.6V    |                           | 110  | MHz  |    |
|                          |                              |                                                  | CL=50pF, V* = 1.6-2.7V    |                           | 60   | MHz  |    |
|                          | E                            | Mariana faaanaa                                  | CL=30pF, V* = 2.7-3.6V    |                           | 175  | MHz  |    |
|                          | $F_{max(IO)out}$             | Maximum frequency                                | CL=30pF, V* = 1.6-2.7V    |                           | 90   | MHz  |    |
|                          |                              |                                                  | CL=10pF, V* = 2.7-3.6V    |                           | 230  | MHz  |    |
| 01                       |                              |                                                  | CL=10pF, V* = 1.6-2.7V    |                           | 140  | MHz  |    |
|                          | $t_{ m r}/t_{ m f(IO)out}$   | 0 4 41                                           | $CL=50pF, V_* = 2.7-3.6V$ |                           | 2.8  | ns   |    |
|                          |                              | Output the rising time from                      | $CL=50pF, V_* = 1.6-2.7V$ |                           | 5.3  | ns   |    |
|                          |                              | low to high level, the falling time from high to | $CL=30pF, V_* = 2.7-3.6V$ |                           | 1.8  | ns   |    |
|                          |                              | low level                                        | CL=30pF, V* = 1.6-2.7V    |                           | 3.6  | ns   |    |
|                          |                              | IOW ICVCI                                        | $CL=10pF, V_* = 2.7-3.6V$ |                           | 0.9  | ns   |    |

<sup>2.</sup> In the above table,  $V^*$  can be expressed as  $V_{DDIO}$ ,  $V_{IO18}$  or  $V_{DD33}$  depending on the specific pin.

|     |                         |                             | $CL=10pF, V_*=1.6-2.7V$   | 1.9 | ns  |
|-----|-------------------------|-----------------------------|---------------------------|-----|-----|
|     |                         |                             | $CL=50pF, V_* = 2.7-3.6V$ | 120 | MHz |
|     |                         |                             | $CL=50pF, V_*=1.6-2.7V$   | 64  | MHz |
|     | E                       | Maximum fraguanay           | $CL=30pF, V_* = 2.7-3.6V$ | 170 | MHz |
|     | F <sub>max(IO)out</sub> | Maximum frequency           | $CL=30pF, V_* = 1.6-2.7V$ | 95  | MHz |
|     |                         |                             | CL=10pF, V* = 2.7-3.6V    | 240 | MHz |
| 10  |                         |                             | $CL=10pF, V_*=1.6-2.7V$   | 160 | MHz |
| 10  |                         |                             | $CL=50pF, V_* = 2.7-3.6V$ | 2.7 | ns  |
|     |                         | Output the rising time from | CL=50pF, V*=1.6-2.7V      | 5.2 | ns  |
|     | t /t                    | low to high level, the      | CL=30pF, V* = 2.7-3.6V    | 1.7 | ns  |
|     | $t_r/t_{f(IO)out}$      | falling time from high to   | CL=30pF, V*=1.6-2.7V      | 3.4 | ns  |
|     |                         | low level                   | CL=10pF, V* = 2.7-3.6V    | 0.8 | ns  |
|     |                         |                             | CL=10pF, V*=1.6-2.7V      | 1.7 | ns  |
|     |                         |                             | CL=50pF, V* = 2.7-3.6V    | 120 | MHz |
|     |                         |                             | CL=50pF, V* = 1.6-2.7V    | 65  | MHz |
|     | E                       | Maximum frequency           | $CL=30pF, V_* = 2.7-3.6V$ | 170 | MHz |
|     | F <sub>max(IO)out</sub> | Maximum frequency           | $CL=30pF, V_* = 1.6-2.7V$ | 100 | MHz |
|     |                         |                             | $CL=10pF, V_* = 2.7-3.6V$ | 250 | MHz |
| 11  |                         |                             | CL=10pF, V*=1.6-2.7V      | 180 | MHz |
| 111 |                         |                             | $CL=50pF, V_* = 2.7-3.6V$ | 2.7 | ns  |
|     | t Itaria                | Output the rising time from | $CL=50pF, V_*=1.6-2.7V$   | 5.1 | ns  |
|     |                         | low to high level, the      | $CL=30pF V_* = 2.7-3.6V$  | 1.7 | ns  |
|     | $t_r/t_{f(IO)out}$      | falling time from high to   | $CL=30pF, V_* = 1.6-2.7V$ | 3.4 | ns  |
|     |                         | low level                   | $CL=10pF, V_* = 2.7-3.6V$ | 0.8 | ns  |
|     |                         |                             | $CL=10pF, V_* = 1.6-2.7V$ | 1.6 | ns  |

Table 3-21-3 Input-output AC characteristics (VDD33/VDDIO/VIO18\_IO\_HSLV = 0, for FT I/O pin)

| MODEx[1:0] Configuration | Symbol                                    | Parameter                                 | Condition                          | Min. | Max. | Unit |
|--------------------------|-------------------------------------------|-------------------------------------------|------------------------------------|------|------|------|
|                          |                                           |                                           | $CL=50pF, V_* = 2.7-3.6V$          |      | 30   | MHz  |
|                          | F <sub>max(IO)out</sub> Maximum frequency |                                           | $CL=50pF, V_* = 1.6-2.7V$          |      | 14   | MHz  |
|                          |                                           | Marianya faaayaa ay                       | $CL=30pF, V_* = 2.7-3.6V$          |      | 35   | MHz  |
|                          |                                           | r <sub>max(IO)out</sub> Waximum frequency | CL=30pF, V <sub>*</sub> = 1.6-2.7V |      | 20   | MHz  |
|                          |                                           |                                           | $CL=10pF, V_* = 2.7-3.6V$          |      | 43   | MHz  |
| 00                       |                                           | CL=10pF, V <sub>*</sub> = 1.6-2.7V        |                                    | 23   | MHz  |      |
| 00                       |                                           |                                           | CL=50pF, V* = 2.7-3.6V             |      | 10   | ns   |
|                          |                                           | Output the rising time                    | CL=50pF, V* = 1.6-2.7V             |      | 22   | ns   |
|                          | + /+                                      | from low to high level,                   | CL=30pF, V* = 2.7-3.6V             |      | 7.6  | ns   |
|                          | $t_r/t_{f(IO)out}$                        | the falling time from high                | CL=30pF, V* = 1.6-2.7V             |      | 14   | ns   |
|                          |                                           | to low level                              | CL=10pF, V* = 2.7-3.6V             |      | 5    | ns   |
|                          |                                           |                                           | CL=10pF, V* = 1.6-2.7V             |      | 9    | ns   |

<sup>2.</sup> In the above table,  $V^*$  can be expressed as  $V_{DDIO}$ ,  $V_{IO18}$  or  $V_{DD33}$  depending on the specific pin.

|    |                         |                            | $CL=50pF, V_*=2.7-3.6V$            | 32                                 | MHz |    |
|----|-------------------------|----------------------------|------------------------------------|------------------------------------|-----|----|
|    |                         |                            | CL=50pF, V <sub>*</sub> = 1.6-2.7V | 16                                 | MHz |    |
|    | E                       | Maximum for an on an       | $CL=30pF, V_* = 2.7-3.6V$          | 45                                 | MHz |    |
|    | F <sub>max(IO)out</sub> | Maximum frequency          | CL=30pF, V <sub>*</sub> = 1.6-2.7V | 25                                 | MHz |    |
|    |                         |                            | CL=10pF, V <sub>*</sub> = 2.7-3.6V | 90                                 | MHz |    |
| 01 |                         |                            | CL=10pF, V* = 1.6-2.7V             | 50                                 | MHz |    |
| 01 |                         |                            | CL=50pF, V <sub>*</sub> = 2.7-3.6V | 8                                  | ns  |    |
|    |                         | Outp                       | Output the rising time             | CL=50pF, V <sub>*</sub> = 1.6-2.7V | 15  | ns |
|    | + /+                    | from low to high level,    | CL=30pF, V* = 2.7-3.6V             | 5.5                                | ns  |    |
|    | $t_r/t_{f(IO)out}$      | the falling time from high | CL=30pF, V* = 1.6-2.7V             | 10.5                               | ns  |    |
|    |                         | to low level               | CL=10pF, V* = 2.7-3.6V             | 3                                  | ns  |    |
|    |                         |                            | CL=10pF, V* = 1.6-2.7V             | 5.5                                | ns  |    |
|    |                         |                            | CL=50pF, V* = 2.7-3.6V             | 35                                 | MHz |    |
|    |                         |                            | CL=50pF, V* = 1.6-2.7V             | 18                                 | MHz |    |
|    | E                       | Maximum for an on an       | CL=30pF, V* = 2.7-3.6V             | 50                                 | MHz |    |
|    | F <sub>max(IO)out</sub> | Maximum frequency          | CL=30pF, V <sub>*</sub> = 1.6-2.7V | 28                                 | MHz |    |
|    |                         |                            | $CL=10pF, V_*=2.7-3.6V$            | 100                                | MHz |    |
| 10 |                         |                            | CL=10pF, V <sub>*</sub> = 1.6-2.7V | 55                                 | MHz |    |
| 10 |                         |                            | CL=50pF, V* = 2.7-3.6V             | 8                                  | ns  |    |
|    |                         | Output the rising time     | $CL=50pF, V_*=1.6-2.7V$            | 15                                 | ns  |    |
|    | + /+                    | from low to high level,    | $CL=30pF, V_*=2.7-3.6V$            | 5.5                                | ns  |    |
|    | $t_r/t_{f(IO)out}$      | the falling time from high | $CL=30pF, V_*=1.6-2.7V$            | 11                                 | ns  |    |
|    |                         | to low level               | $CL=10pF, V_*=2.7-3.6V$            | 3                                  | ns  |    |
|    |                         |                            | $CL=10pF, V_*=1.6-2.7V$            | 5.5                                | ns  |    |
|    |                         |                            | $CL=50pF, V_*=2.7-3.6V$            | 37                                 | MHz |    |
|    |                         |                            | $CL=50pF, V_*=1.6-2.7V$            | 20                                 | MHz |    |
|    | F co                    | Maximum frequency          | $CL=30pF, V_*=2.7-3.6V$            | 55                                 | MHz |    |
|    | F <sub>max(IO)out</sub> | iviaximum nequency         | CL=30pF, V* = 1.6-2.7V             | 30                                 | MHz |    |
|    |                         |                            | CL=10pF, V* = 2.7-3.6V             | 110                                | MHz |    |
| 11 |                         |                            | CL=10pF, V* = 1.6-2.7V             | 60                                 | MHz |    |
| 11 |                         |                            | CL=50pF, V* = 2.7-3.6V             | 8                                  | ns  |    |
|    |                         | Output the rising time     | CL=50pF, V* = 1.6-2.7V             | 15                                 | ns  |    |
|    | + /+.                   | from low to high level,    | CL=30pF, V* = 2.7-3.6V             | 5.5                                | ns  |    |
|    | $t_r/t_{f(IO)out}$      | the falling time from high | CL=30pF, V* = 1.6-2.7V             | 10                                 | ns  |    |
|    |                         | to low level               | CL=10pF, V <sub>*</sub> = 2.7-3.6V | 2.5                                | ns  |    |
|    |                         |                            | CL=10pF, V <sub>*</sub> = 1.6-2.7V | 5.5                                | ns  |    |

2. In the above table,  $V^*$  can be expressed as  $V_{DDIO}$ ,  $V_{IO18}$  or  $V_{DD33}$  depending on the specific pin.

Table 3-21-4 Input-output AC characteristics (VDD33/VDDIO/VIO18\_IO\_HSLV = 1, for FT I/O pin)

| MODEx[1:0] Configuration | Symbol                  | Parameter         | Condition              | Min. | Max. | Unit |
|--------------------------|-------------------------|-------------------|------------------------|------|------|------|
| 00                       | F <sub>max(IO)out</sub> | Maximum frequency | CL=50pF, V* = 2.7-3.6V |      | 45   | MHz  |

|     |                                     |                                                | $CL=50pF, V_* = 1.6-2.7V$                                                  | 25              | MHz        |
|-----|-------------------------------------|------------------------------------------------|----------------------------------------------------------------------------|-----------------|------------|
|     |                                     |                                                | $CL=30pF, V_* = 2.7-3.6V$                                                  | 50              | MHz        |
|     |                                     |                                                | $CL=30pF, V_* = 1.6-2.7V$                                                  | 35              | MHz        |
|     |                                     |                                                | $CL=10pF, V_* = 2.7-3.6V$                                                  | 55              | MHz        |
|     |                                     |                                                | CL=10pF, V <sub>*</sub> = 1.6-2.7V                                         | 42              | MHz        |
|     |                                     |                                                | CL=50pF, V* = 2.7-3.6V                                                     | 6.5             | ns         |
|     |                                     | Output the rising time from                    | CL=50pF, V <sub>*</sub> = 1.6-2.7V                                         | 12              | ns         |
|     |                                     | low to high level, the                         | CL=30pF, V <sub>*</sub> = 2.7-3.6V                                         | 4.6             | ns         |
|     | $t_r/t_{f(IO)out}$                  | falling time from high to                      | CL=30pF, V* = 1.6-2.7V                                                     | 8.6             | ns         |
|     |                                     | low level                                      | CL=10pF, V* = 2.7-3.6V                                                     | 3               | ns         |
|     |                                     |                                                | CL=10pF, V* = 1.6-2.7V                                                     | 5.3             | ns         |
|     |                                     |                                                | CL=50pF, V* = 2.7-3.6V                                                     | 50              | MHz        |
|     |                                     |                                                | CL=50pF, V* = 1.6-2.7V                                                     | 25              | MHz        |
|     | F                                   | M                                              | CL=30pF, V* = 2.7-3.6V                                                     | 75              | MHz        |
|     | F <sub>max(IO)out</sub>             | Maximum frequency                              | CL=30pF, V* = 1.6-2.7V                                                     | 36              | MHz        |
|     |                                     |                                                | CL=10pF, V <sub>*</sub> = 2.7-3.6V                                         | 130             | MHz        |
| 0.1 |                                     |                                                | CL=10pF, V <sub>*</sub> = 1.6-2.7V                                         | 70              | MHz        |
| 01  |                                     |                                                | CL=50pF, V <sub>*</sub> = 2.7-3.6V                                         | 5.5             | ns         |
|     |                                     | Output the rising time from                    | CL=50pF, V* = 1.6-2.7V                                                     | 10.5            | ns         |
|     |                                     | low to high level, the                         | CL=30pF, V <sub>*</sub> = 2.7-3.6V                                         | 3.7             | ns         |
|     | $t_r/t_{f(IO)out}$                  | falling time from high to                      | CL=30pF, V <sub>*</sub> = 1.6-2.7V                                         | 7.2             | ns         |
|     |                                     | low level                                      | CL=10pF, V* = 2.7-3.6V                                                     | 2               | ns         |
|     |                                     |                                                | CL=10pF, V <sub>*</sub> = 1.6-2.7V                                         | 3.8             | ns         |
|     |                                     |                                                | CL=50pF, V <sub>*</sub> = 2.7-3.6V                                         | 55              | MHz        |
|     |                                     |                                                | CL=50pF, V <sub>*</sub> = 1.6-2.7V                                         | 28              | MHz        |
|     |                                     | 3.6                                            | CL=30pF, V <sub>*</sub> = 2.7-3.6V                                         | 80              | MHz        |
|     | F <sub>max(IO)out</sub>             | Maximum frequency                              | CL=30pF, V <sub>*</sub> = 1.6-2.7V                                         | 40              | MHz        |
|     |                                     |                                                | CL=10pF, V* = 2.7-3.6V                                                     | 135             | MHz        |
| 10  |                                     |                                                | CL=10pF, V* = 1.6-2.7V                                                     | 75              | MHz        |
| 10  |                                     |                                                | CL=50pF, V* = 2.7-3.6V                                                     | 5.5             | ns         |
|     |                                     | Output the rising time from                    | CL=50pF, V* = 1.6-2.7V                                                     | 10.5            | ns         |
|     |                                     | low to high level, the                         | CL=30pF, V* = 2.7-3.6V                                                     | 3.7             | ns         |
|     | $t_r/t_{f(IO)out}$                  | falling time from high to                      | CL=30pF, V* = 1.6-2.7V                                                     | 7.1             | ns         |
|     |                                     | low level                                      | CL=10pF, V* = 2.7-3.6V                                                     | 2               | ns         |
|     |                                     |                                                | CL=10pF, V <sub>*</sub> = 1.6-2.7V                                         | 3.8             | ns         |
|     |                                     |                                                | CL=50pF, V <sub>*</sub> = 2.7-3.6V                                         | 60              | MHz        |
|     |                                     |                                                | CL=50pF, V* = 1.6-2.7V                                                     | 30              | MHz        |
|     |                                     |                                                |                                                                            | 85              | MII        |
| 11  | E                                   | Maximum fraguer                                | CL=30pF, V* = 2.7-3.6V                                                     |                 | MHz        |
| 1.1 | F <sub>max(IO)out</sub>             | Maximum frequency                              | CL=30pF, V* = 2.7-3.6V<br>CL=30pF, V* = 1.6-2.7V                           | 45              | MHz        |
| 11  | F <sub>max(IO)out</sub>             | Maximum frequency                              | -                                                                          |                 |            |
| 11  | F <sub>max(IO)out</sub>             | Maximum frequency                              | CL=30pF, V <sub>*</sub> = 1.6-2.7V                                         | 45              | MHz        |
| 11  | $F_{max(IO)out}$ $t_r/t_{f(IO)out}$ | Maximum frequency  Output the rising time from | CL=30pF, V* = 1.6-2.7V<br>CL=10pF, V* = 2.7-3.6V                           | 45<br>140       | MHz<br>MHz |
| 11  | F <sub>max(IO)out</sub>             |                                                | CL=30pF, V* = 1.6-2.7V<br>CL=10pF, V* = 2.7-3.6V<br>CL=10pF, V* = 1.6-2.7V | 45<br>140<br>80 | MHz<br>MHz |

| falling time from high to | $CL=30pF, V_* = 2.7-3.6V$ | 3.7 | ns |
|---------------------------|---------------------------|-----|----|
| low level                 | $CL=30pF, V_* = 1.6-2.7V$ | 7.1 | ns |
|                           | $CL=10pF, V_* = 2.7-3.6V$ | 2   | ns |
|                           | CL=10pF, V* = 1.6-2.7V    | 3.8 | ns |

2. In the above table,  $V^*$  can be expressed as  $V_{DDIO}$ ,  $V_{IO18}$  or  $V_{DD33}$  depending on the specific pin.

#### 3.3.11 NRST Pin Characteristics

Circuit reference design and requirements:

Figure 3-7 Typical circuit of external reset pin



Note: The capacitors shown are optional and can be used to filter out key jitter.

Condition Symbol Parameter Min. Max. Unit Typ. NRST input low voltage -0.3 0.29\*V<sub>DDIO</sub>-0.07 V V<sub>IL(NRST)</sub> V 0.45\*V<sub>DDIO</sub>+0.41  $V_{DDIO}+0.3$ V<sub>IH(NRST)</sub> NRST input high voltage NRST Schmitt trigger voltage 150 mV  $V_{hys(NRST)}$ hysteresis  $R_{PU}^{(1)}$ Pull-up equivalent resistance 30 40 55 kΩ NRST input can be filtered 100  $V_{F(NRST)} \\$ ns for pulse width NRST input cannot be filtered 300 V<sub>NF(NRST)</sub> ns pulse width

Table 3-22 External reset pin characteristics

Note: The pull-up resistor is a real resistor in series with a switchable PMOS implementation. The resistance of this PMOS/NMOS switch is very small (about 10%).

### 3.3.12 TIM Characteristics

Table 3-23-1 TIM1/8/2/3/4/5/6/7 characteristics

| Symbol             | Parameter                                    | Condition              | Min. | Max.                   | Unit          |
|--------------------|----------------------------------------------|------------------------|------|------------------------|---------------|
| 4                  | Timer reference clock                        |                        | 1    |                        | $t_{TIMxCLK}$ |
| $t_{\rm res(TIM)}$ | Timer reference clock                        | $f_{TIMxCLK} = 144MHz$ | 6.9  |                        | ns            |
| $F_{EXT}$          | Timer external clock frequency on CH1 to CH4 |                        | 0    | f <sub>TIMxCLK</sub> / | MHz           |

|                       |                                     | $f_{TIMxCLK} = 144MHz$ | 0      | 72    | MHz                  |
|-----------------------|-------------------------------------|------------------------|--------|-------|----------------------|
| R <sub>esTIM</sub>    | Timer resolution                    |                        |        | 16    | Bit                  |
| tcounter              | 16-bit counter clock cycle when the |                        | 1      | 65536 | t <sub>TIMxCLK</sub> |
|                       | internal clock is selected          | $f_{TIMxCLK} = 144MHz$ | 0.0069 | 455   | us                   |
| t <sub>MAX_COUN</sub> | Maximum nassible accent             |                        |        | 65535 | t <sub>TIMxCLK</sub> |
| T                     | Maximum possible count              | $f_{TIMxCLK} = 144MHz$ |        | 39.8  | S                    |

Table 3-23-2 TIM9/10/11/12 characteristics

| Symbol               | Parameter                           | Condition              | Min.   | Max.                    | Unit          |
|----------------------|-------------------------------------|------------------------|--------|-------------------------|---------------|
| $t_{\rm res(TIM)}$   | Timer reference clock               |                        | 1      |                         | $t_{TIMxCLK}$ |
|                      |                                     | $f_{TIMxCLK} = 144MHz$ | 6.9    |                         | ns            |
| $F_{EXT}$            | Timer external clock frequency on   |                        | 0      | f <sub>TIMxCLK</sub> /2 | MHz           |
|                      | CH1 to CH4                          | $f_{TIMxCLK} = 144MHz$ | 0      | 72                      | MHz           |
| ResTIM               | Timer resolution                    |                        |        | 32                      | Bit           |
| t <sub>COUNTER</sub> | 32-bit counter clock cycle when the |                        | 1      | $2^{32}$                | $t_{TIMxCLK}$ |
|                      | internal clock is selected          | $f_{TIMxCLK} = 144MHz$ | 0.0069 | 2 <sup>32</sup> /144    | us            |
| tmax_count           | Maximum possible count              |                        |        | 2 <sup>32</sup> -1      | $t_{TIMxCLK}$ |
|                      |                                     | $f_{TIMxCLK} = 144MHz$ |        | $(2^{32}-1)*2^{32}/144$ | us            |

# 3.3.13 I2C Interface Characteristics

Figure 3-8 I2C bus timing diagram



Table 3-24 I2C interface characteristics

| Symbol                  | Parameter                           | Standard I2C |      | Fast I2C |      | T I:4 |
|-------------------------|-------------------------------------|--------------|------|----------|------|-------|
|                         |                                     | Min.         | Max. | Min.     | Max. | Unit  |
| t <sub>w(SCKL)</sub>    | SCL clock low level time            | 4.7          |      | 1.2      |      | us    |
| $t_{w(SCKH)}$           | SCL clock high level time           | 4.0          |      | 0.6      |      | us    |
| $t_{SU(SDA)}$           | SDA data setup time                 | 250          |      | 100      |      | ns    |
| $t_{h(SDA)}$            | SDA data hold time                  | 0            |      | 0        | 900  | ns    |
| $t_{r(SDA)}/t_{r(SCL)}$ | SDA and SCL rise time               |              | 1000 | 20       |      | ns    |
| $t_{f(SDA)}/t_{f(SCL)}$ | SDA and SCL fall time               |              | 300  |          |      | ns    |
| t <sub>h(STA)</sub>     | Start condition hold time           | 4.0          |      | 0.6      |      | us    |
| t <sub>SU(STA)</sub>    | Repeated start condition setup time | 4.7          |      | 0.6      |      | us    |

| t <sub>SU(STO)</sub>    | Stop condition setup time                              | 4.0 |      | 0.6 |     | us |
|-------------------------|--------------------------------------------------------|-----|------|-----|-----|----|
| t <sub>w(STO:STA)</sub> | Time from stop condition to start condition (bus free) | 4.7 |      | 1.2 |     | us |
| Сь                      | Capacitive load for each bus                           |     | 400, |     | 400 | pF |

# 3.3.14 I3C Interface Characteristics

Table 3-25 I3C interface characteristics

| Symbol                 | Parameter                        | Condition                        | Min. | Max. | Unit |
|------------------------|----------------------------------|----------------------------------|------|------|------|
| $t_{r(SDA)\_OD}^{(1)}$ | SDA rise time in open-drain mode | 1.71 <v<sub>IO18&lt;3.6V</v<sub> | 100  |      | ns   |
| $t_{r(SDA)\_PP}^{(1)}$ | SDA rise time in push-pull mode  | 1.71 <v<sub>IO18&lt;3.6V</v<sub> | 5.1  |      | ns   |

Note: 1.  $t_{r(SDA)\_OD}$  and  $t_{r(SDA)\_PP}$  are guaranteed as design parameters and can be configured through register R32\_I3C\_TIMINGR0. Other timing parameters can be referred to the MIPI protocol.

#### 3.3.15 SPI Interface Characteristics

Figure 3-9 SPI timing diagram in Master mode



NSS Input.  $t_{\text{h(NSS)}}$  $t_{r(SCK)}$  $t_{\text{f(SCK)}}$ **SCK Input**  $t_{su(NSS)}$ CPHA=0 CPOL=0 CPHA=0. CPOL=1  $t_{\mathsf{a}(SO)}$  $t_{v(SO)}$ -t<sub>h(SO)</sub> t<sub>dis(SO)</sub> MISO Output-Output 6-1 bit Output lowest bit Output highest bit \_ \_t<sub>h(SI)</sub>. \_ t<sub>su(SI)</sub>-MOSI Input Input highest bit Input 6-1 bit Input lowest bit

Figure 3-10 SPI timing diagram in Slave mode (CPHA=0)





Table 3-26 SPI interface characteristics

| Symbol                                | Symbol Parameter Condition   |                                   | Min.                | Max. | Unit               |
|---------------------------------------|------------------------------|-----------------------------------|---------------------|------|--------------------|
| f /+                                  | CDI alask fraguaray          | Master mode                       |                     | 75   | Unit MHz MHz ns ns |
| $f_{SCK}/t_{SCK}$                     | SPI clock frequency          | Slave mode                        |                     | 75   | MHz                |
| $t_{r(SCK)}/t_{f(SCK)}$               | SPI clock rise and fall time | Load capacitance: C = 30pF        |                     | 20   | ns                 |
| t <sub>SU (NSS)</sub>                 | NSS setup time               | Slave mode                        | 2*t <sub>HCLK</sub> |      | ns                 |
| t <sub>h</sub> (NSS)                  | NSS hold time                | Slave mode                        | 2*t <sub>HCLK</sub> |      | ns                 |
| t <sub>w (SCKH)</sub> /t <sub>w</sub> | SCK high-level and low-level | Master mode, $f_{HCLK} = 36MHz$ , | 40                  | 60   | ***                |
| (SCKL)                                | time                         | prescaler factor =4               | 40                  | 00   | ns                 |

| T <sub>su</sub> (MI)  | Data import action time  | Master mode                       | 5  |                     | ns |
|-----------------------|--------------------------|-----------------------------------|----|---------------------|----|
| t <sub>su</sub> (SI)  | Data input setup time    | Slave mode                        | 5  |                     | ns |
| t <sub>h</sub> (MI)   | Data input hald time     | Master mode                       | 5  |                     | ns |
| $t_{h (SI)}$          | Data input hold time     | Slave mode                        | 4  |                     | ns |
| t <sub>a (SO)</sub>   | Data output access time  | Slave mode, $f_{HCLK} = 20MHz$    | 0  | 1*t <sub>HCLK</sub> | ns |
| t <sub>dis</sub> (SO) | Data output disable time | Slave mode                        | 0  | 10                  | ns |
| t <sub>V (SO)</sub>   |                          | Slave mode (After enabling edge)  |    | 25                  | ns |
| t <sub>V</sub> (MO)   | Data output valid time   | Master mode (After enabling edge) |    | 5                   | ns |
| t <sub>h</sub> (SO)   |                          | Slave mode (After enabling edge)  | 15 |                     | ns |
| t <sub>h</sub> (MO)   | Data output hold time    | Master mode (After enabling edge) | 0  |                     | ns |

## 3.3.16 QSPI Interface Characteristics

Table 3-27 QSPI interface I/O characteristics

| Symbol                                                | Parameter                    | Condition                  | Min. | Max. | Unit |
|-------------------------------------------------------|------------------------------|----------------------------|------|------|------|
| $f_{SCK}/t_{SCK}$                                     | QSPI clock frequency         |                            |      | 75   | MHz  |
| $t_{r(SCK)}/t_{f(SCK)}$ QSPI clock rise and fall time |                              | Load capacitance: C = 30pF |      | 20   | ns   |
| $t_{\rm w}$ (SCKH) $/t_{\rm w}$                       | SCK high-level and low-level | $f_{HCLK} = 36MHz,$        | 40   | 60   | ng   |
| (SCKL)                                                | time                         | prescaler factor = 4       | 40   | 00   | ns   |
| t <sub>SU</sub> (SIO*)                                | Data input setup time        |                            | 5    |      | ns   |
| $t_{h}$ (SIO*)                                        | Data input hold time         |                            | 5    |      | ns   |
| t <sub>V</sub> (SIO*)                                 | Data output valid time       |                            |      | 5    | ns   |
| t <sub>h</sub> (SIO*)                                 | Data output hold time        |                            | 0    |      | ns   |

#### 3.3.17 I2S Interface Characteristics

Figure 3-12 I2S Bus master mode timing diagram (Philips protocol)





Figure 3-13 I2S Bus slave mode timing diagram (Philips protocol)

Table 3-28 I2S interface characteristics

| Symbol                    | Parameter                    | Condition                              | Min. | Max.                    | Unit |
|---------------------------|------------------------------|----------------------------------------|------|-------------------------|------|
| C //                      | 120 1 1 0                    | Master mode                            |      | 8                       | MHz  |
| $f_{\rm CK}/t_{ m CK}$    | I2S clock frequency          | Slave mode                             |      | 8                       | MHz  |
| $t_{r(CK)}/t_{f(CK)}$     | I2S clock rise and fall time | Load capacitance: C = 30pF             |      | 20                      | ns   |
| $t_{ m V(WS)}$            | WS valid time                | Master mode                            |      | 5                       | ns   |
| t <sub>SU(WS)</sub>       | WS setup time                | Slave mode                             | 10   |                         | ns   |
| 4                         | WS hold time                 | Master mode                            | 0    |                         | ns   |
| $t_{ m h(WS)}$            | ws note time                 | Slave mode                             | 0    |                         | ns   |
| 4 /4                      | SCK high level and low level | Master mode, f <sub>HCLK</sub> = 36MHz | 40   | 60                      | %    |
| $t_{w(CKH)}/t_{w(CKL)}$   | time                         | prescaler factor = 4                   | 40   | 00                      | 70   |
| $t_{\mathrm{SU(SD\_MR)}}$ | Data input actum tima        | Master mode                            | 8    |                         | ns   |
| $t_{\mathrm{SU(SD\_SR)}}$ | Data input setup time        | Slave mode                             | 8    |                         | ns   |
| $t_{h(\mathrm{SD\_MR})}$  | Data input hold time         | Master mode                            | 5    |                         | ns   |
| $t_{h(SD\_SR)}$           | Data input floid time        | Slave mode                             | 4    |                         | ns   |
| $t_{h(\mathrm{SD\_MT})}$  |                              | Slave mode (After enabling edge)       |      | 5                       | ns   |
| t                         | Data output hold time        | Master mode (After enabling            |      | 5                       | ***  |
| t <sub>h(SD_ST)</sub>     |                              | edge)                                  |      | 3                       | ns   |
| $t_{V(SD\_MT)}$           |                              | Slave mode (After enabling edge)       |      | 5                       | ns   |
| t con con                 | Data output valid time       | Master mode (After enabling            |      |                         | ne   |
| $t_{v(SD\_ST)}$           |                              | edge)                                  |      | 20<br>5<br>60<br>5<br>5 | ns   |

### 3.3.18 USB PD Interface Characteristics

Table 3-29-1 PD interface I/O characteristics

| Symbol     | Parameter   | Condition                         | Min. | Тур. | Max. | Unit |
|------------|-------------|-----------------------------------|------|------|------|------|
| t          | Rising time | The amplitude is between 10% and  | 300  | 430  |      | ng   |
| $t_{Rise}$ | Kising unic | 90%, and the minimum value is the | 300  | 430  |      | ns   |

|                     |                      | time under no-load condition.     |      |      |      |    |
|---------------------|----------------------|-----------------------------------|------|------|------|----|
|                     |                      | The amplitude is between 10% and  |      |      |      |    |
| $t_{\mathrm{Fall}}$ | Falling time         | 90%, and the minimum value is the | 300  | 430  |      | ns |
|                     |                      | time under no-load condition.     |      |      |      |    |
| W                   | Output voltage swing |                                   | 1.04 | 1.12 | 1.20 | V  |
| $V_{Swing}$         | (peak-to-peak)       |                                   | 1.04 | 1.12 | 1.20 | V  |

Table 3-29-2 Type-C I/O characteristics

| Symbol                  | Parameter                                                | Condition                                       | Min. | Тур. | Max.   | Unit |
|-------------------------|----------------------------------------------------------|-------------------------------------------------|------|------|--------|------|
|                         | CC min imput lavu lavul                                  | USBPD_CC_HVT=0, FT I/O input                    | 0    |      | 0.8    |      |
| $V_{CCIL}^{(1)}$        | CC pin input low level voltage                           | USBPD_CC_HVT=1, high threshold                  | 0    |      | 2.0    | V    |
|                         |                                                          | detection input                                 |      |      |        |      |
|                         |                                                          | USBPD_CC_HVT=0, FT I/O input                    | 2.0  |      | V* (2) |      |
| $V_{\text{CCIH}}^{(1)}$ | CC pin input high voltage                                | USBPD_CC_HVT=1, high threshold                  | 2.45 |      | V* (2) | V    |
|                         |                                                          | detection input                                 | 2.43 | •    |        |      |
|                         |                                                          | USBPD_CC_HVT=0, FT I/O input                    | 90   |      |        |      |
| $V_{\text{CChys}}$      | Hysteresis voltage                                       | USBPD_CC_HVT=1, high threshold                  |      | 120  |        | mV   |
|                         |                                                          | detection input                                 |      | 120  |        |      |
|                         |                                                          |                                                 |      | 80   |        | uA   |
| $I_{pu}$                | Pull-up current                                          | $Pin < V_*^{(2)}-0.6V$                          |      | 180  |        | uA   |
|                         |                                                          |                                                 |      | 330  |        | uA   |
| Rd                      | Built-in Rd pull-down resistor on CC pin (for CC1R/CC2R) | $V_{DD33} \ge 1.6V$ or external pull-up $330uA$ |      | 5.1  |        | kΩ   |

Note: 1.  $V_{CCIL}$  and  $V_{CCIH}$  corresponding to  $USBPD\_CC\_HVT=1$  are guaranteed as design parameters.

2. For CH32H417 chips,  $V^*$  is  $V_{DDIO}$ ; for CH32H416 and CH32H415 chips,  $V^*$  is  $V_{DD33}$ .

#### 3.3.19 USB 2.0 Interface Characteristics

Table 3-30 USB 2.0 interface I/O characteristics

| Symbol              | Parameter                       | Condition         | Min. | Тур. | Max. | Unit |
|---------------------|---------------------------------|-------------------|------|------|------|------|
| $V_{\mathrm{DD33}}$ | USB 2.0 operating voltage       |                   | 3.2  |      | 3.45 | V    |
| $ m V_{SE}$         | Single ended receiver threshold | $V_{DD33} = 3.3V$ | 1.2  |      | 1.9  | V    |
| $V_{OL}$            | Static output low level         |                   |      |      | 0.3  | V    |
| $V_{OH}$            | Static output high level        |                   | 2.8  |      | 3.6  | V    |
| $V_{ m HSOI}$       | High-speed idle level           |                   | -10  |      | 10   | mV   |
| $V_{HSOH}$          | High-speed data high level      |                   | 360  |      | 440  | mV   |
| $V_{HSOL}$          | High-speed data low level       |                   | -10  |      | 10   | mV   |
| $R_{USBPU}$         | USB pin pull-up resistor        |                   | 1.3  | 1.5  | 1.8  | kΩ   |
| R <sub>USBPD</sub>  | USB pin pull-down resistor      |                   | 13   | 15   | 18   | kΩ   |
| V <sub>BC_REF</sub> | BC CMP reference voltage        |                   |      | 0.4  |      | V    |
| V <sub>BC_SRC</sub> | BC protocol output voltage      |                   |      | 0.6  |      | V    |

#### 3.3.20 USB 3.2 Gen1 Interface Characteristics

The CH32H417 complies with the features of the USB 3.2 Gen1 specification, for more information please refer to the relevant protocol specification.

#### 3.3.21 SerDes Interface Characteristics

Table 3-31 SerDes interface I/O characteristics

| Symbol                      | Parameter                                             | Condition                               | Min. | Тур.                      | Max. | Unit      |
|-----------------------------|-------------------------------------------------------|-----------------------------------------|------|---------------------------|------|-----------|
| $V_{\mathrm{DD33}}$         | SerDes operating voltage                              |                                         | 3.2  |                           | 3.45 | V         |
|                             |                                                       | Short distance                          | 0.5  |                           | 1.5  |           |
| $T_{SERDRAT}$               | Data rate                                             | 100m Class 6 differential network cable |      | 0.5                       |      | Gb/s      |
|                             | Differential transmission                             | $TX_OUTPUT_SWING[1:0] = 00$             | 1.35 | 1.5                       | 1.65 |           |
| V <sub>TX-DIFF-</sub><br>PP | peak-to-peak voltage                                  | $TX_OUTPUT_SWING[1:0] = 01$             | 1.62 | 1.8                       | 1.98 | $oxed{V}$ |
|                             |                                                       | $TX_OUTPUT_SWING[1:0] = 10$             | 1.89 | 2.1                       | 2.31 | <b>v</b>  |
|                             | amplitude                                             | $TX_OUTPUT_SWING[1:0] = 11$             | 2.16 | 2.4                       | 2.64 |           |
|                             |                                                       | TX_DE_EMPHASIS[1:0] = 00                |      | 0                         |      |           |
| V                           | Duo annihagia anniituda                               | TX_DE_EMPHASIS[1:0] = 01                |      | 3                         |      | dB        |
| $V_{TX	ext{-DE}}$           | Pre-emphasis amplitude                                | TX_DE_EMPHASIS[1:0] = 10                |      | 6                         |      |           |
|                             |                                                       | TX_DE_EMPHASIS[1:0] = 11                |      | 9                         |      |           |
| $R_{TX}$                    | Differential output                                   |                                         |      | 100                       |      | Ω         |
|                             | impedance                                             |                                         |      |                           |      |           |
| V <sub>RX-DIFF</sub> -      | Differential reception peak-to-peak voltage amplitude |                                         | 0.15 | 0.3                       |      | V         |
| $R_{RX}$                    | Differential input impedance                          |                                         |      | 100                       |      | Ω         |
| V <sub>RX-VCM</sub>         | Receiving common-mode voltage                         |                                         |      | 0.5*<br>V <sub>DD33</sub> |      | V         |
| C <sub>AC-COUP</sub>        | AC coupling capacitance                               |                                         | 75   | 100                       | 200  | nF        |

#### 3.3.22 SDIO Interface Characteristics

Table 3-32 SDIO interface I/O characteristics

| Symbol                      | Parameter                                 | Condition | Min. | Max. | Unit |  |
|-----------------------------|-------------------------------------------|-----------|------|------|------|--|
| $f_{CK}/t_{CK}$             | Clock frequency in data transmission mode | CL≤30pF   |      | 100  | MHz  |  |
| t <sub>W(CKL)</sub>         | Clock low level time                      | CL≤30pF   | 3    |      |      |  |
| $t_{W(CKH)}$                | Clock high level time                     | CL≤30pF   | 3    |      |      |  |
| $t_{r(CK)}$                 | Rising time                               | CL≤30pF   |      | 2    | ns   |  |
| $t_{f(CK)}$                 | Falling time                              | CL≤30pF   |      | 2    |      |  |
| CMD/DAT input (Refer to CK) |                                           |           |      |      |      |  |

| $t_{ m ISU}$     | Input setup time                 | CL≤30pF  |             | 5  |       |    |
|------------------|----------------------------------|----------|-------------|----|-------|----|
| $t_{ m IH}$      | Input holding time               | CL≤30pF  |             | 1  |       | ns |
| In high-speed    | mode, CMD/DAT output (refer to   | CK)      |             |    |       |    |
| t <sub>OV</sub>  | Output valid time                | CI <20nE | Master mode |    | 3     |    |
| tov              | Output valid time                | CL≤30pF  | Slave mode  |    | 9     | ns |
| t <sub>OH</sub>  | Output holding time              | CL≤30pF  |             | 10 |       |    |
| In default mod   | de, CMD/DAT output (refer to CK) |          |             |    |       |    |
| t                | Output valid default time        | CL≤30pF  | Master mode |    | 4     |    |
| $t_{ m OVD}$     | Output vand default time         | CL_30pr  | Slave mode  |    | 10 ns | ns |
| t <sub>OHD</sub> | Output holding default time      | CL≤30pF  |             | 10 |       |    |

#### 3.3.23 SDMMC Interface Characteristics

Figure 3-14 SD high-speed mode timing diagram



Figure 3-15 SD default mode timing diagram



Table 3-33 SDMMC interface characteristics

|   | Symbol          | Parameter                            | Condition                      | Min. | Max. | Unit |
|---|-----------------|--------------------------------------|--------------------------------|------|------|------|
| Ī | £ /4            | Clock frequency in data transmission | CL≤30pF                        |      | 100  | MHz  |
|   | $f_{CK}/t_{CK}$ | mode                                 | $CL \le 10pF, V_{DD18} = 1.8V$ |      | 200  | MHz  |

| tw (CKL)            | Clock low level time               | CL≤10pF     |             | 2.2 |     |     |
|---------------------|------------------------------------|-------------|-------------|-----|-----|-----|
| tw (CKH)            | Clock high level time              | CL≤10pF     |             | 2,2 |     | *** |
| $t_{r (CK)}$        | Rising time                        | CL≤10pF     |             |     | 1.2 | ns  |
| t <sub>f (CK)</sub> | Falling time                       | CL≤10pF     |             |     | 1.2 |     |
| CMD/DAT inj         | CMD/DAT input (Refer to CK)        |             |             |     |     |     |
| $t_{ m ISU}$        | Input setup time                   | CL≤10pF     |             | 0.4 |     |     |
| $t_{ m IH}$         | Input holding time                 | CL≤10pF     |             | 0.4 |     | ns  |
| In high-speed       | mode, CMD/DAT output (refer to CK) |             |             |     |     |     |
| _                   | 0 ( ) ( ) ( )                      | Master mode |             | 1.2 |     |     |
| $t_{OV}$            | Output valid time                  | CL≤10pF     | Slave mode  |     | 6   | ns  |
| t <sub>OH</sub>     | Output holding time                | CL≤10pF     |             | 4.5 |     |     |
| In default mod      | le, CMD/DAT output (refer to CK).  |             |             |     |     |     |
| 4                   | Output valid default time          | CI <10-E    | Master mode |     | 1.2 | ns  |
| $t_{ m OVD}$        | Output valid default time          | CL≤10pF     | Slave mode  |     | 6   |     |
| t <sub>OHD</sub>    | Output holding default time        | CL≤10pF     |             | 4.5 |     |     |

Note: At higher clock frequency, if the recommended timing adjustment register value can't communicate stably, users need to initiate the bus sampling tuning sequence to find a better sampling point.

#### 3.3.24 UHSIF Interface Characteristics

Table 3-34 UHSIF interface characteristics

| Symbol            | Parameter                                 | Condition                        | Min. | Max. | Unit |
|-------------------|-------------------------------------------|----------------------------------|------|------|------|
| $f_{CK}/t_{CK}$   | Clock frequency in data transmission mode | $CL \le 10 pF, V_{DD18} = 1.8 V$ |      | 125  | MHz  |
| $t_{ m ISU}$      | Input setup time                          | CL≤10pF                          | 2    |      |      |
| $t_{\mathrm{IH}}$ | Input holding time                        | CL≤10pF                          | 1    |      | ns   |
| $t_{\rm OV}$      | Output valid time                         | CL≤10pF                          |      | 2    |      |
| t <sub>OH</sub>   | Output holding time                       | CL≤10pF                          | 4.5  |      | ns   |

#### 3.3.25 FSMC Characteristics

Figure 3-16 Asynchronous bus multiplexing PSRAM/NOR read operation waveform



Table 3-35 Timing of PSRAM/NOR read operations for asynchronous bus multiplexing

| Symbol                    | Parameter                                              | Min.                | Max. | Unit |
|---------------------------|--------------------------------------------------------|---------------------|------|------|
| tw(NE)                    | FSMC_NE low level time                                 | 7*t <sub>HCLK</sub> |      |      |
| t <sub>V(NOE_NE)</sub>    | FSMC_NE low to FSMC_NOE low                            | 0                   |      |      |
| tw(NOE)                   | FSMC_NOE low time                                      | 4*t <sub>HCLK</sub> |      |      |
| t <sub>h(NE_NOE)</sub>    | FSMC_NOE high to FSMC_NE high hold time                | 0                   |      |      |
| t <sub>V(A_NE)</sub>      | FSMC_NE low to FSMC_A valid                            | 0                   | 5    |      |
| t <sub>V(NADV_NE)</sub>   | FSMC_NE low to FSMC_NADV low                           | 0                   | 5    |      |
| t <sub>W(NADV)</sub>      | FSMC_NADV low time                                     | t <sub>HCLK</sub>   |      |      |
| t <sub>h(AD_NADV)</sub>   | FSMC_AD (address) valid hold time after FSMC_NADV high | 2*t <sub>HCLK</sub> |      | ns   |
| t <sub>h(A_NOE)</sub>     | Address hold time after FSMC_NOE high                  | 0                   |      |      |
| t <sub>h(BL_NOE)</sub>    | FSMC_BL hold time after FSMC_NOE high                  | 0                   |      |      |
| t <sub>V(BL_NE)</sub>     | FSMC_NE low to FSMC_BL valid                           | 0                   | 5    |      |
| t <sub>SU(DATA_NE)</sub>  | Data to FSMC_NE high build time                        | 3*t <sub>HCLK</sub> |      |      |
| t <sub>SU(DATA_NOE)</sub> | Data to FSMC_NOE high build time                       | 3*t <sub>HCLK</sub> |      |      |
| t <sub>h(DATA_NE)</sub>   | Data hold time after FSMC_NE high                      | 0                   |      |      |
| t <sub>h(DATA_NOE)</sub>  | Data hold time after FSMC_NOE high                     | 0                   |      |      |

FSMC\_NE FSMC\_NOE - t<sub>v(NWE\_NE)</sub>--t<sub>w(NWE)</sub>t<sub>h(NE\_NWE)</sub> FSMC\_NWE t<sub>v(A\_NE)</sub>  $t_{h(A\_NWE)}$ FSMC\_A[25:16] Address -t<sub>v(BL\_NE)</sub>  $t_{h(BL\_NWE)}$ FSMC\_NBL[1:0]  $t_{v(DATA\_NADV)}$  $\mathsf{t}_{\mathsf{h}(\mathsf{DATA}_{\mathsf{NWE}})}$ Address Data FSMC\_AD[15:0]  $t_{v(NADV\_NE)}$ -t<sub>h(AD\_NADV)</sub> -tw(NADV)-FSMC\_NADV

Figure 3-17 Asynchronous bus multiplexing PSRAM/NOR write operation waveform

Table 3-36 Timing of PSRAM/NOR write operations for asynchronous bus multiplexing

| Symbol                   | Parameter                                              | Min.                | Max. | Unit |
|--------------------------|--------------------------------------------------------|---------------------|------|------|
| t <sub>W(NE)</sub>       | FSMC_NE low level time                                 | 5*t <sub>HCLK</sub> |      |      |
| $t_{V(NEW\_NE)}$         | FSMC_NE low to FSMC_NWE low                            | 3*t <sub>HCLK</sub> |      |      |
| $t_{W(NWE)}$             | FSMC_NWE low time                                      | 2*t <sub>HCLK</sub> |      |      |
| $t_{h(NE\_NWE)}$         | FSMC_NWE high to FSMC_NE high hold time                | t <sub>HCLK</sub>   |      |      |
| t <sub>V(A_NE)</sub>     | FSMC_NE low to FSMC_A valid                            | 0                   | 5    |      |
| t <sub>V(NADV_NE)</sub>  | FSMC_NE low to FSMC_NADV low                           | 0                   | 5    |      |
| t <sub>W(NADV)</sub>     | FSMC_NADV low time                                     | t <sub>HCLK</sub>   |      | ns   |
| $t_{h(AD\_NADV)}$        | FSMC_AD (address) valid hold time after FSMC_NADV high | 2*t <sub>HCLK</sub> |      |      |
| t <sub>h(A_NWE)</sub>    | Address hold time after FSMC_NWE high                  | t <sub>HCLK</sub>   |      |      |
| t <sub>V(BL_NE)</sub>    | FSMC_NE low to FSMC_BL valid                           | 0                   | 5    |      |
| t <sub>h(BL_NWE)</sub>   | FSMC_BL hold time after FSMC_NWE high                  | t <sub>HCLK</sub>   |      |      |
| tv(DATA_NADV)            | FSMC_NADV high to data hold time                       | 2*t <sub>HCLK</sub> |      |      |
| t <sub>h(DATA_NWE)</sub> | Data hold time after FSMC_NWE high                     | t <sub>HCLK</sub>   |      |      |

-t<sub>w(CLK)</sub> -FSMC\_CLK -t<sub>d(CLKL\_NEL)</sub> t<sub>d(CLKH\_NEH)</sub> FSMC\_NE t<sub>d(CLKL\_NADVL)</sub>. t<sub>d(CLKL NADVH)</sub> FSMC\_NADV t<sub>d(CLKH\_AV)</sub>t<sub>d(CLKL AV)</sub> Address FSMC\_A[25:16]  $\mathsf{t}_{\mathsf{d}(\mathsf{CLKL}_{\mathsf{NOEL}})}$  $t_{d(CLKH\_NOEH)}$ FSMC\_NOE t<sub>d(CLKL\_ADIV)</sub>  $\mathsf{t}_{\mathsf{d}(\mathsf{CLKL\_ADV})}$ -t<sub>SU(ADV\_CLKH)</sub> t<sub>h(CLKH\_ADV)</sub> Data2 Address[15:0] Data1 FSMC\_AD[15:0] t<sub>h(CLKH\_NWAITV)</sub> t<sub>SU(NWAITV\_CLKH)</sub> FSMC NWAIT WAITCFG=1b, WAITPOL+0b t<sub>h(CLKH\_NWAITV)</sub> t<sub>SU(NWAITV\_CLKH)</sub> FSMC NWAIT WAITCFG=0b, WAITPOL+0b

Figure 3-18 Synchronous bus multiplexing NOR/PSRAM read waveforms

Table 3-37 Synchronous bus multiplexing NOR/PSRAM read timing

| Symbol                      | Parameter                                     | Min.                  | Max.                  | Unit |
|-----------------------------|-----------------------------------------------|-----------------------|-----------------------|------|
| $t_{W(CLK)}$                | FSMC_CLK period                               | 2*t <sub>HCLK</sub>   |                       |      |
| $t_{d(CLKL\_NEL)}$          | FSMC_CLK low to FSMC_NE low                   | 0                     | 5                     |      |
| t <sub>d(CLKH_NEH)</sub>    | FSMC_CLK high to FSMC_NE high                 | 0.5*t <sub>HCLK</sub> | 0.5*t <sub>HCLK</sub> |      |
| $t_{d(CLKL\_NADVL)}$        | FSMC_CLK low to FSMC_NADV low                 | 0                     | 5                     |      |
| t <sub>d(CLKL_NADVH)</sub>  | FSMC_CLK low to FSMC_NADV high                | 0                     | 5                     |      |
| t <sub>d(CLKL_AV)</sub>     | FSMC_CLK low to FSMC_Ax valid (x = 1625)      | 0                     | 5                     |      |
| t <sub>d(CLKH_AIV)</sub>    | FSMC_CLK high to FSMC_Ax invalid (x = 1625)   | 0                     | 5                     |      |
| t <sub>d(CLKL_NOEL)</sub>   | FSMC_CLK low to FSMC_NOE low                  | 2*t <sub>HCLK</sub>   |                       | ns   |
| t <sub>d(CLKH_NOEH)</sub>   | FSMC_CLK high to FSMC_NOE high                | t <sub>HCLK</sub>     |                       |      |
| $t_{d(CLKL\_ADV)}$          | FSMC_CLK low to FSMC_AD[15:0] valid           | 0                     | 5                     |      |
| t <sub>d(CLKL_ADIV)</sub>   | FSMC_CLK low to FSMC_AD[15:0] invalid         | 0                     | 5                     |      |
| t <sub>SU(ADV_CLKH)</sub>   | FSMC_AD[15:0] valid data before FSMC_CLK high | 8                     |                       |      |
| t <sub>h(CLKH_ADV)</sub>    | FSMC_AD[15:0] valid data after FSMC_CLK high  | 8                     |                       |      |
| tsu(nwaitv_clkh)            | FSMC_NWAIT valid before FSMC_CLK high         | 6                     |                       |      |
| t <sub>h(CLKH_NWAITV)</sub> | FSMC_NWAIT valid after FSMC_CLK high          | 2                     |                       |      |



Figure 3-19 Synchronous bus multiplexing PSRAM write waveforms

Table 3-38 Synchronous bus multiplexing PSRAM write timing

| Symbol                       | Parameter                                   | Min.                  | Max.                  | Unit |
|------------------------------|---------------------------------------------|-----------------------|-----------------------|------|
| t <sub>W(CLK)</sub>          | FSMC_CLK period                             | 2*t <sub>HCLK</sub>   |                       |      |
| $t_{d(\mathrm{CLKL\_NEL})}$  | FSMC_CLK low to FSMC_NE low                 | 0                     | 5                     |      |
| t <sub>d(CLKH_NEH)</sub>     | FSMC_CLK high to FSMC_NE high               | 0.5*t <sub>HCLK</sub> | 0.5*t <sub>HCLK</sub> |      |
| t <sub>d(CLKL_NADVL)</sub>   | FSMC_CLK low to FSMC_NADV low               | 0                     | 5                     |      |
| t <sub>d(CLKL_NADVH)</sub>   | FSMC_CLK low to FSMC_NADV high              | 0                     | 5                     |      |
| t <sub>d(CLKL_AV)</sub>      | FSMC_CLK low to FSMC_Ax valid (x = 1625)    | 0                     | 5                     |      |
| t <sub>d(CLKH_AIV)</sub>     | FSMC_CLK high to FSMC_Ax invalid (x = 1625) | 0                     | 5                     |      |
| t <sub>d(CLKL_NWEL)</sub>    | FSMC_CLK low to FSMC_NWE low                | 0                     |                       | ns   |
| t <sub>d(CLKH_NWEH)</sub>    | FSMC_CLK high to FSMC_NWE high              | 0                     |                       |      |
| $t_{d(CLKL\_ADV)}$           | FSMC_CLK low to FSMC_AD[15:0] valid         | 0                     | 5                     |      |
| $t_{d(CLKL\_ADIV)}$          | FSMC_CLK low to FSMC_AD[15:0] invalid       | 0                     | 5                     |      |
| t <sub>d(CLKL_DATA)</sub>    | FSMC_AD[15:0] valid after FSMC_CLK low      | 2                     |                       |      |
| t <sub>SU(NWAITV_CLKH)</sub> | FSMC_NWAIT valid before FSMC_CLK high       | 6                     |                       |      |
| t <sub>h(CLKH_NWAITV)</sub>  | FSMC_NWAIT valid after FSMC_CLK high        | 2                     |                       |      |
| t <sub>d(CLKL_NBLH)</sub>    | FSMC_CLK low to FSMC_NBL high               | 2                     |                       |      |

#### NAND Controller Waveforms and Timing

Test conditions: NAND operation area, 16-bit data width selected, ECC calculation circuitry enabled, 512-byte page size, other timing configured to set registers FSMC\_PCR2 = 0x0002005E, FSMC\_PMEM2 = 0x01020301, FSMC\_PATT2 = 0x01020301.

Figure 3-20 NAND controller read operation waveform



Figure 3-21 NAND controller write operation waveform



Figure 3-22 Waveforms of NAND controller read operations in general-purpose memory space



Figure 3-23 Waveforms of NAND controller write operations in general-purpose memory space



Table 3-39 Timing characteristics of NAND flash read and write cycles

| Symbol                  | Parameter                                            | Min.                | Max. | Unit |
|-------------------------|------------------------------------------------------|---------------------|------|------|
| t <sub>d(D-NEW)</sub>   | FSMC_NWE high before to FSMC_D[31:0] data valid      | 4*t <sub>HCLK</sub> |      |      |
| t <sub>w(NOE)</sub>     | FSMC_NOE low time                                    | 4*t <sub>HCLK</sub> |      |      |
| t <sub>su(D-NOE)</sub>  | FSMC_NOE high before to FSMC_D[31:0] data valid      | 20                  |      |      |
| t <sub>h(NOE-D)</sub>   | FSMC_NOE high followed by to FSMC_D[31:0] data valid | 15                  |      |      |
| $t_{w(NWE)}$            | FSMC_NWE low time                                    | 4*t <sub>HCLK</sub> |      |      |
| t <sub>v(NWE-D)</sub>   | FSMC_NWE low to FSMC_D[31:0] data valid              | 0                   |      | ns   |
| t <sub>h(NWE-D)</sub>   | FSMC_NWE high to FSMC_D[31:0] data invalid           | 2*t <sub>HCLK</sub> |      |      |
| $t_{d(ALE-NWE)}$        | FSMC_NWE low before to FSMC_ALE valid                | 2*t <sub>HCLK</sub> |      |      |
| $t_{h(NWE-ALE)}$        | FSMC_NWE high to FSMC_ALE invalid                    | 2*t <sub>HCLK</sub> |      |      |
| t <sub>d(ALE-NOE)</sub> | FSMC_NOE low before to FSMC_ALE valid                | 2*t <sub>HCLK</sub> |      |      |
| t <sub>h(NOE-ALE)</sub> | FSMC_NOE high to FSMC_ALE invalid                    | 4*t <sub>HCLK</sub> |      |      |

#### 3.3.26 SDRAM Characteristics

Figure 3-24 SDRAM read operation waveform (CL = 1)



Table 3-40 SDRAM read operation timing

| Symbol                       | Parameter                   | Min.                   | Max.                   | Unit        |
|------------------------------|-----------------------------|------------------------|------------------------|-------------|
| $t_{W(SDCLK)}$               | FMC_SDCLK period            | t <sub>HCLK</sub> -0.5 | t <sub>HCLK</sub> +0.5 |             |
| t <sub>SU(SDCLKH_DATA)</sub> | Data input setup time       | 3.5                    |                        |             |
| $t_{h(SDCLKH\_DATA)}$        | Data input holding time     | 1.5                    |                        |             |
| $t_{d(SDCLKL\_ADD)}$         | Address valid time          |                        | 4                      |             |
| $t_{d(SDCLKL\_SDNE)}$        | Chip selection valid time   |                        | 1                      | <b>12</b> G |
| $t_{h(SDCLKL\_SDNE)}$        | Chip selection holding time | 0                      |                        | ns          |
| $t_{d(SDCLKL\_SDNRAS)}$      | SDNRAS valid time           |                        | 1                      |             |
| $t_{h(SDCLKL\_SDNRAS)}$      | SDNRAS holding time         | 0                      |                        |             |
| $t_{d(SDCLKL\_SDNCAS)}$      | SDNCAS valid time           |                        | 1                      |             |
| $t_{h(SDCLKL\_SDNCAS)}$      | SDNCAS holding time         | 0                      |                        |             |

Table 3-41 LPSDR SDRAM read operation timing

|                              | 1 8                     |                        |                        |            |
|------------------------------|-------------------------|------------------------|------------------------|------------|
| Symbol                       | Parameter               | Min.                   | Max.                   | Unit       |
| $t_{W(SDCLK)}$               | FMC_SDCLK period        | t <sub>HCLK</sub> -0.5 | t <sub>HCLK</sub> +0.5 |            |
| t <sub>SU(SDCLKH_DATA)</sub> | Data input setup time   | 3.0                    |                        | <b>n</b> a |
| $t_{h(SDCLKH\_DATA)}$        | Data input holding time | 1.5                    |                        | ns         |
| $t_{d(SDCLKL\_ADD)}$         | Address valid time      |                        | 3.5                    |            |

| $t_{d(SDCLKL\_SDNE)}$         | Chip selection valid time   |   | 1 |  |
|-------------------------------|-----------------------------|---|---|--|
| $t_{h(SDCLKL\_SDNE)}$         | Chip selection holding time | 0 |   |  |
| $t_{d(SDCLKL\_SDNRAS)}$       | SDNRAS valid time           |   | 1 |  |
| t <sub>h(SDCLKL_SDNRAS)</sub> | SDNRAS holding time         | 0 |   |  |
| t <sub>d(SDCLKL_SDNCAS)</sub> | SDNCAS valid time           |   | 1 |  |
| $t_{h(SDCLKL\_SDNCAS)}$       | SDNCAS holding time         | 0 |   |  |

FSMC\_SDCLK-\_td(SDCLKL\_AddC) th(SDCLKL\_AddR) td(SDCLKL\_AddR)-Coln Row n Col1 Col2 Coli FMC\_A[12:0] th(ISDCLKL\_AddC) -td(SDCLKL\_SNDE) FSMC\_SDNE[1:0] td(SDCLKL\_NRAS) th(SDCLKL SNDE) th(SDCLKL\_NRAS) FMC\_SDNRAS th(SDCLKL\_NCAS) -td(SDCLkL\_NCAS) FMC\_SDNCAS--th(SDCLKL\_NCAS) td(SDCLKL\_NWE) FMC\_SDNWE--td(SD¢LKL\_Data) Data1 i Data2 Datai Datan FMC\_D[31:0] th(SDCLKL\_Data) FMC\_NB[3:0] td(SDCLKL\_NBL)

Figure 3-25 SDRAM write operation waveform

Table 3-42 SDRAM write operation timing

| Symbol                  | Parameter                   | Min.                   | Max.                   | Unit       |
|-------------------------|-----------------------------|------------------------|------------------------|------------|
| tw(SDCLK)               | FMC_SDCLK period            | t <sub>HCLK</sub> -0.5 | t <sub>HCLK</sub> +0.5 |            |
| tsu(sdclkl_data)        | Data output valid time      |                        | 2                      |            |
| $t_{h(SDCLKL\_DATA)}$   | Data output holding time    | 0.5                    |                        |            |
| $t_{d(SDCLKL\_ADD)}$    | Address valid time          |                        | 4                      |            |
| $t_{d(SDCLKL\_SDNWE)}$  | SDNWE valid time            |                        | 1                      | <b>n</b> a |
| $t_{h(SDCLKL\_SDNWE)}$  | SDNWE holding time          | 0                      |                        | ns         |
| $t_{d(SDCLKL\_SDNE)}$   | Chip selection valid time   |                        | 1                      |            |
| $t_{h(SDCLKL\_SDNE)}$   | Chip selection holding time | 0                      |                        |            |
| $t_{d(SDCLKL\_SDNRAS)}$ | SDNRAS valid time           |                        | 1                      |            |
| $t_{h(SDCLKL\_SDNRAS)}$ | SDNRAS holding time         | 0                      |                        |            |

| t <sub>d</sub> (SDCLKL_SDNCAS) | SDNCAS valid time   |   | 1 |  |
|--------------------------------|---------------------|---|---|--|
| $t_{h(SDCLKL\_SDNCAS)}$        | SDNCAS holding time | 0 |   |  |

Table 3-43 LPSDR SDRAM write operation timing

| Symbol                         | Parameter                   | Min.                   | Max.                   | Unit |
|--------------------------------|-----------------------------|------------------------|------------------------|------|
| tw(SDCLK)                      | FMC_SDCLK period            | t <sub>HCLK</sub> -0.5 | t <sub>HCLK</sub> +0.5 |      |
| tsu(sdclkl_data)               | Data output valid time      |                        | 4                      |      |
| th(SDCLKL_DATA)                | Data output holding time    | 0                      |                        |      |
| t <sub>d</sub> (SDCLKL_ADD)    | Address valid time          |                        | 3.5                    |      |
| $t_{d(SDCLKL\_SDNWE)}$         | SDNWE valid time            |                        | 1                      |      |
| $t_{h(SDCLKL\_SDNWE)}$         | SDNWE holding time          | 0                      |                        |      |
| $t_{d(SDCLKL\_SDNE)}$          | Chip selection valid time   |                        | 1                      | ns   |
| $t_{h(SDCLKL\_SDNE)}$          | Chip selection holding time | 0                      |                        |      |
| $t_{d(SDCLKL\_SDNRAS)}$        | SDNRAS valid time           |                        | 1                      |      |
| $t_{h(SDCLKL\_SDNRAS)}$        | SDNRAS holding time         | 0                      |                        |      |
| t <sub>d</sub> (SDCLKL_SDNCAS) | SDNCAS valid time           |                        | 1                      |      |
| $t_{h(SDCLKL\_SDNCAS)}$        | SDNCAS holding time         | 0                      |                        |      |

## 3.3.27 DVP Interface Characteristics

Figure 3-26 DVP timing waveform



Table 3-44 DVP interface characteristics

| Symbol                                   | Parameter                             | Min. | Max. | Unit |
|------------------------------------------|---------------------------------------|------|------|------|
| f <sub>PixCLK</sub> /t <sub>PixCLK</sub> | Pixel clock input frequency           |      | 150  | MHz  |
| Duty <sub>(PixCLK)</sub>                 | Duty cycle of pixel clock             | 15   |      | %    |
| $t_{su(DATA)}$                           | Data setup time                       | 2.5  |      |      |
| $t_{h(DATA)}$                            | Data holding time                     | 1    |      | , ng |
| $t_{su(HSYNC)}/t_{su(VSYNC)}$            | HSYNC/VSYNC signal input setup time   | 2.5  |      | ns   |
| th(HSYNC)/th(VSYNC)                      | HSYNC/VSYNC signal input holding time | 1    |      |      |

#### 3.3.28 DVP Interface Characteristics

Figure 3-27 ETH-SMI timing waveforms



Table 3-45 SMI signaling characteristics for Ethernet MACs

| Symbol                 | Parameter & Description        |    | Тур. | Max. | Unit |
|------------------------|--------------------------------|----|------|------|------|
| $f_{MDC}/t_{MDC}$      | MDC clock frequency            |    |      | 2.5  | MHz  |
| $t_{\rm d(MDIO)}$      | Valid time for MDIO write data | 0  |      | 300  |      |
| $t_{su(MDIO)}$         | Read data setup time           | 10 |      |      | ns   |
| $t_{h(\mathrm{MDIO})}$ | Read data holding time         | 10 |      |      |      |

Figure 3-28 ETH-RGMII signal timing waveforms



Table 3-46 RGMII signaling characteristics for Ethernet MACs

| Symbol Parameter & Description                             |  | Min. | Тур. | Max. | Unit |
|------------------------------------------------------------|--|------|------|------|------|
| f <sub>TXC</sub> /t <sub>TXC</sub> TXC/RXC clock frequency |  | 7.2  | 8    | 8.8  | ns   |

| $t_{R}$                   | TXC/RXC rising time     |     |     | 2.0 |  |
|---------------------------|-------------------------|-----|-----|-----|--|
| $t_{\mathrm{F}}$          | TXC/RXC falling time    |     |     | 2.0 |  |
| $t_{su(TDATA)} \\$        | Send data setup time    | 1.2 | 2.0 |     |  |
| $t_{h\left(TDATA\right)}$ | Send data holding time  | 1.2 | 2.0 |     |  |
| $t_{su(RDATA)}$           | Input data setup time   | 1.2 | 2.0 |     |  |
| $t_{h(RDATA)}$            | Input data holding time | 1.2 | 2.0 |     |  |

## 3.3.29 12-bit ADC Characteristics

Table 3-47 ADC characteristics

| Symbol                           | Parameter                                 | Condition                 | Min.  | Тур. | Max.              | Unit        |
|----------------------------------|-------------------------------------------|---------------------------|-------|------|-------------------|-------------|
| 17                               | S                                         | $f_S < 2MHz$              | 2.7   |      | 3.6               | V           |
| $V_{ m DD33A}$                   | Supply voltage                            | $f_S \! \geq \! 2MHz$     | 3     |      | 3.6               | V           |
| V <sub>REFP</sub> <sup>(2)</sup> | Positive reference voltage                | $V_{REFP} \leq V_{DD33A}$ | 2.4   | 3.3  | 3.6               | V           |
| T                                | ADC supply current (excluding             | $ADC_LP = 0$              |       | 1.42 |                   | mA          |
| $I_{DD33A}$                      | buffer)                                   | $ADC_LP = 1$              |       | 0.37 |                   | mA          |
| T                                | ADC buffer own current                    | $ADC_LP = 0$              |       | 0.76 |                   | mA          |
| $ m I_{BUF}$                     | ADC bullet own current                    | $ADC_LP = 1$              |       | 0.19 |                   | mA          |
| $f_{ m ADC}$                     | ADC clock frequency                       |                           |       | 14   | 80                | MHz         |
| $f_S$                            | Sampling rate                             |                           | 0.06  |      | 5                 | MHz         |
|                                  |                                           | $f_{ADC} = 14MHz$         |       |      | 875               | kHz         |
| r.                               | External trices of frequency              |                           |       |      | 16                | $1/f_{ADC}$ |
| $ m f_{TRIG}$                    | External trigger frequency                | $f_{ADC} = 80MHz$         |       |      | 4.4               | MHz         |
|                                  |                                           |                           |       |      | 18                | $1/f_{ADC}$ |
| 17                               | Conversion valtage names                  | $V_{REFP} \ge V_{DDIO}$   | 0     |      | V <sub>DDIO</sub> | V           |
| $ m V_{AIN}$                     | Conversion voltage range                  | $V_{REFP} < V_{DDIO}$     | 0     |      | V <sub>REFP</sub> | V           |
| R <sub>AIN</sub>                 | External input impedance                  |                           |       |      | 50                | kΩ          |
| $R_{ADC}$                        | Sampling switch resistance                |                           |       | 0.6  | 1.5               | kΩ          |
| $C_{ADC}$                        | Internal sampling and holding capacitance |                           |       | 4.5  |                   | pF          |
| $t_{CAL}$                        | Calibration time                          | $f_{ADC} = 14MHz$         | 2     |      |                   | us          |
|                                  |                                           | $f_{ADC} = 14MHz$         |       |      | 0.143             | us          |
| $t_{\mathrm{Iat}}$               | Injection-triggered conversion delay      | $f_{ADC} = 80MHz$         |       |      | 0.025             | us          |
|                                  |                                           |                           |       |      | 2                 | $1/f_{ADC}$ |
|                                  |                                           | $f_{ADC} = 14MHz$         |       |      | 0.143             | us          |
| $t_{Iatr}$                       | Conventional trigger conversion           | $f_{ADC} = 80MHz$         |       |      | 0.025             | us          |
|                                  | delay                                     |                           |       |      | 2                 | $1/f_{ADC}$ |
|                                  |                                           | $f_{ADC} = 14MHz$         | 0.107 |      | 17.11             | us          |
|                                  | Sampling time                             |                           | 1.5   |      | 239.5             | $1/f_{ADC}$ |
| $t_{\mathrm{s}}$                 | Sampling time                             | $f_{ADC} = 80MHz$         | 0.037 |      | 2.49              | us          |
|                                  |                                           |                           | 3.5   |      | 239.5             | $1/f_{ADC}$ |
| t <sub>STAB</sub>                | Power-on time                             |                           |       |      | 1                 | us          |
|                                  | Total conversion time (including          | $f_{ADC} = 14MHz$         | 1     |      | 18                | us          |
| t <sub>CONV</sub>                | sampling time)                            |                           | 14    |      | 252               | $1/f_{ADC}$ |

| $f_{ADC} = 80MHz$ | 0.2 | 3.15 | us          |
|-------------------|-----|------|-------------|
|                   | 16  | 252  | $1/f_{ADC}$ |

Note: 1. All of the above are guaranteed by design parameters.

2.  $V_{REFP}$  external capacitance should be as close as possible, otherwise it will affect the ADC performance.

Formula: Maximum RAIN

$$R_{\scriptscriptstyle AIN} < \frac{T_{\scriptscriptstyle S}}{f_{\scriptscriptstyle ADC} \times C_{\scriptscriptstyle ADC} \times \ln 2^{\scriptscriptstyle N+2}} - R_{\scriptscriptstyle ADC}$$

The above formula is used to determine the maximum external impedance such that the error can be less than 1/4 LSB. where N=12 (indicating 12-bit resolution).

Table 3-48 Maximum  $R_{AIN}$  when  $f_{ADC} = 14MHz$ 

| T <sub>S</sub> (Period) | t <sub>S</sub> (us) | 最大 R <sub>AIN</sub> (kΩ) |
|-------------------------|---------------------|--------------------------|
| 1.5                     | 0.11                | 1.0                      |
| 3.5                     | 0.25                | 4.0                      |
| 7.5                     | 0.54                | 10.9                     |
| 13.5                    | 0.96                | 20.5                     |
| 28.5                    | 2.04                | 44.9                     |
| 41.5                    | 2.96                | 66.3                     |

Table 3-49 ADC error ( $f_{ADC} = 14MHz$ , ADC\_LP = 1)

| Symbol | Parameter                    | Condition               | Min. | Тур. | Max. | Unit |
|--------|------------------------------|-------------------------|------|------|------|------|
| ЕО     | Offset error                 | D < 101-0               |      | ±2   | ±5   |      |
| ED     | Differential nonlinear error | $R_{AIN} < 10k\Omega$ , |      | ±1   | ±4   | LSB  |
| EL     | Integral nonlinear error     | $V_{DD33A} = 3.3V$      |      | ±2   | ±4   |      |

Note: The above are guaranteed design parameters.

Table 3-50 ADC error ( $f_{ADC} = 80 \text{MHz}$ , ADC LP = 0)

| Symbol | Parameter                    | Condition              | Min. | Тур. | Max. | Unit |
|--------|------------------------------|------------------------|------|------|------|------|
| EO     | Offset error                 | D < 21-0               |      | ±3   | ±7   |      |
| ED     | Differential nonlinear error | $R_{AIN} < 2k\Omega$ , |      | ±2   | ±5   | LSB  |
| EL     | Integral nonlinear error     | $V_{\rm DD33A} = 3.3V$ |      | ±3   | ±5   |      |

Note: The above are guaranteed design parameters.

Cp indicates the parasitic capacitance on the PCB and pads (About 5pF), which may be related to the quality of the pads and PCB layout. Larger values of Cp will reduce the conversion accuracy and the solution is to reduce the f<sub>ADC</sub>

Figure 3-29 ADC typical connection diagram



Figure 3-30 Analog power supply and decoupling circuit reference



## 3.3.30 10-bit HSADC Characteristics

Table 3-51 HSADC characteristics

| Symbol                | Parameter                                 | Condition                                                | Min.          | Тур. | Max.              | Unit                 |
|-----------------------|-------------------------------------------|----------------------------------------------------------|---------------|------|-------------------|----------------------|
| $V_{\mathrm{DD33A}}$  | Supply voltage                            |                                                          | 3.0           | 3.3  | 3.6               | V                    |
| V <sub>REFP</sub> (2) | Positive reference voltage                | $V_{REFP} \leq V_{DD33A}$                                | 2.4           | 3.3  | 3.6               | V                    |
| $V_{ m DDIO}$         | I/O pin voltage when using HSADC          |                                                          | $ m V_{REFP}$ |      |                   | V                    |
| $I_{DDA}$             | Supply current                            |                                                          |               | 1.1  |                   | mA                   |
| $I_{DDIO}$            | ADC I/O pin current                       |                                                          |               | 1.8  |                   | mA                   |
| f <sub>HSADC</sub>    | ADC clock frequency                       |                                                          |               | 100  |                   | MHz                  |
| $f_S$                 | Sampling rate                             |                                                          |               | 20   |                   | MHz                  |
| T/                    | Companyion valta as mange                 | $V_{REFP} \geq V_{DDIO}$                                 | 0             |      | V <sub>DDIO</sub> | V                    |
| $ m V_{AIN}$          | Conversion voltage range                  | $V_{REFP} < V_{DDIO}$                                    | 0             |      | V <sub>REFP</sub> | V                    |
| R <sub>AIN</sub>      | External input impedance                  |                                                          |               |      | 0.4               | kΩ                   |
| R <sub>HSADC</sub>    | Sampling switch resistance                |                                                          |               | 0.1  | 0.25              | kΩ                   |
| C <sub>HSADC</sub>    | Internal sampling and holding capacitance |                                                          |               | 1.1  |                   | pF                   |
| $t_{\mathrm{CAL}}$    | Calibration time                          |                                                          |               | 1    |                   | us                   |
| $t_{\rm s}$           | Sampling time                             | $\begin{array}{cc} f_{HSADC} & = \\ 100 MHz \end{array}$ |               | 10   |                   | ns                   |
|                       |                                           |                                                          |               | 1    |                   | 1/f <sub>HSADC</sub> |

|   | $t_{STAB}$        | Power-on time                    |                      |    | 1                    | us |
|---|-------------------|----------------------------------|----------------------|----|----------------------|----|
| t | t <sub>CONV</sub> | Total conversion time (including | $f_{HSADC} = 100MHz$ | 50 |                      | ns |
|   | sampling time)    |                                  | 5                    |    | 1/f <sub>HSADC</sub> |    |

Note: 1. All of the above are guaranteed by design parameters.

2.  $V_{REFP}$  external capacitance should be as close as possible, otherwise it will affect the HSADC performance.

Formula: Maximum RAIN

$$R_{\scriptscriptstyle AIN} < \frac{T_{\scriptscriptstyle S}}{f_{\scriptscriptstyle HSADC} \times C_{\scriptscriptstyle HSADC} \times \ln 2^{\scriptscriptstyle N+2}} - R_{\scriptscriptstyle HSADC}$$

The above formula is used to determine the maximum external impedance such that the error can be less than 1/4 LSB. where N=10 (indicating 10-bit resolution).

Table 3-52 HSADC error

| Symbol | Parameter                    | Condition                | Min. | Тур. | Max. | Unit |
|--------|------------------------------|--------------------------|------|------|------|------|
| ЕО     | Offset error                 | D < 0.41-0               |      | ±4   | ±9   |      |
| ED     | Differential nonlinear error | $R_{AIN} < 0.4k\Omega$ , |      | ±2   | ±4   | LSB  |
| EL     | Integral nonlinear error     | $V_{\rm DD33A} = 3.3V$   |      | ±3   | ±4   |      |

Note: The above are guaranteed design parameters.

Cp indicates the parasitic capacitance on the PCB and pads (About 5pF), which may be related to the quality of the pads and PCB layout. Larger values of Cp will reduce the conversion accuracy and the solution is to reduce the  $f_{ADC}$ .

Figure 3-31 HSADC typical connection diagram



Figure 3-32 Analog power supply and decoupling circuit reference



## 3.3.31 DAC Characteristics

Table 3-53 DAC characteristics

| Symbol                              | Parameter                                                                                                        | Condition                                    | Min.  | Тур. | Max. | Unit |
|-------------------------------------|------------------------------------------------------------------------------------------------------------------|----------------------------------------------|-------|------|------|------|
| $V_{DD33A}$                         | Supply voltage                                                                                                   |                                              | 2.4   | 3.3  | 3.6  | V    |
| $V_{REFP}$                          | Positive reference voltage                                                                                       | $V_{REFP} \leq V_{DD33A}$                    | 2.4   | 3.3  | 3.6  | V    |
| $R_L^{(1)}$                         | Load resistance when the buffer is open                                                                          | Load resistance when the buffer is open      |       |      |      | kΩ   |
| $C_L^{(1)}$                         | Load capacitance when buffer is open                                                                             |                                              |       |      | 50   | pF   |
| V <sub>OUT_MIN</sub> <sup>(1)</sup> | D 12 1. 4 D. A. C                                                                                                |                                              | 0     |      | 8    | mV   |
| V <sub>OUT_MAX</sub> <sup>(1)</sup> | Buffer on, 12-bit DAC conversion                                                                                 | $V_{REFP} = 3.3V$                            | 3.29  |      | 3.3  | V    |
| V <sub>OUT_MIN</sub> <sup>(1)</sup> | D & W 121' DAG                                                                                                   |                                              | 0     |      | 3    | mV   |
| V <sub>OUT_MAX</sub> (1)            | Buffer off, 12-bit DAC conversion                                                                                | $V_{REFP} = 3.3V$                            | 3.295 |      | 3.3  | V    |
|                                     | No load, input value 0x800                                                                                       |                                              |       | 58   |      |      |
| T                                   | No load, when $V_{REFP} = 3.6V$ , the input va                                                                   | lue is 0xF1C.                                |       | 194  |      | 1    |
| $ m I_{VREFP}$                      | No load, when VREFP = 3.6V, the ir (worst)                                                                       | nput value is 0x555                          |       | 331  |      | uA   |
|                                     | Buffer opened without load, input value (                                                                        |                                              | 170   |      |      |      |
| _                                   | Buffer open without load, $V_{REFP} = 3.6V$ ,                                                                    |                                              |       | 150  |      | 1    |
| $ m I_{DDA}$                        | Buffer open without load, $V_{REFP} = 3.6V$ (worst)                                                              | , input value 0x555                          |       | 170  |      | uA   |
| DNL                                 | Differential nonlinear error                                                                                     |                                              |       | ±2   |      | LSB  |
| INL                                 | Integral nonlinear error                                                                                         | After offset error and gain error correction |       | ±4   |      | LSB  |
| T 1 1                               | 05                                                                                                               |                                              |       | ±3   | ±12  | mV   |
| Lose balance                        | Offset error                                                                                                     | $V_{REFP} = 3.6V$                            |       |      | ±10  | LSB  |
| Gain error                          |                                                                                                                  | DAC configured as 12-bit                     |       | ±0.4 |      | %    |
| Amplifier gain <sup>(1)</sup>       | Amplifier gain with open loop                                                                                    | 5kΩ load (max.)                              | 80    | 85   |      | dB   |
| tsettling                           | The maximum frequency of the correct DAC_OUT is obtained when the input code is a small change (from the value i | $C_{LOAD} \le 50 pF$ $R_{LOAD} \ge 5k\Omega$ |       | 3    | 4    | us   |

|               | to i+1 LSB)                                  |                             |      |     |      |
|---------------|----------------------------------------------|-----------------------------|------|-----|------|
|               | When the input code changes slightly         |                             |      |     |      |
| I Indote note | (from the value I to i+1LSB), the            | $C_{LOAD} \le 50 pF$        |      | 1   | MC/a |
| Update rate   | maximum frequency of the correct             | $R_{LOAD} \ge 5k\Omega$     |      | 1   | MS/s |
|               | DAC_OUT is obtained.                         |                             |      |     |      |
| PSRR+(1)      | Power supply rejection ratio (relative to    | Without R <sub>LOAD</sub> , | -100 | -75 | dB   |
| PSKK+(*)      | V <sub>DD33A</sub> ) (static DC measurement) | $C_{LOAD} \le 50 pF$        | -100 | -/3 | ав   |

## 3.3.32 OPA Characteristics

Table 3-54-1 OPA characteristics

| Symbol                            | Parameter                                 | Condition                                                                          | Min.                    | Тур. | Max.               | Unit |
|-----------------------------------|-------------------------------------------|------------------------------------------------------------------------------------|-------------------------|------|--------------------|------|
| V <sub>DD33A</sub>                | Supply voltage                            | Recommended not less than 2V                                                       | 1.8                     | 3.3  | 3.6                | V    |
| $ m V_{CMIR}$                     | Common-mode input voltage                 |                                                                                    | 0                       |      | V <sub>DD33A</sub> | V    |
| V <sub>IOFFSET</sub>              | Input offset voltage                      |                                                                                    |                         | ±0.2 | ±0.8               | mV   |
| $ m V_{IN\_OUT}$                  | Voltage range for channel                 | For PB0~PB1, PE8~PE9, PE11~PE12, PC2~PC3 pins                                      |                         |      | V <sub>IO18</sub>  | V    |
| * IN_001                          | inputs and outputs                        | Other OPA input/output channel pins                                                |                         |      | V <sub>DDIO</sub>  | V    |
| $I_{LOAD}$                        | Drive current                             | $R_{LOAD} = 4k\Omega$                                                              |                         |      | 900                | uA   |
| I <sub>LOAD_PGA</sub>             | PGA mode drive current                    |                                                                                    |                         |      | 500                | uA   |
| I <sub>DDOPAMP</sub>              | Current consumption                       | No load, static mode                                                               |                         | 200  |                    | uA   |
| CMRR <sup>(1)</sup>               | Common mode rejection ratio               | @1kHz                                                                              |                         | 96   |                    | dB   |
| PSRR <sup>(1)</sup>               | Power supply rejection ratio              | @1kHz                                                                              |                         | 82   |                    | dB   |
| Av <sup>(1)</sup>                 | Open loop voltage gain                    | $C_{LOAD} = 5pF$                                                                   |                         | 110  |                    | dB   |
| $G_{BW}^{(1)}$                    | Open loop gain                            | $C_{LOAD} = 5pF$                                                                   |                         | 16   |                    | MHz  |
| P <sub>M</sub> <sup>(1)</sup>     | Unit gain bandwidth                       | $C_{LOAD} = 5pF$                                                                   |                         | 75   |                    | 0    |
| $S_R^{(1)}$                       | Phase margin                              | $C_{LOAD} = 5pF$                                                                   |                         | 7    |                    | V/us |
| t <sub>WAKUP</sub> <sup>(1)</sup> | Setup time from shutdown to wake up, 0.1% | Input $V_{DD33A}/2$ ,<br>$C_{LOAD} = 50 \text{pF}$ , $R_{LOAD} = 4 \text{k}\Omega$ |                         |      | 1                  | us   |
| $R_{LOAD}$                        | Resistive load                            |                                                                                    | 4                       |      |                    | kΩ   |
| $C_{LOAD}$                        | Capacitive load                           |                                                                                    |                         |      | 50                 | pF   |
| V (2)                             | High saturation output                    | $R_{LOAD} = 4k\Omega$                                                              | V <sub>DD33A</sub> -160 |      |                    | mV   |
| V <sub>OHSAT</sub> <sup>(2)</sup> | voltage                                   | $R_{LOAD} = 20k\Omega$                                                             | V <sub>DD33A</sub> -35  |      |                    | mV   |
| V <sub>OLSAT</sub> <sup>(2)</sup> | Low saturation output                     | $R_{LOAD} = 4k\Omega$                                                              |                         |      | 3                  | mV   |
| V OLSAT                           | voltage                                   | $R_{LOAD} = 4K\Omega$ , pull-up                                                    |                         |      | 160                | mV   |

|                            |                               | $R_{LOAD} = 20k\Omega$                                                                           |      |     | 3   | mV       |
|----------------------------|-------------------------------|--------------------------------------------------------------------------------------------------|------|-----|-----|----------|
|                            |                               | $R_{LOAD} = 20k\Omega$ , pull-up                                                                 |      |     | 35  | mV       |
|                            |                               | $Gain = 8, V_{CMIR} < (V_{DD33A}/7)$                                                             | -1   |     | 1   | %        |
|                            | PGADIFx = 0,                  | $\begin{aligned} \text{Gain} &= 16,  V_{\text{CMIR}} &< \\ &(V_{\text{DD33A}}/15) \end{aligned}$ | -1   |     | 1   | %        |
| DCA.                       | in-phase PGA gain error       | $\begin{array}{lll} \text{Gain} &=& 32, & V_{CMIR} & < \\ (V_{DD33A}/31) & & & \end{array}$      | -1   |     | 1   | %        |
| PGA<br>Gain <sup>(1)</sup> |                               | $\begin{array}{lll} \text{Gain} &=& 64, & V_{CMIR} & < \\ & (V_{DD33A}/63) & & & \end{array}$    | -1.5 |     | 1.5 | %        |
|                            |                               | Gain = 8                                                                                         | -2   |     | 2   | %        |
|                            | PGADIFx = 1,                  | Gain = 16                                                                                        | -2   |     | 2   | %        |
|                            | in-phase PGA gain error       | Gain = 32                                                                                        | -2   |     | 2   | %        |
|                            |                               | Gain = 64                                                                                        | -2.5 |     | 2.5 | %        |
| Delta R                    | Absolute change in resistance |                                                                                                  | -15  |     | 15  | %        |
| eN <sup>(1)</sup>          | Equivalent input voltage      | $R_{LOAD} = 4k\Omega@1kHz$                                                                       |      | 100 |     | nV/      |
| env                        | noise                         | $R_{LOAD} = 20k\Omega@1kHz$                                                                      |      | 60  |     | sqrt(Hz) |

Table 3-54-2 OPA characteristics (High-speed mode)

| Symbol                | Parameter                    | Condition                                     | Min. | Тур. | Max.              | Unit |
|-----------------------|------------------------------|-----------------------------------------------|------|------|-------------------|------|
| $V_{DD33A}$           | Supply voltage               | Recommended not less than 2V                  | 1.8  | 3.3  | 3.6               | V    |
| $V_{CMIR}$            | Common-mode input voltage    |                                               | 0    |      | $V_{DD33A}$       | V    |
| V <sub>IOFFSET</sub>  | Input offset voltage         |                                               |      | ±3   | ±12               | mV   |
| V                     | Voltage range for            | For PB0~PB1, PE8~PE9, PE11~PE12, PC2~PC3 pins |      |      | V <sub>IO18</sub> | V    |
| V <sub>IN_OUT</sub>   | channel inputs and outputs   | Other OPA input/output channel pins           |      |      | V <sub>DDIO</sub> | V    |
| $I_{LOAD}$            | Drive current                | $R_{LOAD} = 4k\Omega$                         |      |      | 900               | uA   |
| I <sub>LOAD_PGA</sub> | PGA mode drive current       |                                               |      |      | 500               | uA   |
| $I_{ m DDOPAMP}$      | Current consumption          | No load, static mode                          |      | 450  |                   | uA   |
| CMRR <sup>(1)</sup>   | Common mode rejection ratio  | @1kHz                                         |      | 96   |                   | dB   |
| PSRR <sup>(1)</sup>   | Power supply rejection ratio | @1kHz                                         |      | 82   |                   | dB   |
| Av <sup>(1)</sup>     | Open loop voltage gain       | $C_{LOAD} = 5pF$                              |      | 110  |                   | dB   |
| $G_{BW}^{(1)}$        | Open loop gain               | $C_{LOAD} = 5pF$                              |      | 28   |                   | MHz  |

<sup>2.</sup> Load current will limit saturated output voltage.

| $P_{M}^{(1)}$                     | Unit gain bandwidth                       | $C_{LOAD} = 5pF$                                                                                     |                             | 80  |     | 0        |
|-----------------------------------|-------------------------------------------|------------------------------------------------------------------------------------------------------|-----------------------------|-----|-----|----------|
| $S_R^{(1)}$                       | Phase margin                              | $C_{LOAD} = 5pF$                                                                                     |                             | 25  |     | V/us     |
| $t_{WAKUP}^{(1)}$                 | Setup time from shutdown to wake up, 0.1% | Input $V_{DD33A}/2$ ,<br>$C_{LOAD} = 50 \text{pF}$ , $R_{LOAD} = 4 \text{k}\Omega$                   |                             |     | 1   | us       |
| $R_{\text{LOAD}}$                 | Resistive load                            |                                                                                                      | 4                           |     |     | kΩ       |
| $C_{LOAD}$                        | Capacitive load                           |                                                                                                      |                             |     | 50  | pF       |
| V <sub>OHSAT</sub> <sup>(2)</sup> | High saturation output voltage            | $R_{LOAD} = 4k\Omega$                                                                                | V <sub>DD33A</sub> -16<br>0 |     |     | mV       |
|                                   | output voltage                            | $R_{LOAD} = 20k\Omega$                                                                               | $V_{DD33A}$ -35             |     |     | mV       |
|                                   |                                           | $R_{LOAD} = 4k\Omega$                                                                                |                             |     | 3   | mV       |
| V <sub>OLSAT</sub> <sup>(2)</sup> | Low saturation                            | $R_{LOAD} = 4K\Omega$ , pull up                                                                      |                             |     | 160 | mV       |
| V OLSAT`                          | output voltage                            | $R_{LOAD} = 20k\Omega$                                                                               |                             |     | 3   | mV       |
|                                   |                                           | $R_{LOAD} = 20k\Omega$ , pull up                                                                     |                             |     | 35  | mV       |
|                                   |                                           | $Gain = 8, V_{CMIR} < (V_{DD33A}/7)$                                                                 | -1                          |     | 1   | %        |
|                                   |                                           | $\begin{array}{lll} \text{Gain} &=& 16, & V_{\text{CMIR}} & < \\ & & & & & & & & \\ & & & & & & & &$ | -1                          |     | 1   | %        |
| DC A                              | Internal in-phase PGA gain error          | $\begin{array}{lll} \text{Gain} &=& 32, & V_{\text{CMIR}} & < \\ & & & & & & & & \\ & & & & & & & &$ | -1                          |     | 1   | %        |
| PGA<br>Gain <sup>(1)</sup>        |                                           | $\begin{aligned} \text{Gain} &= 64,  V_{\text{CMIR}} &< \\ &(V_{\text{DD33A}}/63) \end{aligned}$     | -1.5                        |     | 1.5 | %        |
|                                   |                                           | Gain = 8                                                                                             | -2                          |     | 2   | %        |
|                                   | Differential PGA                          | Gain = 16                                                                                            | -2                          |     | 2   | %        |
|                                   | gain error                                | Gain = 32                                                                                            | -2                          |     | 2   | %        |
|                                   |                                           | Gain = 64                                                                                            | -2.5                        |     | 2.5 | %        |
| Delta R                           | Absolute change in resistance             |                                                                                                      | -15                         |     | 15  | %        |
| eN <sup>(1)</sup>                 | Equivalent input                          | $R_{LOAD} = 4k\Omega@1kHz$                                                                           |                             | 100 |     | nV/      |
| en                                | voltage noise                             | $R_{LOAD} = 20k\Omega@1kHz$                                                                          |                             | 60  |     | sqrt(Hz) |

2. Load current will limit saturated output voltage.

## 3.3.33 CMP Characteristics

Table 3-55 CMP characteristics

| Symbol               | Parameter                  | Condition                               | Min. | Тур. | Max.               | Unit |
|----------------------|----------------------------|-----------------------------------------|------|------|--------------------|------|
| $V_{ m DD33A}$       | Supply voltage             | Recommended not less than 2V            | 1.8  | 3.3  | 3.6                | V    |
| V <sub>CMIR</sub>    | Common mode input voltage  |                                         | 0    |      | V <sub>DD33A</sub> | V    |
| V <sub>IOFFSET</sub> | Input offset voltage       |                                         |      | ±3   | ±12                | mV   |
|                      | Voltage range for          | For PB0~PB1 pin                         |      |      | V <sub>IO18</sub>  | V    |
| V <sub>IN_OUT</sub>  | channel inputs and outputs | Other CMP input and output channel pins |      |      | V <sub>DDIO</sub>  | V    |

| I <sub>DDOPAMP</sub>           | Current consumption                                |             | 40 | uA  |
|--------------------------------|----------------------------------------------------|-------------|----|-----|
|                                |                                                    | HYPSEL = 00 | 0  |     |
| V (1)                          | HYPSEL = 01                                        | 10          |    |     |
| V hys <sup>(1)</sup>           | V <sub>hys</sub> <sup>(1)</sup> Hysteresis voltage | HYPSEL = 10 | 20 | mV  |
|                                |                                                    | HYPSEL = 11 | 30 |     |
|                                | Comparator delay,                                  |             |    |     |
| $t_{D}^{(1)}$                  | V <sub>INP</sub> from                              | 0 V V       | 20 | *** |
| $(V_{\rm INN}-100{\rm mV})$ to | $0 \le V_{INN} \le V_{DD33A}$                      | 20          | ns |     |
|                                | (V <sub>INN</sub> +100mV) change                   |             |    |     |

## **3.3.34** Temperature Sensor Characteristics

Table 3-56 TS characteristics

| Symbol           | Parameter                                        | Condition         | Min. | Тур. | Max. | Unit  |
|------------------|--------------------------------------------------|-------------------|------|------|------|-------|
| $R_{TS}$         | Temperature sensor measuring range               |                   | -40  |      | 85   | °C    |
| A <sub>TSC</sub> | Measurement errors in temperature sensors        |                   |      | ±12  |      | °C    |
| Avg_Slope        | Average slope (negative temperature coefficient) |                   | 3.8  | 4.3  | 4.8  | mV/°C |
| V <sub>25</sub>  | Voltage at 25°C                                  |                   | 1.34 | 1.40 | 1.46 | V     |
| $T_{S\_temp}$    | ADC sampling time when reading temperature       | $f_{ADC} = 14MHz$ |      |      | 17.1 | us    |

# **Chapter 4 Package and Ordering Information**

# **Packages**

| Package Form | Body Size   | Pin 1  | Pitch   | Package Description       | Order Model  |
|--------------|-------------|--------|---------|---------------------------|--------------|
| QFN128       | 12.3*12.3mm | 0.35mm | 13.8mil | Quad Flat No-Lead Package | CH32H417QEU6 |
| QFN88        | 10*10mm     | 0.4mm  | 15.7mil | Quad Flat No-Lead Package | CH32H417MEU6 |
| QFN68        | 8*8mm       | 0.4mm  | 15.7mil | Quad Flat No-Lead Package | CH32H417WEU6 |
| QFN60X6      | 6*6mm       | 0.35mm | 13.8mil | Quad Flat No-Lead Package | CH32H416RDU6 |
| QFN60X6      | 6*6mm       | 0.35mm | 13.8mil | Quad Flat No-Lead Package | CH32H415REU6 |

Note: All dimensions are in millimeters. The pin center spacing values are nominal values, with no error. Other than that, the dimensional error is not greater than the greater of  $\pm 0.2$ mm or 10%.

## 4.1 QFN128 package



## 4.2 QFN88 package



## 4.3 QFN68 package



## 4.4 QFN60X6 package



T

303

R

# **Series Product Naming Rules**

Example: CH32 V
Product Series

F = Arm core, general-purpose MCU

V = QingKe RISC-V core, general-purpose MCU

L = QingKe RISC-V core, low-power MCU

X = QingKe RISC-V core, dedicated or special peripheral MCU

M = QingKe RISC-V core, Built-in gate drive motor MCU

H = QingKe RISC-V core, high-performance MCU

Product type (\*)+Product sub-series (\*\*)

| Product type                                        | Product sub-series                            |
|-----------------------------------------------------|-----------------------------------------------|
| 0 = Value version, main frequency                   | 06 = 64K Flash multi-function general-purpose |
| <=48M                                               | type, OPA, dual-purpose, TKey                 |
| ~-48IVI                                             | 07 = Basic motor application type, OPA+CMP    |
| 1 = Basic version, main frequency                   | 03 = Connected, USB                           |
| <=100M                                              | 05 = Connected, USB HS, CAN                   |
| 2 = Enhanced version, main                          | 07 = Interconnected, USB HS, CAN, Ethernet,   |
| frequency <=200M                                    | SDIO, FSMC                                    |
| 3 = Hardware floating point,                        | 08 = Wireless, BLE5.x, CAN, USB, Ethernet     |
| medium and large capacity                           | 17 = Interconnected, USB HS, CAN, Ethernet    |
| <480KB                                              | (Built-in PHY), SDIO                          |
|                                                     | 15 = Interconnected, USB HS, HSADC            |
| 4 - Handryone floating naint lance                  | 15 = Interconnected, USB HS, HSADC, SDMMC     |
| 4 = Hardware floating point, large capacity >=480KB | 17 = Interconnected, USB SS, SerDes, HSADC,   |
|                                                     | UHSIF, SDIO, DVP, SDMMC, Ethernet (Built-in   |
|                                                     | PHY)                                          |

#### Pin number

| J = 8 pin  | D = 12 pin | A = 16 pin  | F = 20 pin  | E = 24 pin     |
|------------|------------|-------------|-------------|----------------|
| G = 28 pin | K = 32 pin | T = 36 pin  | C = 48 pin  | R = 60&64  pin |
| W = 68 pin | M = 88 pin | V = 100 pin | Q = 128 pin | Z = 144  pin   |

#### Flash memory capacity

4 = 16 K Flash memory 6 = 32 K Flash memory 7 = 48 K Flash memory 8 = 64 K Flash memory 6 = 256 K Flash memory

#### Package

| T = LQFP | U = QFN | R = QSOP | P = TSSOP | M = SOP |
|----------|---------|----------|-----------|---------|
|          |         |          |           |         |

## Temperature range

 $6 = -40^{\circ}\text{C} \sim 85^{\circ}\text{C}$ 

 $7 = -40^{\circ}\text{C} \sim 105^{\circ}\text{C}$ 

$$3 = -40^{\circ}\text{C} \sim 125^{\circ}\text{C}$$

$$D=\text{-}40^{\circ}\text{C}{\sim}150^{\circ}\text{C}$$