### OREGON STATE UNIVERSITY

# CS 472 - Computer Architecture Spring 2014

## Lab 3

Arm Assembly Book Exercises

Author: Drake Bridgewater Ryan Phillips

Professor: Kevin McGrath

April 27, 2014

For this lab, you will be implementing some exercises from the book in ARM assembly.

All requested exercises should be tested from a main body of the code, and should comprise a single, testable program in ARM assembly.

**3.57** We need to swap the following registers. Do this using block moves.

| After |
|-------|
| r3    |
| r4    |
| r5    |
| r6    |
| r7    |
| r1    |
| r2    |
|       |

#### block\_move/block\_move.asm

```
AREA block_move, CODE, READWRITE
      ENTRY
    ; note - memmap:
    ; rw for: 0xffff0000, 0xffffffff
    ; for stack pointer?
    ; adding in values for testing
    MOV r1, #1;
    MOV r2, #2;
10
    MOV r3, #3;
    MOV r4, #4;
12
    MOV r5, #5;
    MOV r6, #6;
14
    MOV r7, #7;
16
             sp!,{r1-r7}
    STMDB
    LDMIA
             sp!, {r3-r7}
18
    LDMIA
             sp!, {r1,r2}
20
  1
             l; infinite loop
      b
22
    END
```

**3.59** Write a function (subroutine) that inputs a data value in register r0 and returns value in r0. The function returns  $y = a + bx + cx^2$ , where a, b, and c are parameters built into the function (i.e., they are not passed to it). The subroutine also performs clipping. If the output is greater than the value d, it is constrained to d (clipped). The input in r0 is a positive binary value in hte range 0 to 0xFF. Apart from r0, no other registers may be modified by this subroutine.

#### quad\_func/quad\_func.asm

```
AREA quad_func, CODE, READWRITE
      ENTRY
2
      ; mul requires more than one register
      ; we must assume then that we can modify registers?
      ; let's just save r1-r4 and then restore at the end
      ; note: i had to memmap Oxffffffff0, Oxfffffffff to write in order to
8
          use sp
      STMDB
               sp!,{r1-r4}
10
      MOV
             r0, #5; user input
12
             r1, r0, r0; x^2 -> r1
      MUL
             r2, Cv;
14
      LDR
      MUL
             r4, r1, r2; cx^2 -> r4
16
             r2, Bv ;
      LDR
      MUL
             r3, r0, r2 ; bx -> r3
18
20
      LDR
             r2, Av ; a -> r2
22
      ADD
             r1, r2, r3; a + bx -> r1
             r1, r1, r4 ; (a + bx) + cx^2 -> r1
      ADD
24
             r2, Dv ;
      LDR
      CMP
             r1, r2; compare result to Constraint
26
             Finish; it's less than... good!
      BLE
      MOV
             r1, r2; else: replace with constaint
28
                   r0, r1; r0 contains final result
30 Finish
             VOM
      ; restore registers
               SP!, {r1-r4}
      LDMIA
  Done B
             Done
34
      ; These are the customs variables for A,B,C, & D
        DCD
  Αv
               2
38 Bv
        DCD
               3
  Cv
        DCD
40 Dv
        \mathsf{DCD}
               200; our constraint
42
      END
```

**3.60** A computer has three eight-element vectors in memory, Va, Vb, and Vc. Each element of a vector is a 32-bit word. Write the code to calculate all elements of Vc if the ith element is given by

$$Vc_i = \frac{1}{2}(Va_i + Vb_i)$$

#### avg\_vector/avg\_vector.asm

```
AREA avg_vector, CODE, READONLY
2
      ; once again: map -> rwe: 0, 0x0000ffff
4
      VOM
             r0, #0; our counter
      ADR
             r1, Va
      ADR
             r2, Vb
8
      ADR
             r3, Vc
10
  loop LDR
               r4, [r1], #4
      LDR
             r5, [r2], #4
12
             r0, #8; if at 7, we have performed all 8 calculations
      CMP
      BEQ
14
             r0, #1; increment our loop counter
      ADD
16
      ADD
             r7, r4, r5
      ASR
             r7, r7, #1; shift of one bit divides by 2
18
      STR
             r7, [r3], #4; save value to Vc
20
           loop
22
  done
        b
               done
24
        DCD 5,5,5,5,7,7,8
  ٧a
26 Vb
        DCD 1,2,3,4,5,6,7,8
        DCD 0,0,0,0,0,0,0; this is just a place holder for Vc
  Vс
28
      END
```

Endianness Test/Flip A function which tests the endianness of the system, and flips it as requested. This will be expanded upon in a later lab to examine the concept of endian neutral programming.

#### endianness\_testing/endianness2.asm

```
AREA endianness_testing, CODE, READWRITE
      ENTRY
  ; A function which tests the endianness of the system, and flips it as
     requested. This will be expanded upon in a later lab to examine the
     concept of endian neutral programming.
4
    MOV
          RO, #1; if 1, swap
    ADR
          R1, x
    LDRB
          R2, [R1], #1
          R2, [R1], #1
    LDRB
    LDRB
          R2, [R1], #1
10
12
    ADR
          R3, y
    LDRB
          R4, [R3], #1
```

```
14
\begin{array}{ccc} \text{CMP} & \text{R2, R4} \\ \text{16} & \text{BEQ} & \text{big;} \end{array}
 b small
18
big
20 CMP RO, #1
BNE 1
22 b swap
24 small
 CMP RO, #1
26 BNE 1
    b swap
swap
l b l; infinite loop
x DCD 4294945450; ffffaaaa
34 space 10
y DCD 2863311530; aaaaaaaa
 END
```