#### (3.1)

Why is the program counter a pointer and not a counter?

It saves a step. If it were a counter, an address would still need to be stored somewhere, and arithmatic on this address would need to be performed using the counter. But since the program instructions are stored sequentially in memory, the address itself can simply be incremented to get the next instruction.

## (3.2)

Explain the function of the following registers in a CPU.

#### a) PC

The Program Counter. It is incremented after an instruction is fetched. It holds the memory address of the next instruction to be executed.

#### b) MAR

The Memory Address Register. It works in tandom with the MDR. It either contains the location of the where the MDR data should be written to, or the location of data which will be read into the MDR.

#### c) MDR

The Memory Data Register. It contains the data referred to in the MAR explanation above.

d) IR

Instruction Register. This contains the instruction which is currently being executed. It is fetched from the location pointed to by the PC.

(3.3)

For each of the following 6-bit operations, calculate the values of the C, Z, V, and N flags.

a.

$$\begin{array}{c} 001011 & C=0, Z=0, V=0, N=0 \\ \underline{+001101} \\ \hline 011000 & \end{array}$$

b.

c.

$$\begin{array}{c} 000000 \quad C=0,\, Z=0,\, V=1,\, N=1\\ \underline{-111111} \\ \hline 111111 \end{array}$$

 $\mathbf{d}$ 

$$\begin{array}{c}
101101 & C = 1, Z = 0, V = 0, N = 1 \\
+011011 & \\
\hline
1001000
\end{array}$$

 $\mathbf{e}$ 

$$\begin{array}{c} 000000 \quad C=0,\, Z=0,\, V=0,\, N=1\\ \hline -000001 \\ \hline \hline 111110 \end{array}$$

f.

$$\begin{array}{c} 111110 \quad C=1,\, Z=0,\, V=1,\, N=1\\ \underline{+111111} \\ \hline 1111101 \end{array}$$

(3.10)

Why does the ARM provide a reverse subtract instruction RSB r0,r1,r2 that implements [r0] = [r2] - [r1] when the normal subtraction instruction SUB r0,r2,r1 will do exactly the same job?

These two operand only differ by the order of operation, and can be seen as unnecessary as switching the two operands for SUB should suffice. The problem arises when only the second operand can be constant or other special forms. All operations could be done using the SUB operations but additional registers would be necessary as seen in this example: SUB R2, R4, #8 if you wanted to do the exact opposite you would need an an additional register to hold the constant #8, but using RSB it would just be RSB R2, R4, #8

## (3.17)

ARM instructions have a 12-bit literal. Instead of permitting a word in the range 0 to  $2^{1}2-1$ , the ARM uses an 8-bit format for the integer and a 4-bit alignment field that allows the integer to be shifted in steps of two. What are the advantages and disadvantages of this mechanism in comparison to a straight 12-bit integer?

These 8-bit literal that can be scaled by a power of 2. you could even say that arm provides a type of floating point literal.

The four most significant bits of the literal field specify the literal's alignment within a 32-bit word. if the 8 bit immediate value is N and the 4-bit alignment is n in the range 0-12 then the value of the literal is given by  $N \times 2^{2n}$ . Thus, arm provides an 8-bit literal that is scaled by a power of 2.

## (3.18)

Write one or more ARM instructions that will clear bits 20 to 25 inclusive in register r0. All the other bits of r0 should remain unchanged.

```
 \begin{array}{ll} LDR & R3, = 0xFC0F\ FFFF \\ AND & R0, R3, R0 \end{array}
```

## (3.19)

This is a classic problem of assembly language programming. Write a sequence of ARM instructions that swap the contents of registers r0 and r2 without using any additional registers or memory storage (that is, you can't move r1 to a temporary location).

Our original thought similar the the integer implementation where you add them and together and subtract the other like this

```
x=15;
y=21;
x=x+y;
y=x-y;
x=x-y;
```

But we had some concern with the S bits. This lead us to some research online where we found an article titled **The Magic of XOR** [1] which introduced us to an extremely fascinating method of swapping two values. This process is basically XORing the three times as the pseudocode below depicts.

(3.25)

What is the binary encoding of the following instructions?

|   |   | Condition | n 0 ( | ) | Op-code |   |   | S | $r_s$ | $r_{source1}$ |          | $r_{destination}$ |                | Operand 2 |
|---|---|-----------|-------|---|---------|---|---|---|-------|---------------|----------|-------------------|----------------|-----------|
|   | A |           |       |   |         |   |   |   |       |               |          |                   |                |           |
|   |   | Condition | 0 1   | # | Р       | U | b | V | V     | L             | $r_{ba}$ | ase               | $r_{transfer}$ | Operand 2 |
| E | 3 |           |       |   |         |   |   |   |       |               |          |                   |                |           |
| ( | 7 |           |       |   |         |   |   |   |       |               |          |                   |                |           |
| Ι | ) |           |       |   |         |   |   |   |       |               |          |                   |                |           |

a) STRB r1, [r2]

b) LDR r3, [r4, r5]!

 $E7B43005 \rightarrow 11100111101101000011000000000101$ 

c) LDR r3, [r4], r5

 $E6943005 \rightarrow 11100110100101000011000000000101$ 

d) LDR r3, [r4,#-6]!

 $E5343006 \rightarrow 11100101001101000011000000000110$ 

## (3.39)

Write an ARM program that scans a string terminated by the null byte 0x00 and copies the string from a source location pointed by r0 to a destination pointed at by r1.

#### Null Terminating String/Null Terminating String. asm

```
AREA NullTerminatingString, CODE, READWRITE
            ENTRY
            ;; modification of code from section 3.9.11
3
            ;; copies from r0 to r1
            ADR RO, src; rO points at string
  copystr
            LDR R1, =0 \times 0000005f
                                 ; a location of safe mem?
                  R2, [R0], #1; grab first character, increment pointer
9 loop
            LDRB
            CMP
                  R2, #0x00; are we at the end?
                  R2, [r1], #1; if not, copy to address location (from r1)
            STRB
11
                  loop; if not at the end... we move onto the next
                character
13
            VOM
                  PC, R14
            "aaaaaaazzzzzz", &OA, &OD, O
15 src =
            END
```

## (3.51)

Write an ARM assembly language program to determine whether a string of characters with an odd length is a palindrome (for example, mom) under the following constraints.

- a. The string of ASIC-encoded characters is stored in memory.
- b. At the start of the program, register r1 contains the address of the first character in the string, and r2 contains the address of the last character. On exit from the program, register r0 contains a 0 if the string is a not a palindrome, and 1 if it is.

#### $.../lab2.new/lab2\_part2/palindrome.asm$ AREA palindrome, CODE, READWRITE 2 ENTRY VOMRO, #1; palindrome flag set at true 4 ADR R1, src; r0 points at string ADR. R2, src; r1 points at string END 6 ; get pointer to end of the string and store in r2 8 ;R2 is temp pointer R3, [R2], #1 10 getstrend LDRB ;load r0 into r2 and increment 12 CMP R3, #0x00 BNE getstrend 14 R2, #2 SUB 16 loop CMP R1, R2 pass BEQ 18 LDRB R3, [R1], #1; grab first character, increment pointer LDRB R4, [R2], #-1; grab last character, decrement pointer 20 CMP R3, R4; do they match? BNE fail CMP R1, R2; if these addresses are the same... we are 22 done BEQ pass 24 loop; if not at the end... we move onto the next 26 character 28 fail MOV RO, #0; is not a palindrome fail; infinite loop! 30 RO, #1; if a palindrome pass VOMpass; infinite loop! 32 34 "amanaplanacanalpanama" src = 36

# References

 $[1]\,$  Charles Lin. The magic of xor, 2003, 2004.