

## RTL8187B-GR

# WIRELESS LAN NETWORK INTERFACE CONTROLLER

### **DATASHEET**

Rev. 1.0 09 October 2006 Track ID: JATR-1076-21



#### Realtek Semiconductor Corp.

No. 2, Innovation Road II, Hsinchu Science Park, Hsinchu 300, Taiwan Tel.: +886-3-578-0211. Fax: +886-3-577-6047 www.realtek.com.tw



#### **COPYRIGHT**

©2006 Realtek Semiconductor Corp. All rights reserved. No part of this document may be reproduced, transmitted, transcribed, stored in a retrieval system, or translated into any language in any form or by any means without the written permission of Realtek Semiconductor Corp.

#### **DISCLAIMER**

Realtek provides this document "as is", without warranty of any kind, neither expressed nor implied, including, but not limited to, the particular purpose. Realtek may make improvements and/or changes in this document or in the product described in this document at any time. This document could include technical inaccuracies or typographical errors.

#### **TRADEMARKS**

Realtek is a trademark of Realtek Semiconductor Corporation. Other names mentioned in this document are trademarks/registered trademarks of their respective owners.

#### USING THIS DOCUMENT

This document is intended for the software engineer's reference and provides detailed programming information.

Though every effort has been made to ensure that this document is current and accurate, more information may have become available subsequent to the production of this guide. In that event, please contact your Realtek representative for additional information that may help in the development process.

#### **REVISION HISTORY**

| Revision | Release Date | Summary        |
|----------|--------------|----------------|
| 1.0      | 2006/10/09   | First release. |



## **Table of Contents**

| 1. (        | GENERAL DESCRIPTION                          | 1  |
|-------------|----------------------------------------------|----|
| 2. 1        | FEATURES                                     | 2  |
| <b>2.</b> I | FEATURES                                     |    |
| 3. §        | SYSTEM APPLICATIONS                          | 3  |
| 4. I        | BLOCK DIAGRAM                                | ,  |
| 4. 1        | DLUCK DIAGRAM                                | 4  |
| 5. I        | PIN ASSIGNMENTS                              | 5  |
| 5.1         | I. GREEN PACKAGE AND VERSION IDENTIFICATION  | 5  |
| 6. I        | PIN DESCRIPTIONS                             | 6  |
| 6.1         |                                              |    |
| 6.2         |                                              |    |
| 6.3         |                                              |    |
| 6.4         |                                              |    |
| 6.5         |                                              |    |
|             | 6.5.1. RTL8225 RF Chipset                    |    |
|             | 6.5.2. RTL8255 RF Chipset                    |    |
|             | 6. CLOCK AND OTHER PINS                      |    |
|             | CPU ACCESS TO ENDPOINT DATA                  |    |
|             |                                              |    |
| 7.1         |                                              |    |
| 7.2         | 2. Bulk Transfer                             | 10 |
| 8. I        | USB REQUEST                                  | 11 |
| 8.1         | 1. Get Descriptor-Device                     | 11 |
| 8.2         |                                              |    |
| 8.3         |                                              |    |
| 8.4         |                                              |    |
| 8.5         |                                              |    |
| 8.6         | 6. GET DESCRIPTOR-STRING INDEX 2             | 13 |
| 8.7         | 7. GET DESCRIPTOR-STRING INDEX 3             | 14 |
| 8.8         |                                              |    |
| 8.9         |                                              |    |
| 8.1         |                                              |    |
| 8.1         |                                              |    |
| 8.1         |                                              |    |
| 8.1         |                                              |    |
| 8.1         |                                              |    |
| 8.1         |                                              |    |
| 8.1         |                                              |    |
| 9. 1        | EEPROM (93C46 OR 93C56) CONTENTS             | 18 |
| 9.1         | I. EEPROM REGISTERS SUMMARY                  | 21 |
| 9.2         | 2. EEPROM Power Management Registers Summary | 21 |
| 10.         | USB PACKET BUFFERING                         | 22 |
| 10.         | .1. Transmit Buffer Manager                  | 22 |
| 10.         |                                              |    |
|             |                                              |    |



| 10.3.   | PACKET RECOGNITION                                            | 22 |
|---------|---------------------------------------------------------------|----|
| 11. FU  | NCTIONAL DESCRIPTION                                          | 23 |
| 11.1.   | Transmit & Receive Operations.                                | 23 |
| 11.1.1  | . Transmit                                                    | 23 |
| 11.1.2  | Receive                                                       | 27 |
| 11.2.   | Rx Command                                                    | 29 |
| 11.3.   | LOOPBACK OPERATION                                            | 29 |
| 11.4.   | TX ENCAPSULATION (WITH RTL8187B INTERNAL BASEBAND PROCESSOR)  | 29 |
| 11.5.   | RX DECAPSULATION (WITH RTL8187B INTERNAL BASEBAND PROCESSOR)  | 30 |
| 11.6.   | QoS Functions                                                 | 30 |
| 11.7.   | CONTENTION-BASED ADMISSION CONTROL FUNCTIONS                  | 30 |
| 11.8.   | DURATION FIELD PROCESSING                                     | 31 |
| 11.9.   | LED FUNCTIONS                                                 | 31 |
| 11.9.1  | Link Monitor                                                  | 31 |
| 11.9.2  | . Infrastructure Monitor                                      | 31 |
| 11.9.3  | . Rx LED                                                      | 32 |
| 11.9.4  | . Tx LED                                                      | 33 |
| 11.9.5  | . Tx/Rx LED                                                   | 33 |
| 11.9.6  | . LINK/ACT LED                                                | 34 |
| 12. AP  | PLICATION DIAGRAM                                             | 35 |
| 13. ELI | ECTRICAL CHARACTERISTICS                                      | 36 |
| 13.1.   | TEMPERATURE LIMIT RATINGS                                     | 36 |
| 13.2.   | DC CHARACTERISTICS                                            | 36 |
| 13.3.   | AC CHARACTERISTICS                                            | 37 |
| 13.3.1  | . Serial EEPROM Interface Timing (93C46(64*16)/93C56(128*16)) | 37 |
| 14. ME  | CHANICAL DIMENSIONS                                           | 38 |
| 14.1.   | MECHANICAL DIMENSIONS NOTES.                                  | 39 |
| 15. OR  | DERING INFORMATION                                            | 39 |
|         |                                                               |    |

## **List of Tables**

| TABLE 1. USB TRANSCEIVER INTERFACE                     | 6  |
|--------------------------------------------------------|----|
| Table 2 EEPROM Interface                               | 6  |
| TABLE 3. POWER PINS                                    | 6  |
| TABLE 4. LED INTERFACE.                                |    |
| TABLE 5. ATTACHMENT UNIT INTERFACE                     |    |
| TABLE 6. RTL8255 RF CHIPSET.                           |    |
| TABLE 7. CLOCK AND OTHER PINS                          | 9  |
| TABLE 8. GET DESCRIPTOR-DEVICE                         | 11 |
| TABLE 9. GET DESCRIPTOR- DEVICE QUALIFIER (HIGH SPEED) | 11 |
| TABLE 10. GET DESCRIPTOR-CONFIGURATION                 | 12 |
| TABLE 11. GET DESCRIPTOR-STRING INDEX 0                | 13 |
| TABLE 12. GET DESCRIPTOR-STRING INDEX 1                | 13 |
| TABLE 13. GET DESCRIPTOR-STRING INDEX 2                | 13 |
| TABLE 14. GET DESCRIPTOR-STRING INDEX 3                |    |
| TABLE 15. GET DESCRIPTOR-STRING INDEX 4                | 14 |
|                                                        |    |



| TABLE 16. GET DESCRIPTOR-STRING INDEX 5             | 15 |
|-----------------------------------------------------|----|
| TABLE 17. GET DESCRIPTOR-OTHER SPEED CONFIGURATION  | 15 |
| TABLE 18. SET ADDRESS                               | 16 |
| TABLE 19. SET INTERFACE 0                           | 16 |
| Table 20. Set Feature Device.                       |    |
| TABLE 21. CLEAR FEATURE DEVICE                      | 17 |
| TABLE 22. SET CONFIG 0                              | 17 |
| TABLE 23. SET CONFIG 1                              |    |
| TABLE 24. EEPROM (93C46 OR 93C56) CONTENTS.         | 18 |
| TABLE 25. EEPROM REGISTERS SUMMARY                  | 21 |
| TABLE 26. EEPROM POWER MANAGEMENT REGISTERS SUMMARY | 21 |
| TABLE 27. TX DESCRIPTOR FORMAT                      | 23 |
| TABLE 28. TX STATUS DESCRIPTOR.                     |    |
| TABLE 29. RX DESCRIPTOR FORMAT                      | 27 |
| TABLE 30. RX STATUS DESCRIPTOR.                     |    |
| TABLE 31. TX BEACON INTERRUPT                       |    |
| TABLE 32. TX CLOSE DESCRIPTOR.                      |    |
| TABLE 33. TEMPERATURE LIMIT RATINGS.                |    |
| TABLE 34. DC CHARACTERISTICS                        |    |
| TABLE 35. EEPROM ACCESS TIMING PARAMETERS           |    |
| TABLE 36. ORDERING INFORMATION                      |    |
|                                                     |    |

## **List of Figures**

| FIGURE 1. | BLOCK DIAGRAM                  | 4  |
|-----------|--------------------------------|----|
| FIGURE 2. | PIN ASSIGNMENTS.               | 5  |
| FIGURE 3. | Rx LED                         | 32 |
|           | Tx LED                         |    |
|           | Tx/Rx LED                      |    |
|           | LINK/ACT LED.                  |    |
|           | APPLICATION DIAGRAM            |    |
|           | SERIAL EEPROM INTERFACE TIMING |    |
|           |                                |    |



## 1. General Description

The Realtek RTL8187B is a low-profile highly integrated cost-effective Wireless LAN USB 2.0 network interface controller that integrates a USB 2.0 PHY, SIE (Serial Interface Engine), 8051 MCU, a Wireless LAN MAC, and a Direct Sequence Spread Spectrum/OFDM baseband processor onto one chip. It provides USB high speed (480Mbps), and full speed (12Mbps), and supports 9 endpoints for transfer pipes. To reduce protocol overhead, the RTL8187B supports Short InterFrame Space (SIFS) burst mode to send packets back-to-back. A protection mechanism prevents collisions among 802.11b nodes. The RTL8187B fully complies with IEEE 802.11a/b/g, WMM, 802.11e, and CCX specifications.

To reduce protocol overhead, the RTL8187B supports Short InterFrame Space (SIFS) burst mode to send packets back-to-back. A protection mechanism prevents collisions among 802.11b nodes.

Direct Sequence Spread Spectrum (DSSS), Complementary Code Keying (CCK), and Orthogonal Frequency Division Multiplexing (OFDM) baseband processing are implemented to support all IEEE 802.11a, 802.11b, and 802.11g data rates. Differential phase shift keying modulation schemes, DBPSK and DQPSK with data scrambling capability, are available, along with complementary code keying to provide data rates of 1, 2, 5.5, and 11Mbps, with long or short preamble. A high-speed Fast Fourier Transform (FFT)/Inverse Fast Fourier Transform (IFFT), combined with BPSK, QPSK, 16QAM and 64QAM modulation of the individual sub-carriers, provides data rates of 6, 9, 12, 18, 24, 36, 48 and 54Mbps, with rate-compatible punctured convolutional coding with a coding rate of 1/2, 2/3, and 3/4.

An enhanced signal detector, an adaptive frequency domain equalizer, and a soft-decision Viterbi decoder are built-in to alleviate severe multipath effects. Efficient IQ-imbalance calibration, DC offset, phase noise, frequency offset, and timing offset compensation reduce radio frequency front-end impairments. Selectable digital transmit and receiver FIR filters are provided to meet the requirements of transmit spectrum masks, and to reject adjacent channel interference, respectively. Both in the transmitter and receiver, programmable scaling in the digital domain trades the quantization noise against the increased probability of clipping. Robust signal detection, symbol boundary detection, and channel estimation perform well at the minimum sensitivity.

The RTL8187B supports fast receiver Automatic Gain Control (AGC) and antenna diversity functions, and an adaptive transmit power control function to obtain better performance in the analog portions of the transceiver. It also has on-chip digital-to-analog converters and analog-to-digital converters for analog I and Q inputs and outputs, transmit TSSI and receiver RSSI inputs, and transmit and receiver AGC outputs.

The RTL8187B keeps network maintenance costs low and eliminates usage barriers. The RTL8187B is highly integrated and requires no 'glue' logic or external memory.

The installation for antenna is fixed as vertical polarization.



## 2. Features

- 128-Pin LQFP with 'Green' package
- State machine implementation without external memory (RAM, flash) requirement
- Complies with IEEE 802.11a/b/g standards
- Supports descriptor-based buffer management
- Integrated Wireless LAN MAC and Direct Sequence Spread Spectrum/OFDM Baseband Processor in one chip
- Enhanced signal detector, adaptive frequency domain equalizer, and soft-decision Viterbi decoder to alleviate severe multipath effects
- Processing Gain compliant with FCC
- On-Chip A/D and D/A converters for I/Q Data, AGC, and Adaptive Power Control
- Supports both transmit and receive Antenna Diversity
- Data rates of 1, 2, 5.5, 6, 9, 11, 12, 18, 24, 36, 48, and 54Mbps
- Supports 40MHz OSC as the internal clock source. The frequency deviation of the OSC must be within 25 PPM on IEEE 802.11g and 20 PPM on IEEE 802.11a
- IEEE 802.11g protection mechanisms for both RTS/CTS and CTS-to-self
- Burst-mode support for dramatically enhanced throughput
- DSSS with DBPSK and DQPSK, CCK modulations and demodulations supported with long and short preamble

- OFDM with BPSK, QPSK, 16QAM and 64QAM modulations and demodulations supported with rate compatible punctured convolutional coding with coding rate of 1/2, 2/3, and 3/4
- Efficient IQ-imbalance calibration, DC offset, phase noise, frequency offset and timing offset compensation reduce analog front-end impairments
- Selectable digital transmit and receiver FIR filters provided to meet transmit spectrum mask requirements and to reject adjacent channel interference
- Programmable scaling both in transmitter and receiver to trade quantization noise against the increased probability of clipping
- Fast receiver Automatic Gain Control (AGC)
   & antenna diversity functions
- Complies with WMM, 802.11e, and CCX specifications
- Complies with 802.11h, 802.11i, 802.11j specifications
- Hardware-based IEEE 802.11i encryption/decryption engine, including 64-bit/128-bit WEP, TKIP, and AES
- Supports Wi-Fi alliance WPA and WPA2 security
- Contains two large independent transmit and receive FIFO buffers
- Advanced power saving mode when the LAN and wakeup function are not used



- Uses 93C46 (64\*16-bit EEPROM) or 93C56 (128\*16-bit EEPROM) to store resource configuration and ID parameter data
- LED pins for various network activity indications
- Six GPIO pins supported
- Supports digital loopback capability on both ports
- Scatter and gather operation
- Complies with USB Specification 2.0
  - Supports Full-speed (12Mbps) and High-speed (480Mbps)

- Embedded standard 8051 CPU with enhanced features:
  - ◆ Four cycles per instruction
  - Variable clock speed cuts power consumption
- Supports 9 endpoints:
  - ◆ 64-Byte buffer for control endpoint
  - ◆ Two 512-Byte buffers for bulk IN endpoint
  - Seven 512-Byte buffers for bulk OUT endpoint
- 3.3V and 1.5V power supplies required
- 5V tolerant I/Os
- 0.15µm CMOS process

## 3. System Applications

- USB Dongle WLAN adapter
- Embedded WLAN solution in notebook, desktop, mobile phone, and motherboard



## 4. Block Diagram



#### **BBP, TX Section**



#### **BBP, RX Section**



Figure 1. Block Diagram



## 5. Pin Assignments



Figure 2. Pin Assignments

## 5.1. Green Package and Version Identification

Green package is indicated by a 'G' in the location marked 'T' in Figure 2.



## 6. Pin Descriptions

In order to reduce pin count, and therefore size and cost, some pins have multiple functions. In such cases, the functions are separated with a '/' symbol. Refer to the Pin Assignments diagram on page 5 for a graphical representation.

The following signal type codes are used in the tables:

I: Input. S/T/S: Sustained Tri-State.

O: Output O/D: Open Drain.

T/S: Tri-State bi-directional input/output pin.

### 6.1. USB Transceiver Interface

Table 1. USB Transceiver Interface

| Symbol | Type | Pin No | Description                                                        |
|--------|------|--------|--------------------------------------------------------------------|
| HSDP   | I/O  | 26     | High speed USB D+ signal                                           |
| HSDM   | I/O  | 24     | High speed USB D- signal                                           |
| RREF   | N/A  | 31     | External Reference. Requires 1% precision 6.25K resistor to ground |

### 6.2. EEPROM Interface

Table 2. EEPROM Interface

| Symbol | Type | Pin No | Description                                          |
|--------|------|--------|------------------------------------------------------|
| EESK   | О    | 51     | EESK in 93C46 (93C56) programming or auto-load mode. |
| EEDI   | О    | 39     | EEDI in 93C46 (93C56) programming or auto-load mode. |
| EEDO   | I/O  | 36     | EEDO in 93C46 (93C56) programming or auto-load mode. |
| EECS   | 0    | 47     | EEPROM Chip Select. 93C46 (93C56) chip select.       |

### 6.3. Power Pins

Table 3. Power Pins

| Symbol | Type | Pin No                   | Description      |
|--------|------|--------------------------|------------------|
| VCC3   | P    | 40, 59, 78, 93, 111      | +3.3V (Digital). |
| AVDD   | P    | 2, 9, 22, 29, 127        | +3.3V (Analog).  |
| VCCK   | P    | 44, 53, 72, 82, 90, 105, | +1.5V.           |
|        |      | 115                      |                  |
| GNDK   | P    | 41, 45, 52, 60, 73, 80,  | ` • ·            |
|        |      | 83, 91, 92, 106, 110,    |                  |
|        |      | 116                      |                  |
| AGND   | P    | 3, 10, 21, 23, 30, 123,  | Ground (Analog). |
|        |      | 126                      |                  |



## 6.4. LED Interface

Table 4. LED Interface

| Symbol  | Type | Pin No | De | scription                                               |                |       |    |                |  |
|---------|------|--------|----|---------------------------------------------------------|----------------|-------|----|----------------|--|
| LED0, 1 | O    | 48, 56 |    | LED Pins (Active low)                                   |                |       |    |                |  |
|         |      |        |    | LEDS1~0                                                 | 00             | 01    | 10 | 11             |  |
|         |      |        |    | LED0                                                    | TX/RX          | TX/RX | TX | LINK/ACT       |  |
|         |      |        |    | LED1                                                    | Infrastructure | LINK  | RX | Infrastructure |  |
|         |      |        |    | During power down mode, the LED signals are logic high. |                |       |    |                |  |

## 6.5. Attachment Unit Interface

## **6.5.1.** RTL8225 RF Chipset

Table 5. Attachment Unit Interface

| Symbol  | Type | Pin No | Description                                                                                                                                                                                                                         |
|---------|------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RIFSCK  | 0    | 57     | Serial Clock Output.                                                                                                                                                                                                                |
|         |      |        | For the RTL8225 RF chipset, all operation mode switching and register setting is                                                                                                                                                    |
|         |      |        | done via a 4-wire serial interface.                                                                                                                                                                                                 |
| RIFSD   | I/O  | 61     | Serial Data Input/Output.                                                                                                                                                                                                           |
| RFLE    | О    | 58     | Serial Enable control.                                                                                                                                                                                                              |
| CALEN   | О    | 77     | Serial Read/Write control.                                                                                                                                                                                                          |
| CALMODE | О    | 108    | Receiver Output.                                                                                                                                                                                                                    |
|         |      |        | I and Q channel AC coupling high-pass corner frequency selection. The output function of this pin is not used in the RTL8225 RF chipset.                                                                                            |
| LNA_HL  | О    | 88     | Not used in the RTL8225 RF chipset.                                                                                                                                                                                                 |
| ANTSEL  | О    | 87     | Antenna Select.                                                                                                                                                                                                                     |
|         |      |        | The antenna detects signal change states as the receiver switches from antenna to antenna during the acquisition process in antenna diversity mode. This is a complement for ANTSELB for differential drive of antenna switches.    |
| ANTSELB | О    | 95     | Antenna Select B.                                                                                                                                                                                                                   |
|         |      |        | The antenna detects signal change states as the receiver switches from antenna to antenna during the acquisition process in the antenna diversity mode. This is a complement for ANTSEL for differential drive of antenna switches. |
| TRSW    | О    | 104    | Transmit/Receive path select.                                                                                                                                                                                                       |
| TRSWB   | О    | 103    | The TRSW select signal controls the direction of the Transmit/Receive switch.                                                                                                                                                       |
| VCOPDN  | О    | 49     | Output Pin as shutdown mode select digital input.                                                                                                                                                                                   |
| A_PAPE  | О    | 85     | 2.4GHz Transmit Power Amplifier Power Enable.                                                                                                                                                                                       |
| B_PAPE  | О    | 107    | Not used in the RTL8225 RF chipset.                                                                                                                                                                                                 |
| RFTXEN  | О    | 102    | Not used in the RTL8225 RF chipset.                                                                                                                                                                                                 |
| RFRXEN  | О    | 113    | Not used in the RTL8225 RF chipset.                                                                                                                                                                                                 |
| GPIO0   | О    | 67     | General purpose input/output pin.                                                                                                                                                                                                   |
| GPIO1   | О    | 68     | General purpose input/output pin.                                                                                                                                                                                                   |
| GPIO2   | О    | 69     | General purpose input/output pin.                                                                                                                                                                                                   |
| GPIO3   | О    | 70     | General purpose input/output pin.                                                                                                                                                                                                   |



| Symbol | Type | Pin No | Description                                                                |
|--------|------|--------|----------------------------------------------------------------------------|
| GPIO4  | О    | 100    | General purpose input/output pin.                                          |
| GPIO5  | О    | 94     | General purpose input/output pin.                                          |
| VREFO  | X    | 118    | Not used in the RTL8225 RF chipset.                                        |
| VRP    | X    | 119    | Not used in the RTL8225 RF chipset.                                        |
| VRN    | X    | 120    | Not used in the RTL8225 RF chipset.                                        |
| RXIP   | I    | 121    | Receive (Rx) In-phase Analog Data.                                         |
| RXIN   | I    | 122    |                                                                            |
| RXQP   | I    | 124    | Receive (Rx) Quadrature-phase Analog Data.                                 |
| RXQN   | I    | 125    |                                                                            |
| RXAGC  | I    | 4      | Not used in the RTL8225 RF chipset.                                        |
| TXAGC  | О    | 5      | Not used in the RTL8225 RF chipset.                                        |
| RSSI   | I    | 6      | Analog Input to the Receive Power A/D Converter for Receive AGC Control.   |
| TSSI0  | I    | 7      | Input to the Transmit Power A/D Converter for 2.4GHz Transmit AGC Control. |
| TSSI1  | I    | 8      | Not used in the RTL8225 RF chipset.                                        |
| TXQP   | I    | 11     | Not used in the RTL8225 RF chipset.                                        |
| TXQN   | I    | 12     |                                                                            |
| TXIP   | О    | 14     | Not used in the RTL8225 RF chipset.                                        |
| TXIN   | O    | 13     |                                                                            |
| TXQTP  | О    | 15     | Transmit (TX) Quadrature-phase Analog Data.                                |
| TXQTN  | О    | 16     |                                                                            |
| TXITP  | О    | 17     | Transmit (TX) In-phase Analog Data.                                        |
| TXITN  | O    | 18     |                                                                            |

## **6.5.2.** RTL8255 RF Chipset

Table 6. RTL8255 RF Chipset

| Symbol  | Type | Pin No | Description                                                                       |
|---------|------|--------|-----------------------------------------------------------------------------------|
| RIFSCK  | О    | 57     | Serial Clock Output.                                                              |
|         |      |        | For the RTL8255 RF chipset, all operation mode switching and register setting is  |
|         |      |        | done via a 3-wire serial interface.                                               |
| RIFSD   | О    | 61     | Serial Data Input/Output.                                                         |
| RFLE    | О    | 58     | Serial Enable control.                                                            |
| CALEN   | X    | 77     | Not used in the RTL8255 RF chipset.                                               |
| CALMODE | О    | 108    | Receiver Output.                                                                  |
|         |      |        | I and Q channel AC coupling high-pass corner frequency selection. The output      |
|         |      |        | function of this pin is not used in the RTL8255 RF chipset.                       |
| LNAHL   | О    | 88     | Not used in the RTL8255 RF chipset.                                               |
| ANTSEL  | О    | 87     | Antenna Select.                                                                   |
| ANTSELB | О    | 95     | The antenna detects signal change states as the receiver switches from antenna to |
|         |      |        | antenna during the acquisition process in antenna diversity mode.                 |
| TRSW    | О    | 104    | Transmit/Receive path select.                                                     |
| TRSWB   | О    | 103    | The TRSW select signal controls the direction of the Transmit/Receive switch.     |
| VCOPDN  | О    | 49     | Not used in the RTL8255 RF chipset.                                               |
| APAPE   | О    | 85     | 2.4GHz Transmit Power Amplifier Power Enable.                                     |
| BPAPE   | 0    | 107    | 5GHz Transmit Power Amplifier Power Enable.                                       |



| Symbol  | Type | Pin No | Description                                                                |
|---------|------|--------|----------------------------------------------------------------------------|
| RFTXEN  | О    | 102    | Not used in the RTL8255 RF chipset.                                        |
| RFRXEN  | О    | 113    | Not used in the RTL8255 RF chipset.                                        |
| GPIO[0] | О    | 67     | General purpose input/output pin.                                          |
| GPIO[1] | О    | 68     | General purpose input/output pin.                                          |
| GPIO[2] | О    | 69     | General purpose input/output pin.                                          |
| GPIO[3] | О    | 70     | General purpose input/output pin.                                          |
| GPIO[4] | О    | 100    | General purpose input/output pin.                                          |
| GPIO[5] | О    | 94     | General purpose input/output pin.                                          |
| VREFO   | X    | 118    | Not used in the RTL8255 RF chipset.                                        |
| VRP     | X    | 119    | Not used in the RTL8255 RF chipset.                                        |
| VRN     | X    | 120    | Not used in the RTL8255 RF chipset.                                        |
| RXIP    | I    | 121    | Receive (Rx) In-phase Analog Data.                                         |
| RXIN    | I    | 122    |                                                                            |
| RXQP    | I    | 124    | Receive (Rx) Quadrature-phase Analog Data.                                 |
| RXQN    | I    | 125    |                                                                            |
| RXAGC   | О    | 4      | Not used in the RTL8255 RF chipset.                                        |
| TXAGC   | О    | 5      | Not used in the RTL8255 RF chipset.                                        |
| RSSI    | I    | 6      | Analog Input to the Receive Power A/D Converter for Receive AGC Control.   |
| TSSI0   | I    | 7      | Input to the Transmit Power A/D Converter for 2.4GHz Transmit AGC Control. |
| TSSI1   | I    | 8      | Input to the Transmit Power A/D Converter for 5GHz Transmit AGC Control.   |
| TXQP    | О    | 11     | Transmit (TX) Quadrature-phase Analog Data.                                |
| TXQN    | О    | 12     |                                                                            |
| TXIP    | О    | 14     | Transmit (TX) In-phase Analog Data.                                        |
| TXIN    | O    | 13     |                                                                            |
| TXQTP   | О    | 15     | Not used in the RTL8255 RF chipset.                                        |
| TXQTN   | О    | 16     |                                                                            |
| TXITP   | О    | 17     | Not used in the RTL8255 RF chipset.                                        |
| TXITN   | О    | 18     |                                                                            |

## 6.6. Clock and Other Pins

Table 7. Clock and Other Pins

| Symbol  | Type | Pin No | Description                                                  |
|---------|------|--------|--------------------------------------------------------------|
| R15K    | I/O  | 1      | This pin must be pulled low by a 15K $\Omega$ resistor.      |
| XI      | I    | 20     | 40MHz clock Input.                                           |
| EXTRSTB | I    | 32     | Pull high 3.3V. If pulled low, the whole chip will be reset. |



## 7. CPU Access to Endpoint Data

#### 7.1. Control Transfer

Control transfers configure and send commands to a device. Because they are so important, they employ extensive USB error checking. The host reserves a portion of each USB frame for control transfers. Control transfers consist of two or three stages. The SETUP stage contains eight bytes of USB control data. An optional DATA stage contains more data, if required. The STATUS stage allows the device to indicate successful completion of a control operation.

#### 7.2. Bulk Transfer

Bulk data is bursty, traveling in packets of 8, 16, 32, or 64 bytes at full speed, or at 512 bytes at high speed. Bulk data has guaranteed accuracy due to an automatic retry mechanism for erroneous data. The host schedules transmission of bulk packets when there is available bus time.



## 8. USB Request

## 8.1. Get Descriptor-Device

Table 8. Get Descriptor-Device

**Setup Transaction** 

| BmReq | bReq | wValueL | wValueH | wIndexL | wIndexH | wLengthL | wLengthH |
|-------|------|---------|---------|---------|---------|----------|----------|
| 80    | 06   | 00      | 01      | 00      | 00      | Lengh_L  | Length_H |

**High Speed Data Transaction** 

| DATA0 | DATA1 | DATA2 | DATA3 | DATA4 | DATA5 | DATA6 | DATA7 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| 12    | 01    | 00    | 02    | 00    | 00    | 00    | 40    |
| DA    | 0B    | 87    | 81    | 00    | 01    | 01    | 02    |
| 03    | 01    |       |       |       |       |       |       |

**Full Speed Data Transaction** 

| DATA0 | DATA1 | DATA2 | DATA3 | DATA4 | DATA5 | DATA6 | DATA7 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| 12    | 01    | 10    | 01    | 00    | 00    | 00    | 40    |
| DA    | 0B    | 87    | 81    | 00    | 01    | 01    | 02    |
| 03    | 01    |       |       |       |       |       |       |

## 8.2. Get Descriptor-Device Qualifier (High Speed)

Table 9. Get Descriptor- Device Qualifier (High Speed)

**Setup Transaction** 

| BmReq | bReq | wValueL | wValueH | wIndexL | wIndexH | wLengthL | wLengthH |
|-------|------|---------|---------|---------|---------|----------|----------|
| 80    | 06   | 00      | 06      | 00      | 00      | Lengh_L  | Length_H |

#### **Data Transaction**

| DATA0 | DATA1 | DATA2 | DATA3 | DATA4 | DATA5 | DATA6 | DATA7 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| 0A    | 06    | 00    | 02    | 00    | 00    | 00    | 40    |
| 01    | 00    |       |       |       |       |       |       |



## 8.3. Get Descriptor-Configuration

#### **Table 10. Get Descriptor-Configuration**

**Setup Transaction** 

| BmReq | bReq | wValueL | wValueH | wIndexL | wIndexH | wLengthL | wLengthH |
|-------|------|---------|---------|---------|---------|----------|----------|
| 80    | 06   | 00      | 02      | 00      | 00      | Length_L | Length_H |

**High Speed Data Transaction** 

| DATA0 | DATA1 | DATA2 | DATA3 | DATA4 | DATA5 | DATA6 | DATA7 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| 09    | 02    | 51    | 00    | 01    | 01    | 04    | 80    |
| FA    | 09    | 04    | 00    | 00    | 09    | FF    | FF    |
| FF    | 02    | 07    | 05    | 83    | 02    | 00    | 02    |
| 00    | 07    | 05    | 04    | 02    | 00    | 02    | 00    |
| 07    | 05    | 05    | 02    | 00    | 02    | 00    | 07    |
| 05    | 06    | 02    | 00    | 02    | 00    | 07    | 05    |
| 07    | 02    | 00    | 02    | 00    | 07    | 05    | 89    |
| 02    | 00    | 02    | 00    | 07    | 05    | 0A    | 02    |
| 00    | 02    | 00    | 07    | 05    | 0B    | 02    | 00    |
| 02    | 00    | 07    | 05    | 0C    | 02    | 00    | 02    |
| 00    |       |       |       |       |       |       |       |

**Full Speed Data Transaction** 

| DATA0 | DATA1 | DATA2 | DATA3 | DATA4 | DATA5 | DATA6 | DATA7 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| 09    | 02    | 51    | 00    | 01    | 01    | 04    | 80    |
| FA    | 09    | 04    | 00    | 00    | 09    | FF    | FF    |
| FF    | 02    | 07    | 05    | 83    | 02    | 40    | 00    |
| 00    | 07    | 05    | 04    | 02    | 40    | 00    | 00    |
| 07    | 05    | 05    | 02    | 40    | 00    | 00    | 07    |
| 05    | 06    | 02    | 40    | 00    | 00    | 07    | 05    |
| 07    | 02    | 40    | 00    | 00    | 07    | 05    | 89    |
| 02    | 40    | 00    | 00    | 07    | 05    | 0A    | 02    |
| 40    | 00    | 00    | 07    | 05    | 0B    | 02    | 40    |
| 00    | 00    | 07    | 05    | 0C    | 02    | 40    | 00    |
| 00    |       |       |       |       |       |       |       |



## 8.4. Get Descriptor-String Index 0

#### Table 11. Get Descriptor-String Index 0

**Setup Transaction** 

| BmReq | bReq | wValueL | wValueH | wIndexL | wIndexH | wLengthL | wLengthH |
|-------|------|---------|---------|---------|---------|----------|----------|
| 80    | 06   | 00      | 03      | 00      | 00      | Lengh_L  | Length_H |

#### **Data Transaction**

| DATA0 | DATA1 | DATA2 | DATA3 | DATA4 | DATA5 | DATA6 | DATA7 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| 04    | 03    | 09    | 04    | -     | -     | -     | -     |

## 8.5. Get Descriptor-String Index 1

#### Table 12. Get Descriptor-String Index 1

**Setup Transaction** 

| BmReq | bReq | wValueL | wValueH | wIndexL | wIndexH | wLengthL | wLengthH |
|-------|------|---------|---------|---------|---------|----------|----------|
| 80    | 06   | 01      | 03      | 09      | 04      | Lengh_L  | Length_H |

#### **Data Transaction**

| DATA0 | DATA1 | DATA2 | DATA3 | DATA4 | DATA5 | DATA6 | DATA7 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| 10    | 03    | 52    | 00    | 65    | 00    | 61    | 00    |
| 6C    | 00    | 74    | 00    | 65    | 00    | 6B    | 00    |

## 8.6. Get Descriptor-String Index 2

#### Table 13. Get Descriptor-String Index 2

**Setup Transaction** 

| BmReq | bReq | wValueL | wValueH | wIndexL | wIndexH | wLengthL | wLengthH |
|-------|------|---------|---------|---------|---------|----------|----------|
| 80    | 06   | 02      | 03      | 09      | 04      | Lengh_L  | Length_H |

#### **Data Transaction**

| DATA0 | DATA1 | DATA2 | DATA3 | DATA4 | DATA5 | DATA6 | DATA7 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| 2B    | 03    | 52    | 00    | 54    | 00    | 4C    | 00    |
| 38    | 00    | 31    | 00    | 38    | 00    | 37    | 00    |
| 42    | 00    | 20    | 00    | 57    | 00    | 4C    | 00    |
| 41    | 00    | 4E    | 00    | 20    | 00    | 41    | 00    |
| 64    | 00    | 6`    | 00    | 70    | 00    | 74    | 00    |
| 65    | 00    | 72    |       |       |       |       |       |



## 8.7. Get Descriptor-String Index 3

#### Table 14. Get Descriptor-String Index 3

#### **Setup Transaction**

| BmReq | bReq | wValueL | wValueH | wIndexL | wIndexH | wLengthL | wLengthH |
|-------|------|---------|---------|---------|---------|----------|----------|
| 80    | 06   | 03      | 03      | 09      | 04      | Lengh_L  | Length_H |

#### **Data Transaction**

| DATA0 | DATA1 | DATA2 | DATA3 | DATA4 | DATA5 | DATA6 | DATA7 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| 1A    | 03    | 30    | 00    | 30    | 00    | 65    | 00    |
| 30    | 00    | 34    | 00    | 63    | 00    | 30    | 00    |
| 30    | 00    | 30    | 00    | 30    | 00    | 30    | 00    |
| 31    | 00    |       |       |       |       |       |       |

## 8.8. Get Descriptor-String Index 4

#### Table 15. Get Descriptor-String Index 4

#### **Setup Transaction**

| BmReq | bReq | wValueL | wValueH | wIndexL | wIndexH | wLengthL | wLengthH |
|-------|------|---------|---------|---------|---------|----------|----------|
| 80    | 06   | 04      | 03      | 09      | 04      | Lengh_L  | Length_H |

#### **Data Transaction**

| DATA0 | DATA1 | DATA2 | DATA3 | DATA4 | DATA5 | DATA6 | DATA7 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| 2C    | 03    | 57    | 00    | 69    | 00    | 72    | 00    |
| 65    | 00    | 6C    | 00    | 65    | 00    | 73    | 00    |
| 73    | 00    | 20    | 00    | 4E    | 00    | 65    | 00    |
| 74    | 00    | 77    | 00    | 6F    | 00    | 72    | 00    |
| 6B    | 00    | 20    | 00    | 43    | 00    | 61    | 00    |
| 72    | 00    | 64    | 00    |       |       |       |       |



## 8.9. Get Descriptor-String Index 5

#### Table 16. Get Descriptor-String Index 5

**Setup Transaction** 

| BmReq | bReq | wValueL | wValueH | wIndexL | wIndexH | wLengthL | wLengthH |
|-------|------|---------|---------|---------|---------|----------|----------|
| 80    | 06   | 05      | 03      | 09      | 04      | Lengh_L  | Length_H |

#### **Data Transaction**

| DATA0 | DATA1 | DATA2 | DATA3 | DATA4 | DATA5 | DATA6 | DATA7 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| 30    | 03    | 55    | 00    | 53    | 00    | 42    | 00    |
| 20    | 00    | 48    | 00    | 53    | 00    | 20    | 00    |
| 48    | 00    | 65    | 00    | 72    | 00    | 69    | 00    |
| 61    | 00    | 6C    | 00    | 20    | 00    | 43    | 00    |
| 6F    | 00    | 6E    | 00    | 76    | 00    | 65    | 00    |
| 72    | 00    | 74    | 00    | 65    | 00    | 72    | 00    |

## 8.10. Get Descriptor-Other Speed Configuration

#### **Table 17. Get Descriptor-Other Speed Configuration**

**Setup Transaction** 

|   | BmReq | bReq | wValueL | wValueH | wIndexL | wIndexH | wLengthL | wLengthH |
|---|-------|------|---------|---------|---------|---------|----------|----------|
| Ī | 80    | 06   | 00      | 07      | 00      | 00      | Lengh_L  | Length_H |

**High Speed Data Transaction** 

| DATA0 | DATA1 | DATA2 | DATA3 | DATA4 | DATA5 | DATA6 | DATA7 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| 09    | 07    | 51    | 00    | 01    | 01    | 04    | 80    |
| FA    | 09    | 04    | 00    | 00    | 09    | FF    | FF    |
| FF    | 02    | 07    | 05    | 83    | 02    | 00    | 02    |
| 00    | 07    | 05    | 04    | 02    | 00    | 02    | 00    |
| 07    | 05    | 05    | 02    | 00    | 02    | 00    | 07    |
| 05    | 06    | 02    | 00    | 02    | 00    | 07    | 05    |
| 07    | 02    | 00    | 02    | 00    | 07    | 05    | 89    |
| 02    | 00    | 02    | 00    | 07    | 05    | 0A    | 02    |
| 00    | 02    | 00    | 07    | 05    | 0B    | 02    | 00    |
| 02    | 00    | 07    | 05    | 0C    | 02    | 00    | 02    |
| 00    |       |       |       |       |       |       |       |



**Full Speed Data Transaction** 

| DATA0 | DATA1 | DATA2 | DATA3 | DATA4 | DATA5 | DATA6 | DATA7 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| 09    | 07    | 51    | 00    | 01    | 01    | 04    | 80    |
| FA    | 09    | 04    | 00    | 00    | 09    | FF    | FF    |
| FF    | 02    | 07    | 05    | 83    | 02    | 40    | 00    |
| 00    | 07    | 05    | 04    | 02    | 40    | 00    | 00    |
| 07    | 05    | 05    | 02    | 40    | 00    | 00    | 07    |
| 05    | 06    | 02    | 40    | 00    | 00    | 07    | 05    |
| 07    | 02    | 40    | 00    | 00    | 07    | 05    | 89    |
| 02    | 40    | 00    | 00    | 07    | 05    | 0A    | 02    |
| 40    | 00    | 00    | 07    | 05    | 0B    | 02    | 40    |
| 00    | 00    | 07    | 05    | 0C    | 02    | 40    | 00    |
| 00    |       |       |       |       |       |       |       |

#### 8.11. Set Address

Table 18. Set Address

**Setup Transaction** 

| 70 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |      |         |         |         |         |          |          |
|----------------------------------------|------|---------|---------|---------|---------|----------|----------|
| BmReq                                  | bReq | wValueL | wValueH | wIndexL | wIndexH | wLengthL | wLengthH |
| 00                                     | 05   | addrL   | addrH   | 00      | 00      | 00       | 00       |

Note: No data transaction.

#### 8.12. Set Interface 0

Table 19. Set Interface 0

**Setup Transaction** 

| BmReq | bReq | wValueL | wValueH | wIndexL | wIndexH | wLengthL | wLengthH |
|-------|------|---------|---------|---------|---------|----------|----------|
| 01    | 0B   | 00      | 00      | 00      | 00      | 00       | 00       |

Note: No data transaction.

### 8.13. Set Feature Device

**Table 20. Set Feature Device** 

**Setup Transaction** 

| BmReq | bReq | wValueL | wValueH | wIndexL | wIndexH | wLengthL | wLengthH |
|-------|------|---------|---------|---------|---------|----------|----------|
| 00    | 03   | 01      | 00      | 00      | 00      | 00       | 00       |

Note: No data transaction.



## 8.14. Clear Feature Device

#### **Table 21. Clear Feature Device**

**Setup Transaction** 

| BmReq | bReq | wValueL | wValueH | wIndexL | wIndexH | wLengthL | wLengthH |
|-------|------|---------|---------|---------|---------|----------|----------|
| 00    | 01   | 01      | 00      | 00      | 00      | 00       | 00       |

Note: No data transaction.

## 8.15. Set Config 0

#### Table 22. Set Config 0

**Setup Transaction** 

| BmReq | bReq | wValueL | wValueH | wIndexL | wIndexH | wLengthL | wLengthH |
|-------|------|---------|---------|---------|---------|----------|----------|
| 00    | 09   | 00      | 02      | 00      | 00      | 00       | 00       |

Note: No data transaction.

## 8.16. Set Config 1

#### Table 23. Set Config 1

**Setup Transaction** 

| BmReq | bReq | wValueL | wValueH | wIndexL | wIndexH | wLengthL | wLengthH |
|-------|------|---------|---------|---------|---------|----------|----------|
| 00    | 09   | 01      | 00      | 00      | 00      | 00       | 00       |

Note: No data transaction.



## 9. **EEPROM (93C46 or 93C56) Contents**

The RTL8187B supports the attachment of an external EEPROM. The 93C46 is a 1Kbit EEPROM (the 93C56 is a 2Kbit EEPROM). The EEPROM interface provides the ability for the RTL8187B to read from, and write data to, an external serial EEPROM device. If the EEPROM is not present, the RTL8187B initialization uses default values for the Operational Registers. Software can read and write to the EEPROM using "bit-bang" accesses via the 9346CR Register.

Although it is actually addressed by words, its contents are listed below by bytes for convenience. After the initial power on or auto-load command in the 9346CR, the RTL8187B performs a series of EEPROM read operations from the 93C46 (93C56).

Note: It is suggested to obtain Realtek approval before changing the default settings of the EEPROM.

Table 24. EEPROM (93C46 or 93C56) Contents

| Oth 29h These 2 bytes contain the ID code word for the RTL8187B. The RTL8187B will load the contents of the EEPROM into the corresponding location if the ID word (8129h) is correct.  O2h-03h VID USB Vendor ID.  O4h-05h DID USB Device ID.  O6h ChannelPlan Channel Plan: Map of channels to be scanned.  O7h Reserved -  O8h Reserved -  O9h Version Bit [7:6] Interface Selection  O0 : USB  O1 : Mini Card  O2 : Reserved  O3 : Reserved  O3 : Reserved  Bit [5:0] The EEPROM version.  Tx power Base Tx power of the serving base station.  OCh RFChipID RF Chip ID.  The identifier of the RF chip.  ODh CONFIG3 RTL8187B Configuration register 3.  Operational register FF59h.  OEh-13h MAC Address  After the auto-load command or a hardware reset, the RTL8187B loads MAC Addresses to IDRO-IDR5 of the I/O registers of the RTL8187B.  14h TxPower12 Transmit Power Level for 802.11b(g)-defined channel_ID 12 (center frequency=2467MHz).  OPH CONFIG1 RTL8187B Configuration register 1.  Operational register FF52h.  Bit[5:2] : USB receive sensitivity  16h~17h CRC 16-bit CRC value of EEPROM content. Reserved for Software use.  ONE ONE ONE ONE OF The Software use.  OPH CONFIG2 RTL8187B Configuration register 2.  Operational register FF53h.                                                           | Dutos   | Contents    | Description                                                                                    |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-------------|------------------------------------------------------------------------------------------------|
| Dil                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Bytes   |             | Description These 2 hates contain the ID and a word for the DTI 9197D. The DTI 9197D will lead |
| correct.  02h-03h VID USB Vendor ID.  04h-05h DID USB Device ID.  06h ChannelPlan Channel Plan: Map of channels to be scanned.  07h Reserved -  08h Reserved -  09h Version Bit [7:6] Interface Selection  00 : USB  01 : Mini Card  02 : Reserved  03 : Reserved  Bit [5:0] The EEPROM version.  Tx Power Base Tx power of the serving base station.  08h Reserved -  0Ch RFChipID RF Chip ID.  The identifier of the RF chip.  0Dh CONFIG3 RTL8187B Configuration register 3.  Operational register FF59h.  MAC Address After the auto-load command or a hardware reset, the RTL8187B loads MAC Addresses to IDR0-IDR5 of the I/O registers of the RTL8187B.  14h TxPower12 Transmit Power Level for 802.11b(g)-defined channel_ID 12 (center frequency=2467MHz).  15h CONFIG1 RTL8187B Configuration register 1.  Operational register FF52h.  Bit[5:2] : USB receive sensitivity  16h-17h CRC 16-bit CRC value of EEPROM content. Reserved for Software use.                                                                                                                                                                                                                                                                                                                                                                   |         |             |                                                                                                |
| O2h-03h         VID         USB Vendor ID.           04h-05h         DID         USB Device ID.           06h         ChannelPlan         Channel Plan: Map of channels to be scanned.           07h         Reserved         -           08h         Reserved         -           09h         Version         Bit [7:6] Interface Selection           00 : USB         01 : Mini Card           02 : Reserved         03 : Reserved           03 : Reserved         -           0Ah         Tx Power Base         Tx power of the serving base station.           0Bh         Reserved         -           0Ch         RFChipID         The identifier of the RF chip.           0Dh         CONFIG3         RTL8187B Configuration register 3.           0perational register FF59h.         MAC Address           After the auto-load command or a hardware reset, the RTL8187B loads MAC Addresss to IDR0-IDR5 of the I/O registers of the RTL8187B.           14h         TxPower12         Transmit Power Level for 802.11b(g)-defined channel_ID 12 (center frequency=2467MHz).           15h         CONFIG1         RTL8187B Configuration register 1. Operational register FF52h. Bit[5:2]: USB receive sensitivity           16h-17h         CRC         16-bit CRC value of EEPROM content. Reserved for Software use. | UIN     | 8111        | 1 6                                                                                            |
| O4h-05h   DID   USB Device ID.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 02h-03h | VID         |                                                                                                |
| O6h   Channel Plan   Channel Plan: Map of channels to be scanned.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |         |             |                                                                                                |
| O7h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |         |             |                                                                                                |
| 08h Reserved - 09h Version Bit [7:6] Interface Selection 00 : USB 01 : Mini Card 02 : Reserved 03 : Reserved  Bit [5:0] The EEPROM version.  OAh Tx Power Base Tx power of the serving base station.  OBh Reserved - 0Ch RFChipID RF Chip ID. The identifier of the RF chip.  ODh CONFIG3 RTL8187B Configuration register 3. Operational register FF59h.  OEh~13h MAC Address After the auto-load command or a hardware reset, the RTL8187B loads MAC Addresses to IDR0~IDR5 of the I/O registers of the RTL8187B.  14h TxPower12 Transmit Power Level for 802.11b(g)-defined channel_ID 12 (center frequency=2467MHz).  15h CONFIG1 RTL8187B Configuration register 1. Operational register FF52h. Bit [5:2] : USB receive sensitivity  16h~17h CRC 16-bit CRC value of EEPROM content. Reserved for Software use.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |         |             | Channel Plan. Map of channels to be scanned.                                                   |
| O9h   Version   Bit [7:6] Interface Selection   O0 : USB   O1 : Mini Card   O2 : Reserved   O3 : Reserved   O3 : Reserved   Bit [5:0] The EEPROM version.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |         |             | -                                                                                              |
| 00 : USB 01 : Mini Card 02 : Reserved 03 : Reserved  Bit [5:0] The EEPROM version.  OAh Tx Power Base Tx power of the serving base station.  OBh Reserved -  OCh RFChipID RF Chip ID. The identifier of the RF chip.  ODh CONFIG3 RTL8187B Configuration register 3. Operational register FF59h.  MAC Address After the auto-load command or a hardware reset, the RTL8187B loads MAC Addresses to IDRO~IDR5 of the I/O registers of the RTL8187B.  14h TxPower12 Transmit Power Level for 802.11b(g)-defined channel_ID 12 (center frequency=2467MHz).  15h CONFIG1 RTL8187B Configuration register 1. Operational register FF52h. Bit[5:2] : USB receive sensitivity  16h~17h CRC 16-bit CRC value of EEPROM content. Reserved for Software use.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |         |             |                                                                                                |
| 01 : Mini Card 02 : Reserved 03 : Reserved  Bit [5:0] The EEPROM version.  OAh Tx Power Base Tx power of the serving base station.  OBh Reserved -  OCh RFChipID RF Chip ID. The identifier of the RF chip.  ODh CONFIG3 RTL8187B Configuration register 3. Operational register FF59h.  MAC Address After the auto-load command or a hardware reset, the RTL8187B loads MAC Addresses to IDR0~IDR5 of the I/O registers of the RTL8187B.  14h TxPower12 Transmit Power Level for 802.11b(g)-defined channel_ID 12 (center frequency=2467MHz).  15h CONFIG1 RTL8187B Configuration register 1. Operational register FF52h. Bit[5:2] : USB receive sensitivity  16h~17h CRC 16-bit CRC value of EEPROM content. Reserved for Software use.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 09h     | Version     |                                                                                                |
| 02 : Reserved   03 : Reserved   04   05   06   07   08   08   08   08   08   08   08                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |         |             |                                                                                                |
| Bit [5:0] The EEPROM version.  OAh Tx Power Base Tx power of the serving base station.  OBh Reserved -  OCh RFChipID RF Chip ID. The identifier of the RF chip.  ODh CONFIG3 RTL8187B Configuration register 3. Operational register FF59h.  OEh~13h MAC Address MAC Address. After the auto-load command or a hardware reset, the RTL8187B loads MAC Addresses to IDR0~IDR5 of the I/O registers of the RTL8187B.  Transmit Power Level for 802.11b(g)-defined channel_ID 12 (center frequency=2467MHz).  TSh CONFIG1 RTL8187B Configuration register 1. Operational register FF52h. Bit[5:2]: USB receive sensitivity  16h~17h CRC 16-bit CRC value of EEPROM content. Reserved for Software use.  RTL8187B Configuration register 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |         |             |                                                                                                |
| Bit [5:0] The EEPROM version.  OAh Tx Power Base Tx power of the serving base station.  OBh Reserved -  OCh RFChipID RF Chip ID. The identifier of the RF chip.  ODh CONFIG3 RTL8187B Configuration register 3. Operational register FF59h.  OEh~13h MAC Address MAC Address. After the auto-load command or a hardware reset, the RTL8187B loads MAC Addresses to IDR0~IDR5 of the I/O registers of the RTL8187B.  14h TxPower12 Transmit Power Level for 802.11b(g)-defined channel_ID 12 (center frequency=2467MHz).  15h CONFIG1 RTL8187B Configuration register 1. Operational register FF52h. Bit[5:2]: USB receive sensitivity  16h~17h CRC 16-bit CRC value of EEPROM content. Reserved for Software use.  18h CONFIG2 RTL8187B Configuration register 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |         |             |                                                                                                |
| 0Ah       Tx Power Base       Tx power of the serving base station.         0Bh       Reserved       -         0Ch       RFChipID       RF Chip ID.         The identifier of the RF chip.       CONFIG3         0Bh       RTL8187B Configuration register 3.         Operational register FF59h.       Operational register FF59h.         0Eh~13h       MAC Address.         After the auto-load command or a hardware reset, the RTL8187B loads MAC Addresses to IDR0~IDR5 of the I/O registers of the RTL8187B.         14h       TxPower12       Transmit Power Level for 802.11b(g)-defined channel_ID 12 (center frequency=2467MHz).         15h       CONFIG1       RTL8187B Configuration register 1. Operational register FF52h. Bit[5:2]: USB receive sensitivity         16h~17h       CRC       16-bit CRC value of EEPROM content. Reserved for Software use.         18h       CONFIG2       RTL8187B Configuration register 2.                                                                                                                                                                                                                                                                                                                                                                                     |         |             | 03 : Reserved                                                                                  |
| 0Ah       Tx Power Base       Tx power of the serving base station.         0Bh       Reserved       -         0Ch       RFChipID       RF Chip ID.         The identifier of the RF chip.       CONFIG3         0Bh       RTL8187B Configuration register 3.         Operational register FF59h.       Operational register FF59h.         0Eh~13h       MAC Address.         After the auto-load command or a hardware reset, the RTL8187B loads MAC Addresses to IDR0~IDR5 of the I/O registers of the RTL8187B.         14h       TxPower12       Transmit Power Level for 802.11b(g)-defined channel_ID 12 (center frequency=2467MHz).         15h       CONFIG1       RTL8187B Configuration register 1. Operational register FF52h. Bit[5:2]: USB receive sensitivity         16h~17h       CRC       16-bit CRC value of EEPROM content. Reserved for Software use.         18h       CONFIG2       RTL8187B Configuration register 2.                                                                                                                                                                                                                                                                                                                                                                                     |         |             |                                                                                                |
| OBh Reserved - OCh RFChipID RF Chip ID. The identifier of the RF chip.  ODh CONFIG3 RTL8187B Configuration register 3. Operational register FF59h.  OEh~13h MAC Address MAC Address. After the auto-load command or a hardware reset, the RTL8187B loads MAC Addresses to IDR0~IDR5 of the I/O registers of the RTL8187B.  14h TxPower12 Transmit Power Level for 802.11b(g)-defined channel_ID 12 (center frequency=2467MHz).  15h CONFIG1 RTL8187B Configuration register 1. Operational register FF52h. Bit[5:2]: USB receive sensitivity  16h~17h CRC 16-bit CRC value of EEPROM content. Reserved for Software use.  18h CONFIG2 RTL8187B Configuration register 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |         |             |                                                                                                |
| OCh RFChipID RF Chip ID. The identifier of the RF chip.  ODh CONFIG3 RTL8187B Configuration register 3. Operational register FF59h.  OEh~13h MAC Address MAC Address. After the auto-load command or a hardware reset, the RTL8187B loads MAC Addresses to IDR0~IDR5 of the I/O registers of the RTL8187B.  14h TxPower12 Transmit Power Level for 802.11b(g)-defined channel_ID 12 (center frequency=2467MHz).  15h CONFIG1 RTL8187B Configuration register 1. Operational register FF52h. Bit[5:2]: USB receive sensitivity  16h~17h CRC 16-bit CRC value of EEPROM content. Reserved for Software use.  18h CONFIG2 RTL8187B Configuration register 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |         |             | Tx power of the serving base station.                                                          |
| The identifier of the RF chip.  ODh CONFIG3 RTL8187B Configuration register 3. Operational register FF59h.  OEh~13h MAC Address MAC Address. After the auto-load command or a hardware reset, the RTL8187B loads MAC Addresses to IDR0~IDR5 of the I/O registers of the RTL8187B.  14h TxPower12 Transmit Power Level for 802.11b(g)-defined channel_ID 12 (center frequency=2467MHz).  15h CONFIG1 RTL8187B Configuration register 1. Operational register FF52h. Bit[5:2]: USB receive sensitivity  16h~17h CRC 16-bit CRC value of EEPROM content. Reserved for Software use.  18h CONFIG2 RTL8187B Configuration register 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |         |             | -                                                                                              |
| ODh CONFIG3 RTL8187B Configuration register 3. Operational register FF59h.  MAC Address MAC Address. After the auto-load command or a hardware reset, the RTL8187B loads MAC Addresses to IDR0~IDR5 of the I/O registers of the RTL8187B.  14h TxPower12 Transmit Power Level for 802.11b(g)-defined channel_ID 12 (center frequency=2467MHz).  15h CONFIG1 RTL8187B Configuration register 1. Operational register FF52h. Bit[5:2]: USB receive sensitivity  16h~17h CRC 16-bit CRC value of EEPROM content. Reserved for Software use.  18h CONFIG2 RTL8187B Configuration register 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0Ch     | RFChipID    | ±                                                                                              |
| Operational register FF59h.  OEh~13h MAC Address MAC Address.  After the auto-load command or a hardware reset, the RTL8187B loads MAC Addresses to IDR0~IDR5 of the I/O registers of the RTL8187B.  14h TxPower12 Transmit Power Level for 802.11b(g)-defined channel_ID 12 (center frequency=2467MHz).  15h CONFIG1 RTL8187B Configuration register 1.  Operational register FF52h.  Bit[5:2]: USB receive sensitivity  16h~17h CRC 16-bit CRC value of EEPROM content. Reserved for Software use.  18h CONFIG2 RTL8187B Configuration register 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |         |             | -                                                                                              |
| 0Eh~13hMAC AddressMAC Address.After the auto-load command or a hardware reset, the RTL8187B loads MAC Addresses to IDR0~IDR5 of the I/O registers of the RTL8187B.14hTxPower12Transmit Power Level for 802.11b(g)-defined channel_ID 12 (center frequency=2467MHz).15hCONFIG1RTL8187B Configuration register 1. Operational register FF52h. Bit[5:2]: USB receive sensitivity16h~17hCRC16-bit CRC value of EEPROM content. Reserved for Software use.18hCONFIG2RTL8187B Configuration register 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0Dh     | CONFIG3     |                                                                                                |
| After the auto-load command or a hardware reset, the RTL8187B loads MAC Addresses to IDR0~IDR5 of the I/O registers of the RTL8187B.  14h TxPower12 Transmit Power Level for 802.11b(g)-defined channel_ID 12 (center frequency=2467MHz).  15h CONFIG1 RTL8187B Configuration register 1. Operational register FF52h. Bit[5:2] : USB receive sensitivity  16h~17h CRC 16-bit CRC value of EEPROM content. Reserved for Software use.  18h CONFIG2 RTL8187B Configuration register 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |         |             |                                                                                                |
| Addresses to IDR0~IDR5 of the I/O registers of the RTL8187B.  14h TxPower12 Transmit Power Level for 802.11b(g)-defined channel_ID 12 (center frequency=2467MHz).  15h CONFIG1 RTL8187B Configuration register 1. Operational register FF52h. Bit[5:2]: USB receive sensitivity  16h~17h CRC 16-bit CRC value of EEPROM content. Reserved for Software use.  18h CONFIG2 RTL8187B Configuration register 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0Eh~13h | MAC Address | MAC Address.                                                                                   |
| 14h TxPower12 Transmit Power Level for 802.11b(g)-defined channel_ID 12 (center frequency=2467MHz).  15h CONFIG1 RTL8187B Configuration register 1. Operational register FF52h. Bit[5:2]: USB receive sensitivity  16h~17h CRC 16-bit CRC value of EEPROM content. Reserved for Software use.  18h CONFIG2 RTL8187B Configuration register 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |         |             | After the auto-load command or a hardware reset, the RTL8187B loads MAC                        |
| (center frequency=2467MHz).  15h CONFIG1 RTL8187B Configuration register 1. Operational register FF52h. Bit[5:2]: USB receive sensitivity  16h~17h CRC 16-bit CRC value of EEPROM content. Reserved for Software use.  18h CONFIG2 RTL8187B Configuration register 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |         |             | Addresses to IDR0~IDR5 of the I/O registers of the RTL8187B.                                   |
| 15h CONFIG1 RTL8187B Configuration register 1. Operational register FF52h. Bit[5:2]: USB receive sensitivity  16h~17h CRC 16-bit CRC value of EEPROM content. Reserved for Software use.  18h CONFIG2 RTL8187B Configuration register 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 14h     | TxPower12   | Transmit Power Level for 802.11b(g)-defined channel_ID 12                                      |
| Operational register FF52h. Bit[5:2]: USB receive sensitivity  16h~17h CRC 16-bit CRC value of EEPROM content. Reserved for Software use.  18h CONFIG2 RTL8187B Configuration register 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |         |             | (center frequency=2467MHz).                                                                    |
| Bit[5:2] : USB receive sensitivity  16h~17h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 15h     | CONFIG1     | RTL8187B Configuration register 1.                                                             |
| 16h~17hCRC16-bit CRC value of EEPROM content. Reserved for Software use.18hCONFIG2RTL8187B Configuration register 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |         |             | Operational register FF52h.                                                                    |
| 18h CONFIG2 RTL8187B Configuration register 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |         |             | Bit[5:2]: USB receive sensitivity                                                              |
| y y                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 16h~17h | CRC         |                                                                                                |
| Operational register FF53h.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 18h     | CONFIG2     | RTL8187B Configuration register 2.                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |         |             | Operational register FF53h.                                                                    |



| Bytes   | Contents       | Description                                                                           |
|---------|----------------|---------------------------------------------------------------------------------------|
| 19h     | CONFIG4        | RTL8187B Configuration register 4.                                                    |
|         |                | Operational register FF5Ah.                                                           |
| 1Ah∼1Dh | ANA_PARM       | Analog Parameter for the RTL8187B.                                                    |
|         |                | Operational registers of the RTL8187B are from 54h to 57h.                            |
|         |                | Reserved. Do not change this field without Realtek approval.                          |
| 1Eh     | TESTR          | RTL8187B Test Mode Register.                                                          |
|         |                | Operational register FF5Bh.                                                           |
|         |                | Reserved. Do not change this field without Realtek approval.                          |
| 1Fh     | CONFIG5        | RTL8187B Configuration register 5.                                                    |
|         |                | Operational register FFD8h.                                                           |
| 20h     | TxPower36      | Transmit Power Level for 802.11a-defined channel_ID 36                                |
|         |                | (Center frequency=5180MHz).                                                           |
| 21h     | TxPower40      | Transmit Power Level for 802.11a-defined channel_ID 40                                |
|         |                | (Center frequency=5200MHz).                                                           |
| 22h     | TxPower44      | Transmit Power Level for 802.11a-defined channel_ID 44                                |
|         |                | (Center frequency=5220MHz).                                                           |
| 23h     | TxPower48      | Transmit Power Level for 802.11a-defined channel_ID 48                                |
|         |                | (Center frequency=5240MHz).                                                           |
| 24h     | TxPower52      | Transmit Power Level for 802.11a-defined channel_ID 52                                |
| 0.51    |                | (Center frequency=5260MHz).                                                           |
| 25h     | TxPower56      | Transmit Power Level for 802.11a-defined channel_ID 56                                |
| 201     | T. D. (0)      | (Center frequency=5280MHz).                                                           |
| 26h     | TxPower60      | Transmit Power Level for 802.11a-defined channel_ID 60                                |
| 251     | T. D           | (Center frequency=5300MHz).                                                           |
| 27h     | TxPower64      | Transmit Power Level for 802.11a-defined channel_ID 64                                |
| 201     | T. D. 140      | (Center frequency=5320MHz).                                                           |
| 28h     | TxPower149     | Transmit Power Level for 802.11a-defined channel_ID 149                               |
| 201     | TD152          | (Center frequency=5745MHz).                                                           |
| 29h     | TxPower153     | Transmit Power Level for 802.11a-defined channel_ID 153                               |
| 2.41    | TD157          | (Center frequency=5765MHz).                                                           |
| 2Ah     | TxPower157     | Transmit Power Level for 802.11a-defined channel_ID 157                               |
| 20%     | T Dansar 1 ( 1 | (Center frequency=5785MHz).                                                           |
| 2Bh     | TxPower161     | Transmit Power Level for 802.11a-defined channel_ID 161 (Center frequency=5805MHz).   |
| 2Ch     | TD1            | Transmit Power Level for 802.11b(g)-defined channel ID 1                              |
| 2Cn     | TxPower1       |                                                                                       |
| 20%     | TD2            | (center frequency=2412MHz).                                                           |
| 2Dh     | TxPower2       | Transmit Power Level for 802.11b(g)-defined channel_ID 2                              |
| 257     | TyDowar?       | (center frequency=2417MHz).  Transmit Power Level for 802.11b(g)-defined channel ID 3 |
| 2Eh     | TxPower3       | (center frequency=2422MHz).                                                           |
| 2Fh     | TxPower4       | Transmit Power Level for 802.11b(g)-defined channel ID 4                              |
| ΔΓΙΙ    | 1 A1 UWC14     | (center frequency=2427MHz).                                                           |
| 30h     | TxPower5       | Transmit Power Level for 802.11b(g)-defined channel ID 5                              |
| 3011    | IAIUWUJ        | (center frequency=2432MHz).                                                           |
| 31h     | TxPower6       | Transmit Power Level for 802.11b(g)-defined channel_ID 6                              |
| 3111    | I AI UWCIU     | (center frequency=2437MHz).                                                           |
|         |                | (comer requericy—2+3/iviriz).                                                         |



| Bytes   | Contents           | Description                                                                   |
|---------|--------------------|-------------------------------------------------------------------------------|
| 32h-35h | ANA_PARM2          | Analog Parameter 2 for RTL8187B.                                              |
|         |                    | Operational registers for the RTL8187B are 60h to 63h.                        |
|         |                    | Reserved. Do not change this field without Realtek approval.                  |
| 36h     | TxPower11          | Transmit Power Level for 802.11b(g)-defined channel_ID 11                     |
|         |                    | (center frequency=2462MHz).                                                   |
| 37h     | Optional functions | Bit[1:0]: Suspend pin behavior.                                               |
|         |                    | 00b: Default pull high                                                        |
|         |                    | 01b: Default pill low                                                         |
|         |                    | 10b: Functions as a PME# signal                                               |
|         |                    | •                                                                             |
|         |                    | Bit[2]: USB remote wake up function.                                          |
|         |                    | 0: No remote wake up feature for RTL8187B                                     |
|         |                    | 1: Remote wake up feature for RTL8187B                                        |
|         |                    | •                                                                             |
|         |                    | Bit[3]: UART Support.                                                         |
|         |                    | 0: No UART interface support                                                  |
|         |                    | 1: UART interface support                                                     |
|         |                    | ••                                                                            |
|         |                    | Bit[5:4]: Response default serial number.                                     |
|         |                    | 00b: Respond serial number from EEPROM                                        |
|         |                    | 01b: Respond serial number from internal ROM, 00 E0 4C 00 00 01               |
|         |                    | Others: Reserved                                                              |
|         |                    |                                                                               |
|         |                    | Bit[6]: Device Power.                                                         |
|         |                    | 0: Bus power                                                                  |
|         |                    | 1: Self power                                                                 |
| 38h     | TxPower13          | Transmit Power Level for 802.11b(g)-defined channel ID 13                     |
|         |                    | (center frequency=2472MHz).                                                   |
| 39h     | TxPower14          | Transmit Power Level for 802.11b(g)-defined channel_ID 14                     |
|         |                    | (center frequency=2484MHz).                                                   |
| 3Ah-73h | Manufacture String | Manufacture String and Product String: Those bits specify both manufacturer's |
|         | &                  | information and device's information for the USB standard request.            |
|         | Product String     | Maximum two strings total length are 58 bytes.                                |
| 74h-79h | -                  | Reserved.                                                                     |
| 7Ah     | TxPower7           | Transmit Power Level for 802.11b(g)-defined channel ID 7                      |
|         |                    | (center frequency=2442MHz).                                                   |
| 7Bh     | TxPower8           | Transmit Power Level for 802.11b(g)-defined channel ID 8                      |
| ,       |                    | (center frequency=2447MHz).                                                   |
| 7Ch     | TxPower9           | Transmit Power Level for 802.11b(g)-defined channel ID 9                      |
| , 511   | 1.11 0 11 017      | (center frequency=2452MHz).                                                   |
| 7Dh     | TxPower10          | Transmit Power Level for 802.11b(g)-defined channel ID 10                     |
| , 1511  | 1711 0 11 011 10   | (center frequency=2457MHz).                                                   |
| 7Eh     | CustomerID         | BIT[0-7]: CustomerID, 0x00 and 0xFF is reserved for Realtek.                  |
| 7Fh     | SW Antenna         | BIT[0:1]: 01b enables SW Antenna Diversity.                                   |
| /1111   | Diversity          | BIT[2:3]: 01b is default antenna.                                             |
|         | D110131ty          | Dir[2.5]. 010 is default antenna.                                             |



## 9.1. EEPROM Registers Summary

**Table 25. EEPROM Registers Summary** 

| Address         | Name        | Type  | Bit7              | Bit6              | Bit5  | Bit4        | Bit3      | Bit2  | Bit1    | Bit0 |  |
|-----------------|-------------|-------|-------------------|-------------------|-------|-------------|-----------|-------|---------|------|--|
| FF00h-<br>FF05h | IDR0 – IDR5 | R/W*  |                   |                   |       |             |           |       |         |      |  |
| FF52h           | CONFIG1     | R     | LEDS1             | LEDS0             |       | USB Receiv  | e Sensiti | vity  | -       | -    |  |
| 11/3211         | CONFIGI     | $W^*$ | LEDS1             | LEDS0             |       | USB Receiv  | e Sensiti | vity  | -       | -    |  |
|                 |             | R     | LCK               |                   |       |             |           | PAPE  | PA      | PE   |  |
| FF53h           | CONFIG2     | K     | LCK -             |                   | -     | ı           | 1         | _sign | _tii    | me   |  |
| 1113311         | CONFIG2     | w*    | ,*                |                   |       |             |           | PAPE  | PA      | PE   |  |
|                 |             | VV    | ı                 | ı                 | -     | ī           | 1         | _sign | _tii    | me   |  |
| FF54h-          | ANA PARM    | R/W** | 32-bit Read Write |                   |       |             |           |       |         |      |  |
| FF57h           |             |       |                   |                   |       | 32 010 1100 |           |       |         |      |  |
| FF59h           | CONFIG3     | R     | -                 | PARM_En           | Magic | -           | -         | -     | -       | -    |  |
| 113711          | CONTIGS     | W*    | ı                 | PARM_En           | Magic | ı           | -         | -     | -       | -    |  |
| FF5Ah           | CONFIG4     | R     | ı                 | -                 | -     | LWPME       | -         | LWPTN | _       | •    |  |
| TTSAII          | CONTIU4     | W*    | -                 | -                 | -     | LWPME       | -         | LWPTN | -       |      |  |
| FF5Bh           | TESTR       |       |                   |                   |       | 8-bit Reac  | Write     |       |         |      |  |
| FF60h-          | ANIA DADMO  | R/W   |                   | 22 his Deed Weise |       |             |           |       |         |      |  |
| FF63h           | ANA_PARM2   |       |                   | 32-bit Read Write |       |             |           |       |         |      |  |
| FFD8h           | CONFIG5     | R/W** | -                 | -                 | -     | -           | -         | -     | LANWake | -    |  |

Note 1: Registers marked  $W^*$  can be written only if bits EEM1=EEM0=1.

Note 2: Registers marked 'W\*\*' can be written only if bits EEM1:0=[1:1] and

CONFIG3 < PARM EN >= 0.

## 9.2. EEPROM Power Management Registers Summary

**Table 26. EEPROM Power Management Registers Summary** 

|                            |      |      |                        |                       | •      | •        |        | •    |        |          |
|----------------------------|------|------|------------------------|-----------------------|--------|----------|--------|------|--------|----------|
| Configuration Space Offset | Name | Type | Bit7                   | Bit6                  | Bit5   | Bit4     | Bit3   | Bit2 | Bit1   | Bit0     |
| 52h                        | PMC  | R    | Aux_I_b1               | Aux_I_b0              | DSI    | Reserved | PMECLK |      | Versio | n        |
| 53h                        |      | R    | PME_D3 <sub>cold</sub> | PME_D3 <sub>hot</sub> | PME_D2 | PME_D1   | PME_D0 | D2   | D1     | Aux_I_b2 |



## 10. USB Packet Buffering

The RTL8187B incorporates two independent FIFOs for transferring data to/from the system interface and from/to the network. The FIFOs provide temporary storage of data, freeing the host system from the real-time demands of the network.

The way in which the FIFOs are emptied and filled is controlled by the FIFO threshold values in the Receive Configuration registers. These values determine how full or empty the FIFOs must be before the device requests the bus. Once the RTL8187B requests the bus, it will attempt to empty or fill the FIFOs as allowed by the respective MXDMA settings in the Transmit Configuration and Receive Configuration registers.

## 10.1. Transmit Buffer Manager

The buffer management scheme used on the RTL8187B allows quick, simple, and efficient use of the frame buffer memory. The buffer management scheme uses separate buffers and descriptors for packet information. This allows effective transfers of data to the transmit buffer manager by simply transferring the descriptor information to the transmit queue.

The Tx Buffer Manager DMA's packet data from system memory and places it in the 3.5KB transmit FIFO, and pulls data from the FIFO to send to the Tx MAC. Multiple packets may be present in the FIFO, allowing packets to be transmitted with Short InterFrame (SIF) space. Additionally, once the RTL8187B requests the bus, it will attempt to fill the FIFO as allowed by the MXDMA setting.

The Tx Buffer Manager process also supports priority queuing of transmit packets. It handles this by drawing from two separate descriptor lists to fill the internal FIFO. If packets are available in the high priority queues, they will be loaded into the FIFO before those of low priority.

### 10.2. Receive Buffer Manager

The Rx Buffer Manager uses the same buffer management scheme as used for transmits. The Rx Buffer Manager retrieves packet data from the Rx MAC and places it in the 4KB receive data FIFO, and pulls data from the FIFO for DMA to system memory. The receive FIFO is controlled by the FIFO threshold value in RXFTH. This value determines the number of long words written into the FIFO from the MAC unit before a DMA request for system memory occurs. Once the RTL8187B gets the bus, it will continue to transfer the long words from the FIFO until the data in the FIFO is less than one long word, or has reached the end of the packet, or the max DMA burst size is reached, as set in MXDMA.

## 10.3. Packet Recognition

The Rx packet filter and recognition logic allows software to control which packets are accepted, based on destination address and packet type. Address recognition logic includes support for broadcast, multicast hash, and unicast addresses. The packet recognition logic includes support for WOL and programmable pattern recognition.



## 11. Functional Description

## 11.1. Transmit & Receive Operations

The RTL8187B supports a new descriptor-based buffer management that will significantly lower host CPU utilization. The RTL8187B supports transmit descriptor and receive descriptor in memory. Each OUT packet contains 3-double-word transmit descriptors and each IN packet contains 4-double-word receive descriptors.

#### 11.1.1. Transmit

#### **Tx Descriptor Format**

**Table 27. Tx Descriptor Format** 

| 31     | 30  | 29          | 28  | 27 26 25 24 | 23     | 22 21 20 19 | 18     | 17     | 16     | 15                 | 14 13 12      | 11 10 | 9 8    | 7 6 5 4 3 2 1 0   |           |
|--------|-----|-------------|-----|-------------|--------|-------------|--------|--------|--------|--------------------|---------------|-------|--------|-------------------|-----------|
| О      | D   | F           | L   | TXRATE      | R      | RTSRATE     |        | M      |        | N                  | BSSID         |       | TPK    | TSIZE (12 bits)   | Offset 0  |
| W      |     | S           | S   | (4 bits)    | T      | (4 bits)    |        |        | P      | О                  | _NO           |       |        |                   |           |
| N<br>= | A   |             |     |             | S<br>E |             |        | R<br>E | L<br>C | _                  |               |       |        |                   |           |
| 1      | О   |             |     |             | N      |             | E<br>N |        | ъ.     | Ē                  |               |       |        |                   |           |
| 1      | K   |             |     |             | 1      |             | 1      | R      | •      | N                  |               |       |        |                   |           |
|        |     |             |     |             |        |             |        | A      |        | C<br>R             |               |       |        |                   |           |
|        |     |             |     |             |        |             |        | G      |        | Y                  |               |       |        |                   |           |
|        |     |             |     |             |        |             |        |        |        | P                  |               |       |        |                   |           |
|        |     |             |     |             |        |             |        |        |        | T                  |               |       |        |                   |           |
|        |     |             |     |             |        |             |        |        |        |                    |               |       |        |                   |           |
| L      |     |             |     |             |        |             |        |        |        |                    |               |       |        |                   |           |
| Е      |     |             |     | Length      | (15    | bits)       |        |        |        |                    |               | RTS   | SDUR   | (16 bits)         | Offset 4  |
| N<br>G |     |             |     |             |        |             |        |        |        |                    |               |       |        |                   |           |
| E      |     |             |     |             |        |             |        |        |        |                    |               |       |        |                   |           |
| X      |     |             |     |             |        |             |        |        |        |                    |               |       |        |                   |           |
| T      |     |             |     |             |        |             |        |        |        |                    |               |       |        |                   |           |
|        |     |             |     |             |        |             | BU     | JFF    |        |                    | DDRESS        |       |        |                   | Offset 8  |
|        |     |             |     | DURATIO     | N (1   | 6 bits)     |        |        |        | M                  | RSVD (3 bits) |       | Frame_ | _Length (12 bits) | Offset 12 |
|        |     |             |     |             |        |             |        |        |        | I<br>C             | (3 bits)      |       |        |                   |           |
|        |     |             |     |             |        |             |        |        |        |                    |               |       |        |                   |           |
|        |     |             |     |             |        |             |        |        |        | $\bar{\mathbf{C}}$ |               |       |        |                   |           |
|        |     |             |     |             |        |             |        |        |        | A                  |               |       |        |                   |           |
|        |     |             |     |             |        | NEXT TX     | D      | ESC    | CRI    | ட<br>PT            | OR AD         | DRESS |        |                   | Offset 16 |
| R      | ΑT  | E_I         | FAI | LL RTS_RA   |        |             | P      |        |        |                    | ETRY L        |       |        | RTSAGC (8 bits)   | Offset 20 |
|        | 4CI | $K_{I}^{-}$ | LIM | IIT _FALI   | _      | (4bits)     | I      |        | T      |                    | _             | `     |        | . /               |           |
|        | (5  | bi          | ts) | BACK_I      |        |             | F      | _      | _      |                    |               |       |        |                   |           |
|        |     |             |     | IT (4 bit   | ts)    |             | S      | A      | D<br>D |                    |               |       |        |                   |           |
|        |     |             |     |             |        |             |        | C      | В      |                    |               |       |        |                   |           |
|        |     |             |     |             |        |             |        | M      |        |                    |               |       |        |                   |           |
|        |     |             |     |             |        |             |        |        |        |                    |               |       |        |                   |           |



|   | 31 | 30 | 29 | 28 | 27 | 26 | 25   | 24 23 | 3    | 22  | 21 20 | 19 | 18 17 | 10 | 6 15 | 14  | 13 12 | 11  | 10    | 9     | 8 7 | 7 6 | 5  | 5 4  | 3  | 2 | 1   | 0  |           |
|---|----|----|----|----|----|----|------|-------|------|-----|-------|----|-------|----|------|-----|-------|-----|-------|-------|-----|-----|----|------|----|---|-----|----|-----------|
|   | R  | SI | PC | A  |    | 1  | AG(  | C (8  | bits | s)  |       | R  | SVI   | )  |      |     |       | DEI | LAY   | BC    | )UN | D ( | 16 | bits | s) |   |     |    | Offset 24 |
|   | S  |    |    | N  |    |    |      |       |      |     |       | (4 | 4bits | )  |      |     |       |     |       |       |     |     |    |      |    |   |     |    |           |
|   | V  |    |    | T  |    |    |      |       |      |     |       |    |       |    |      |     |       |     |       |       |     |     |    |      |    |   |     |    |           |
|   | D  |    |    | Е  |    |    |      |       |      |     |       |    |       |    |      |     |       |     |       |       |     |     |    |      |    |   |     |    |           |
|   |    |    |    | N  |    |    |      |       |      |     |       |    |       |    |      |     |       |     |       |       |     |     |    |      |    |   |     |    |           |
|   |    |    |    | N  |    |    |      |       |      |     |       |    |       |    |      |     |       |     |       |       |     |     |    |      |    |   |     |    |           |
| L |    |    |    | A  |    |    |      |       |      |     |       |    |       |    |      |     |       |     |       |       |     |     |    |      |    |   |     |    |           |
|   |    |    |    |    | FR | AG | i_Q; | SIZE  | Ξ (1 | 161 | bits) |    |       |    | Е    |     | BC    | KEY | 7 (61 | bits) |     |     |    | PC   |    |   |     |    | Offset 28 |
|   |    |    |    |    |    |    |      |       |      |     |       |    |       |    | N    | N   |       |     |       |       | T   | P   | _  | PO   |    |   | Len |    |           |
|   |    |    |    |    |    |    |      |       |      |     |       |    |       |    | _    | l _ |       |     |       |       | 1_  | C   |    | AR   | C  | V | thS | el |           |
|   |    |    |    |    |    |    |      |       |      |     |       |    |       |    | P    | В   |       |     |       |       | Е   | _   |    | ΤY   | _  | D | ec  | t  |           |
|   |    |    |    |    |    |    |      |       |      |     |       |    |       |    | M    |     |       |     |       |       | N   |     |    |      | D  |   |     |    |           |
|   |    |    |    |    |    |    |      |       |      |     |       |    |       |    | P    | K   |       |     |       |       |     | N   |    |      | Е  |   |     |    |           |
|   |    |    |    |    |    |    |      |       |      |     |       |    |       |    | D    | Е   |       |     |       |       |     |     |    |      | S  |   |     |    |           |
|   |    |    |    |    |    |    |      |       |      |     |       |    |       |    |      | Y   |       |     |       |       |     |     |    |      | Е  |   |     |    |           |
|   |    |    |    |    |    |    |      |       |      |     |       |    |       |    |      |     |       |     |       |       |     | 1   |    |      | Ν  |   |     |    |           |

#### **Table 28. Tx Status Descriptor**

| Offset# | Bit# | Symbol | Description                                                                                                                                                 |
|---------|------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0       | 31   | OWN    | Ownership.                                                                                                                                                  |
|         |      |        | When set, this bit indicates that the descriptor is owned by the NIC, and the data relative to this descriptor is ready to be transmitted. When cleared, it |
|         |      |        | indicates that the descriptor is owned by the host system. The NIC clears this                                                                              |
|         |      |        | bit when the relative buffer data is transmitted. In this case, OWN=1.                                                                                      |
| 0       | 30   | DMA OK | DMA OK.                                                                                                                                                     |
|         |      |        | Set by the driver, reset by the RTL8187B when TX DMA OK. If IMR's                                                                                           |
|         |      |        | corresponding bit is set and the driver sets this bit, the RTL8187B resets this                                                                             |
|         |      |        | bit and issues an interrupt right after DMA OK of the last segment (LS). If not,                                                                            |
|         |      |        | the RTL8187B just resets this bit without asserting an interrupt.                                                                                           |
| 0       | 29   | FS     | First Segment Descriptor.                                                                                                                                   |
|         |      |        | When set, this bit indicates that this is the first descriptor of a Tx packet, and                                                                          |
|         |      |        | that this descriptor is pointing to the first segment of the packet.                                                                                        |
| 0       | 28   | LS     | Last Segment Descriptor.                                                                                                                                    |
|         |      |        | When set, indicates that this is the last descriptor of a Tx packet, and this                                                                               |
|         |      |        | descriptor is pointing to the last segment of the packet.                                                                                                   |



| Offset# | Bit#  | Symbol   | Description                                                                                 |                 |               |                 |              |
|---------|-------|----------|---------------------------------------------------------------------------------------------|-----------------|---------------|-----------------|--------------|
| 0       | 27:24 | TXRATE   | Tx Rate.                                                                                    |                 |               |                 |              |
|         |       |          | These five bits indicate the c                                                              | current frame   | 's transmissi | on rate.        |              |
|         |       |          |                                                                                             | Bit 27          | Bit 26        | Bit 25          | Bit 24       |
|         |       |          | 1Mbps                                                                                       | 0               | 0             | 0               | 0            |
|         |       |          | 2Mbps                                                                                       | 0               | 0             | 0               | 1            |
|         |       |          | 5.5Mbps                                                                                     | 0               | 0             | 1               | 0            |
|         |       |          | 11Mbps                                                                                      | 0               | 0             | 1               | 1            |
|         |       |          | 6Mbps                                                                                       | 0               | 1             | 0               | 0            |
|         |       |          | 9Mbps                                                                                       | 0               | 1             | 0               | 1            |
|         |       |          | 12Mbps                                                                                      | 0               | 1             | 1               | 0            |
|         |       |          | 18Mbps                                                                                      | 0               | 1             | 1               | 1            |
|         |       |          | 24Mbps                                                                                      | 1               | 0             | 0               | 0            |
|         |       |          | 36Mbps                                                                                      | 1               | 0             | 0               | 1            |
|         |       |          | 48Mbps                                                                                      | 1               | 0             | 1               | 0            |
|         |       |          | 54Mbps                                                                                      | 1               | 0             | 1               | 1            |
|         |       |          | Reserved                                                                                    | _               | ombinations   | 1               | 1            |
| 0       | 23    | RTSEN    | RTS Enable.                                                                                 | 7 til other e   | omomations    |                 |              |
|         | 23    | KIBLIV   | Set to 1 indicates that an RT                                                               | S/CTS hands     | hake shall h  | e nerformed     | at the       |
|         |       |          | beginning of any frame exch                                                                 |                 |               |                 |              |
|         |       |          | Management, the frame has                                                                   |                 |               |                 |              |
|         |       |          | length of the frame is greater                                                              |                 |               |                 | ,            |
| 0       | 22:19 | RTSRATE  | RTS Rate.                                                                                   |                 |               |                 |              |
|         |       |          | These four bits indicate the I                                                              | RTS frame's     | transmission  | rate before     | transmitting |
|         |       |          | the current frame and will be                                                               | e ignored if th | ne RTSEN b    | it is set to 0. |              |
|         |       |          |                                                                                             | Bit 22          | Bit 21        | Bit 20          | Bit 19       |
|         |       |          | 1Mbps                                                                                       | 0               | 0             | 0               | 0            |
|         |       |          | 2Mbps                                                                                       | 0               | 0             | 0               | 1            |
|         |       |          | 5.5Mbps                                                                                     | 0               | 0             | 1               | 0            |
|         |       |          | 11Mbps                                                                                      | 0               | 0             | 1               | 1            |
|         |       |          | 6Mbps                                                                                       | 0               | 1             | 0               | 0            |
|         |       |          | 9Mbps                                                                                       | 0               | 1             | 0               | 1            |
|         |       |          | 12Mbps                                                                                      | 0               | 1             | 1               | 0            |
|         |       |          | 18Mbps                                                                                      | 0               | 1             | 1               | 1            |
|         |       |          | 24Mbps                                                                                      | 1               | 0             | 0               | 0            |
|         |       |          | 36Mbps                                                                                      | 1               | 0             | 0               | 1            |
|         |       |          | 48Mbps                                                                                      | 1               | 0             | 1               | 0            |
|         |       |          | 54Mbps                                                                                      | 1               | 0             | 1               | 1            |
|         |       |          | Reserved                                                                                    |                 | All other co  | ombinations     |              |
| 0       | 18    | CTSEN    | CTS Enable.                                                                                 |                 |               |                 |              |
|         |       |          | Both RTSEN and CTSEN se                                                                     | et to 1 indicat | es that the C | TS-to-self p    | rotection    |
|         |       |          | mechanism will be used.                                                                     |                 |               | 1               |              |
| 0       | 17    | MOREFRAG | More Fragment.                                                                              |                 |               |                 |              |
|         |       |          | This bit is set to 1 in all data                                                            | type frames     | that have an  | other fragme    | ent of the   |
|         |       |          | current packet to follow.                                                                   |                 |               |                 |              |
|         |       |          |                                                                                             |                 |               |                 |              |
| 0       | 16    | SPLCP    | Short Physical Layer Conver                                                                 | rgence Protoc   | col format.   |                 |              |
| 0       | 16    | SPLCP    | Short Physical Layer Conver<br>When set, this bit indicates theader before transmitting the | hat a short Pl  |               | le will be ad   | ded to the   |



| Offset# | Bit#  | Symbol                      | Description                                                                                                                                                                                                                                                             |
|---------|-------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0       | 15    | NO_ENCRYPT                  | No Encryption.                                                                                                                                                                                                                                                          |
|         |       |                             | This packet will be sent out without encryption even if Tx encryption is enabled.                                                                                                                                                                                       |
| 0       | 14:12 | RSVD                        | Reserved.                                                                                                                                                                                                                                                               |
| 0       | 11:0  | TPKTSIZE                    | Transmit Packet Size. This field indicates the number of bytes required to transmit the frame.                                                                                                                                                                          |
| 4       | 31    | LENGEXT                     | Length Extension. This bit is used to supplement the Length field (bits 30:16, offset 4). This bit will be ignored if the TXRATE is set to 1Mbps, 2Mbps, or 5.5Mbps.                                                                                                    |
| 4       | 30:16 | Length                      | PLCP Length: The PLCP length field indicates the number of microseconds required to transmit the frame.                                                                                                                                                                 |
| 4       | 15:0  | RTSDUR                      | RTS Duration: These bits indicate the RTS frame's duration field before transmitting the current frame and will be ignored if the RTSEN bit is set to 0.                                                                                                                |
| 8       | 31:0  | TxBuff                      | 32-bit Transmit Buffer Address.                                                                                                                                                                                                                                         |
| 12      | 31:16 | DURATION                    | Time duration to send this packet plus SIFS and ACK                                                                                                                                                                                                                     |
| 12      | 15    | MIC_CAL                     | Enable MIC calculation.                                                                                                                                                                                                                                                 |
| 12      | 14:12 | RSVD                        | Reserved.                                                                                                                                                                                                                                                               |
| 12      | 11:0  | Frame_Length                | Transmit Frame Length. This field indicates the length in the Tx buffer, in bytes, to be transmitted.                                                                                                                                                                   |
| 16      | 31:0  | NTDA                        | 32-bit Address of the Next Transmit Descriptor.                                                                                                                                                                                                                         |
| 20      | 31:27 | RATE_FALL<br>BACK_LIMIT     | Data Rate Auto Fallback Limit.                                                                                                                                                                                                                                          |
| 20      | 26:23 | RTS_RATE_FALL<br>BACK_LIMIT | RTS/CTS Rate Auto Fallback Limit.                                                                                                                                                                                                                                       |
| 20      | 22:19 | RSVD                        | Reserved.                                                                                                                                                                                                                                                               |
| 20      | 18    | PIFS                        | Setting this bit will cause this frame be sent after PIFS                                                                                                                                                                                                               |
| 20      | 17    | NO_ACM                      | No admission control procedure.  This packet will be sent out without being restricted by admission control procedures. For example, the management type frames shall be sent using the access category AC_VO without being restricted by admission control procedures. |
| 20      | 16    | RT_DB                       | Lifetime limited by RETRY_LIMIT (RT_DB=0) or DELAY_BOUND (RT_DB=1).                                                                                                                                                                                                     |
| 20      | 15:8  | RETRY_LIMIT                 | Retry Count Limit.                                                                                                                                                                                                                                                      |
| 20      | 7:0   | RTSAGC                      | Tx RTS AGC.                                                                                                                                                                                                                                                             |
| 24      | 31    | RSVD                        | Reserved.                                                                                                                                                                                                                                                               |
| 24      | 30:29 | SPC                         | Short preamble count. 00: 10 bits 01: 12 bits 10: 14 bits 11: 16 bits                                                                                                                                                                                                   |
| 24      | 28    | ANTENNA                     | Tx Antenna.                                                                                                                                                                                                                                                             |
| 24      | 27:20 | AGC                         | Tx AGC.                                                                                                                                                                                                                                                                 |
| 24      | 19:16 | RSVD                        | Reserved.                                                                                                                                                                                                                                                               |
| 24      | 15:0  | DELAY_BOUND                 | DELAY BOUND                                                                                                                                                                                                                                                             |
|         |       | <u></u>                     |                                                                                                                                                                                                                                                                         |



| Offset# | Bit#  | Symbol         | Description                                                                     |
|---------|-------|----------------|---------------------------------------------------------------------------------|
| 28      | 31:16 | FRAG_QSIZE     | Fragmentation Queue Size.                                                       |
|         |       |                | Upon sending the first frame of a fragmentation sequence, the driver writes the |
|         |       |                | queue size of the entire fragmentation exchange (including the first frame)     |
|         |       |                | here. MAC uses this value when counting down TXOP. This field is valid          |
| •       |       |                | when TCR (0x40) duration processing fields are set to mode 1 or 2.              |
| 28      | 15    | ENPMPD         | Enable Power Meter Pre-distortion Packet.                                       |
| 28      | 14    | EN_BCKEY       | Enable broadcast/multicast key search when using Multiple BSSID                 |
| 28      | 13:8  | BCKEY          | Specify key to use in CAM for broadcast/multicast.                              |
| 28      | 7     | PT_EN          | Enable Power Tracking.                                                          |
| 28      | 6     | TPC_EN         | Enable TPC.                                                                     |
| 28      | 5:4   | TPC_POLARITY   | TPC Polarity Select.                                                            |
|         |       |                | 00: Neither increment nor decrement.                                            |
|         |       |                | 01: Increment.                                                                  |
|         |       |                | 10: Decrement.                                                                  |
|         |       |                | 11: Reserved.                                                                   |
| 28      | 3     | TPC_DESEN      | TPC Descriptor AGC Enable.                                                      |
|         |       |                | 0: Use the value of register TPC_TXAGC_OFDM as 54MHz TXAGC Base.                |
|         |       |                | 1: Use the value of AGC in the same descriptor as 54MHz TXAGC Base.             |
| 28      | 1:0   | HWLengthSelect | HW Length Select.                                                               |
|         |       |                | 00: No Encryption.                                                              |
|         |       |                | 01: RC4 Encryption.                                                             |
|         |       |                | 10: AES Encryption.                                                             |
|         |       |                | 11: Reserved.                                                                   |

#### **11.1.2.** Receive

#### **Rx Descriptor Format**

**Table 29. Rx Descriptor Format** 

|    |    |    |    |    |      |     |      |     |    |    |     |    |     |     |          |    |    |     |     |     |      |     |     |      |    |    |     |     |   |    |      |      |      |    |              |   |   | _         |
|----|----|----|----|----|------|-----|------|-----|----|----|-----|----|-----|-----|----------|----|----|-----|-----|-----|------|-----|-----|------|----|----|-----|-----|---|----|------|------|------|----|--------------|---|---|-----------|
| 31 | 30 | 29 | 28 | 2  | 7 26 | 2:  | 5 24 | 1 2 | 3  | 22 | 21  | 1  | 20  | 19  | 18       | 3  | 17 | 16  | 15  | 14  | 13   | 3 1 | 2   | 11   | 10 | 9  | )   | 8 7 |   | 6  | 5    | 4    | 3    | ;  | 2            | 1 | 0 |           |
| О  | D  | F  | L  |    |      |     |      |     |    |    |     |    |     |     |          |    |    | U   | Т   |     |      |     |     |      |    |    |     |     |   |    |      |      |      |    |              |   |   | Offset 0  |
| W  | M  | S  | S  |    |      |     | RS   | SV  | D  | (1 | 11  | bi | ts) |     |          |    |    | D   | О   |     |      | R   | TS  | R    | C  |    |     |     |   |    | Pa   | ack  | et l | R( | $\mathbb{C}$ |   |   |           |
| N  | Α  |    |    |    |      |     |      |     |    | `  |     |    |     |     |          |    |    | R   | K   |     |      | (   | 7 ł | oits | 3) |    |     |     |   |    |      | (8   | bits | 3) |              |   |   |           |
| =  |    |    |    |    |      |     |      |     |    |    |     |    |     |     |          |    |    |     |     |     |      |     |     |      |    |    |     |     |   |    |      | ( -  |      | ,  |              |   |   |           |
| 0  | Ō  |    |    |    |      |     |      |     |    |    |     |    |     |     |          |    |    |     |     |     |      |     |     |      |    |    |     |     |   |    |      |      |      |    |              |   |   |           |
|    | K  |    |    |    |      |     |      |     |    |    |     |    |     |     |          |    |    |     |     |     |      |     |     |      |    |    |     |     |   |    |      |      |      |    |              |   |   |           |
|    |    |    |    |    |      |     |      |     |    |    |     |    |     |     |          |    |    | RS  | VI  | )   |      |     |     |      |    |    |     |     |   |    |      |      |      |    |              |   |   | Offset 4  |
|    |    |    |    |    |      |     |      |     |    |    |     |    | ,   | ΓΣ  | <u> </u> | Βl | JF | FEI | R_  | ٩D  | DF   | RES | SS  |      |    |    |     |     |   |    |      |      |      |    |              |   |   | Offset 8  |
|    |    |    | MI | PE | UE   | xc. | han  | ge  | Ti | m  | e ( | 16 | 5 t | its | s)       |    |    |     | I   | RSV | /D   | (4  |     |      |    | F  | rai | me  | I | en | igth | ı (1 | 2 b  | it | s)           |   |   | Offset 12 |
|    |    |    |    |    |      |     |      | _   |    |    |     |    |     |     |          |    |    |     |     |     | its) | •   |     |      |    |    |     |     | _ |    | _    | `    |      |    |              |   |   |           |
|    |    |    |    |    |      |     |      |     |    | N  | ŒΣ  | X  | Γ_  | T   | Χ_       | D  | ES | SCF | RIP | ТС  | R    | A   | DI  | OR   | ES | SS |     |     |   |    |      |      |      |    |              |   |   | Offset 10 |
|    |    |    |    |    |      |     |      |     |    |    |     |    |     |     |          |    |    | RS  | VI  | )   |      | _   |     |      |    |    |     |     |   |    |      |      |      |    |              |   |   | Offset 20 |
|    |    |    |    |    |      |     |      |     |    |    |     |    |     |     |          |    |    | RS  | VI  | )   |      |     |     |      |    |    |     |     |   |    |      |      |      |    |              |   |   | Offset 24 |
|    |    |    |    |    |      |     |      |     |    |    |     |    |     |     |          |    |    | RS  | VI  | )   |      |     |     |      |    |    |     |     |   |    |      |      |      |    |              |   |   | Offset 28 |



#### Table 30. Rx Status Descriptor

| Offset# | Bit#  | Symbol               | Description                                                                                                                                                                                                                                     |
|---------|-------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0       | 31    | OWN                  | Ownership.                                                                                                                                                                                                                                      |
|         |       |                      | When set, this bit indicates that the descriptor is owned by the NIC. When clear, it indicates that the descriptor is owned by the host system. The NIC clears this bit when the related buffer data has been transmitted. In this case, OWN=0. |
| 0       | 30    | DMA_OK               | DMA Okay.                                                                                                                                                                                                                                       |
| 0       | 29    | FS                   | First Segment Descriptor.  When set, this bit indicates that this is the first descriptor of a Tx packet, and that                                                                                                                              |
|         |       |                      | this descriptor is pointing to the first segment of the packet.                                                                                                                                                                                 |
| 0       | 28    | LS                   | Last Segment Descriptor.                                                                                                                                                                                                                        |
|         |       |                      | When set, this bit indicates that this is the last descriptor of a Tx packet, and that this descriptor is pointing to the last segment of the packet.                                                                                           |
| 0       | 27:17 | RSVD                 | Reserved.                                                                                                                                                                                                                                       |
| 0       | 16    | UDR                  | FIFO underrun during transmission of this packet.                                                                                                                                                                                               |
| 0       | 15    | TOK                  | Transmit (Tx) OK.                                                                                                                                                                                                                               |
|         |       |                      | Indicates that a packet exchange sequence has completed successfully.                                                                                                                                                                           |
| 0       | 14:8  | RTS RC               | RTS Retry Count. The RTS RC's initial value is 0. It indicates the number of retries of RTS.                                                                                                                                                    |
| 0       | 7:0   | Packet RC            | Packet Retry Count.                                                                                                                                                                                                                             |
|         |       |                      | The RC's initial value is 0. It indicates the number of retries before a packet was                                                                                                                                                             |
| 4       | 31:0  | RSVD                 | transmitted properly.  Reserved.                                                                                                                                                                                                                |
| 8       | 31:0  | TxBuff               | 32-bit Transmit Buffer Address.                                                                                                                                                                                                                 |
|         |       |                      |                                                                                                                                                                                                                                                 |
| 12      | 31:16 | MPDUExchange<br>Time | MPDUExchangeTime corresponds to the just completed MPDU exchange. The MPDUExchangeTime equals the time required to transmit the MPDU sequence, i.e., the time required to transmit the MPDU plus the time required to transmit the              |
|         |       |                      | expected response frame plus one SIFS.                                                                                                                                                                                                          |
| 12      | 15:12 | RSVD                 | Reserved.                                                                                                                                                                                                                                       |
| 12      | 11:0  | Frame_Length         | Transmit Frame Length.                                                                                                                                                                                                                          |
| 1.6     | 21.0  | NED 4                | This field indicates the length in the Tx buffer, in bytes, to be transmitted.                                                                                                                                                                  |
| 16      | 31:0  | NTDA                 | 32-bit Address of Next Transmit Descriptor.                                                                                                                                                                                                     |
| 20      | 31:0  | RSVD                 | Reserved.                                                                                                                                                                                                                                       |
| 24      | 31:0  | RSVD                 | Reserved.                                                                                                                                                                                                                                       |
| 28      | 31:0  | RSVD                 | Reserved.                                                                                                                                                                                                                                       |



#### 11.2. Rx Command

The RTL8187B supports an Rx command queue to feedback the Tx state and beacon interrupt. When the Command Type (bit[31:30]) is set to 00b, it indicates Tx Beacon Interrupt. When set to 01b, it indicates Tx Close Descriptor.

#### Table 31. Tx Beacon Interrupt

| 31  | 30 | 29                  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18  | 17   | 16   | 15   | 14  | 13   | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-----|----|---------------------|----|----|----|----|----|----|----|----|----|----|-----|------|------|------|-----|------|----|----|----|---|---|---|---|---|---|---|---|---|---|
| Cm  | d  | RSVD Last Beacon CW |    |    |    |    |    |    |    |    |    |    |     |      |      |      |     |      |    |    |    |   |   |   |   |   |   |   |   |   |   |
| Тур | e  |                     |    |    |    |    |    |    |    |    |    |    |     |      |      |      |     |      |    |    |    |   |   |   |   |   |   |   |   |   |   |
|     |    |                     |    |    |    |    |    |    |    |    |    |    | Las | t Be | acor | n TS | F[3 | 1:0] |    |    |    |   |   |   |   |   |   |   |   |   | _ |

#### Table 32. Tx Close Descriptor

| 31        | 30                   | 29 | 28 | 27 | 26 | 25 | 24 | 23   | 22   | 21  | 20    | 19 | 18 | 17 | 16 | 15          | 14 | 13  | 12   | 11   | 10   | 9     | 8  | 7 | 6    | 5     | 4     | 3    | 2    | 1    | 0 |
|-----------|----------------------|----|----|----|----|----|----|------|------|-----|-------|----|----|----|----|-------------|----|-----|------|------|------|-------|----|---|------|-------|-------|------|------|------|---|
| Ст<br>Тур |                      | FS | LS |    |    |    | Se | eque | ence | No[ | [11:0 | 0] |    |    |    | T<br>O<br>K | R  | RTS | Reti | ry C | ount | t[6:0 | )] |   | Pacl | ket F | Retry | 7 Со | unt[ | 7:0] |   |
|           | MAC Used Time [15:0] |    |    |    |    |    |    |      |      |     |       |    |    |    |    |             |    |     |      |      |      |       |    |   |      |       |       |      |      |      |   |

## 11.3. Loopback Operation

Loopback mode is normally used to verify that the logic operations have performed correctly. In loopback mode, the RTL8187B takes frames from the transmit descriptor and transmits them up to internal Rx logic. The loopback function does not apply to an external PHYceiver.

# 11.4. Tx Encapsulation (With RTL8187B Internal Baseband Processor)

When operating in Tx mode, the RTL8187B encapsulates the frames that it transmits according to the Differential Binary Phase Shift Keying (DBPSK) for 1Mbps, Differential Quaternary Phase Shift Keying (DQPSK) for 2Mbps, and Complementary Code Keying (CCK) for 5.5Mbps and 11Mbps modulators. The changes to the original packet data are as follows:

- 1. The PLCP preamble is always transmitted as the DBPSK waveform and used by the receiver to achieve initial PN synchronization.
- 2. The PLCP header can be configured to be either DBPSK or DQPSK and includes the necessary data fields of the communications protocol to establish the physical layer link.
- 3. The MAC frame can be configured for DBPSK, DQPSK, or CCK.



# 11.5. Rx Decapsulation (With RTL8187B Internal Baseband Processor)

The RTL8187B continuously monitors the network when reception is enabled. When activity is recognized it starts to process the incoming data. After detecting receive activity on the channel, the RTL8187B starts to process the PLCP preamble and header based on the mode of operation.

The RTL8187B checks CRC16 and CRC32, then reports if CRC16 or CRC32 has errors. When using the 40-bit WEP and 104-bit WEP module for decryption, the RTL8187B also checks the Integrity Check Value (ICV) and reports if the ICV has errors.

### 11.6. QoS Functions

The RTL8187B supports WMM, WMM Scheduled Access, and IEEE 802.11e functions.

#### 11.7. Contention-based Admission Control Functions

Refer to Section 9.9.3 of the IEEE 802.11e specification for greater detail.

The ATL (Admitted Time Limit) is a statically set value which determines the maximum transmission time a class can have.

Software keeps track of admitted time per access that requires admission control. Upon receipt of a successful response frame, the non-AP QSTA adds the admitted time variable for the specified EDCAF to the value contained in the Medium Time field of the TSPEC element. The non-AP QSTA then starts a five-second timer. The non-AP QSTA shall update the value of used time:

A. At five second intervals

used time = max ((used time-admitted time), 0)

B. After each successful or unsuccessful MPDU (re)transmission attempt,

used time = used time + MPDUExchangeTime

If the used\_time reaches or exceeds the admitted time value, the corresponding EDCAF sets the corresponding bit in the ACM\_CONTROL register to 1. The corresponding EDCAF may then choose to temporarily replace the EDCA parameters for the EDCAF with those specified for an access category of lower priority, if no admission control is required for those access categories.



### 11.8. Duration Field Processing

The RTL8187B supports three modes of duration field processing (selected via the DurProcMode bit in each AC\_XX\_TXOPQueued register).

- Mode 0: Software takes full control of duration field processing. MAC has nothing to do with it.
- Mode 1: DMA reads the 2-byte DURATION value in the TX descriptor and adds it to the AC XX TXOPQueued register.
- Mode2: Hardware accumulates all the requested duration values of each EDCAF data queue and each EDCAF FIFO and writes the value to each corresponding AC XX TXOPQueued register.

In Mode1 and Mode2, MAC decreases the value in the AC\_XX\_TXOPQueued register each time an EDCAF packet is transmitted.

#### 11.9. LED Functions

The RTL8187B supports 2 LED signals in 4 configurable operation modes. The following sections describe the different LED actions.

#### 11.9.1. Link Monitor

The Link Monitor senses the link integrity. Whenever link status is established, the specific link LED pin is driven low.

#### 11.9.2. Infrastructure Monitor

The Infrastructure Monitor senses the link integrity of an Infrastructure network. Whenever Link OK in Infrastructure network status is established, the specific Infrastructure LED pin is driven low.



## 11.9.3. Rx LED

Blinking of the Rx LED indicates that receive activity is occurring.



Figure 3. Rx LED

### 11.9.4. Tx LED

Blinking of the Tx LED indicates that transmit activity is occurring.



Figure 4. Tx LED

### 11.9.5. Tx/Rx LED

Blinking of the Tx/Rx LED indicates that both transmit and receive activity is occurring.



Figure 5. Tx/Rx LED



## 11.9.6. **LINK/ACT LED**

Blinking of the LINK/ACT LED indicates that the RTL8187B is linked and operating properly. If this LED is high for extended periods it indicates that a link problem exists.



Figure 6. LINK/ACT LED



# 12. Application Diagram



Figure 7. Application Diagram



# 13. Electrical Characteristics

# 13.1. Temperature Limit Ratings

**Table 33. Temperature Limit Ratings** 

| Parameter             | Minimum | Maximum | Units |
|-----------------------|---------|---------|-------|
| Storage temperature   | -55     | +125    | °C    |
| Operating temperature | -10     | 70      | °C    |

## 13.2. DC Characteristics

**Table 34. DC Characteristics** 

| Symbol          | Parameter                            | Conditions                               | Minimum   | Typical | Maximum   | Units |
|-----------------|--------------------------------------|------------------------------------------|-----------|---------|-----------|-------|
| VDD33           | 3.3V Supply Voltage                  | Conditions                               | 3.0       | 3.3     | 3.6       | V     |
| VDD15           | 1.5V Supply Voltage                  |                                          | 1.4       | 1.5     | 1.6       | V     |
| V <sub>oh</sub> | Minimum High Level Output<br>Voltage | $I_{oh} = -8mA$                          | 0.9 * Vcc |         | Vcc       | V     |
| V <sub>ol</sub> | Maximum Low Level Output<br>Voltage  | $I_{ol} = 8mA$                           |           |         | 0.1 * Vcc | V     |
| V <sub>ih</sub> | Minimum High Level Input Voltage     |                                          | 0.5 * Vcc |         | Vcc+0.5   | V     |
| V <sub>il</sub> | Maximum Low Level Input Voltage      |                                          | -0.5      |         | 0.3 * Vcc | V     |
| I <sub>in</sub> | Input Current                        | $V_{\text{in}} = V_{\text{cc or GND}}$   | -1.0      |         | 1.0       | μΑ    |
| I <sub>oz</sub> | Tri-State Output Leakage Current     | V <sub>out</sub> =V <sub>cc</sub> or GND | -10       | _       | 10        | μΑ    |
| Icc             | Average Operating Supply Current     | $I_{out} = 0mA$                          |           |         | 242       | mA    |



## 13.3. AC Characteristics

## 13.3.1. Serial EEPROM Interface Timing (93C46(64\*16)/93C56(128\*16))



Figure 8. Serial EEPROM Interface Timing

**Table 35. EEPROM Access Timing Parameters** 

| Symbol | Parameter           | Minimum   | Typical  | Maximum | Units    |    |
|--------|---------------------|-----------|----------|---------|----------|----|
| tes    | Minimum CS Low Time | 9346/9356 | 1000/250 |         |          | ns |
| twp    | Write Cycle Time    | 9346/9356 |          |         | 10/10    | ms |
| tsk    | SK Clock Cycle Time | 9346/9356 | 4/1      |         |          | μs |
| tskh   | SK High Time        | 9346/9356 | 1000/500 |         |          | ns |
| tskl   | SK Low Time         | 9346/9356 | 1000/250 |         |          | ns |
| tess   | CS Setup Time       | 9346/9356 | 200/50   |         |          | ns |
| tesh   | CS Hold Time        | 9346/9356 | 0/0      |         |          | ns |
| tdis   | DI Setup Time       | 9346/9356 | 400/50   |         |          | ns |
| tdih   | DI Hold Time        | 9346/9356 | 400/100  |         |          | ns |
| tdos   | DO Setup Time       | 9346/9356 | 2000/500 |         |          | ns |
| tdoh   | DO Hold Time        | 9346/9356 |          |         | 2000/500 | ns |
| tsv    | CS to Status Valid  | 9346/9356 |          |         | 1000/500 | ns |



# 14. Mechanical Dimensions









See the Mechanical Dimensions notes on the next page.



## 14.1. Mechanical Dimensions Notes

| Symbol         | Dimension in inch |          |       | Dimension in mm |          |       |  |
|----------------|-------------------|----------|-------|-----------------|----------|-------|--|
|                | Min               | Typical  | Max   | Min             | Typical  | Max   |  |
| A              | ı                 | -        | 0.063 | -               | -        | 1.60  |  |
| <b>A</b> 1     | 0.002             | -        | 1     | 0.05            | -        | 1     |  |
| <b>A</b> 2     | 0.053             | 0.055    | 0.057 | 1.35            | 1.40     | 1.45  |  |
| b              | 0.005             | 0.007    | 0.009 | 0.13            | 0.18     | 0.23  |  |
| c              | 0.004             | -        | 0.006 | 0.09            | -        | 0.20  |  |
| D              | 0.624             | 0.630    | 0.636 | 15.85           | 16.00    | 16.15 |  |
| D1             | 0.547             | 0.551    | 0.555 | 13.90           | 14.00    | 14.10 |  |
| е              | 0                 | .016 BS0 | 2     | 0.40 BSC        |          |       |  |
| E              | 0.624             | 0.630    | 0.636 | 15.85           | 16.00    | 16.15 |  |
| E1             | 0.547             | 0.551    | 0.555 | 13.90           | 14.00    | 14.10 |  |
| L              | 0.018             | 0.024    | 0.030 | 0.45            | 0.60     | 0.75  |  |
| $\mathbf{L}_1$ | 0.039 REF         |          |       |                 | 1.00 REF |       |  |
| Θ              | 0°                | 3.5°     | 7°    | 0°              | 3.5°     | 7°    |  |

#### Note

- 1.Dimension b does not include dambar protrusion/intrusion.
- 2. Controlling dimension: Millimeter
- 3.General appearance spec. should be based on final visual inspection spec.

| TITLE: 128LD LQFP ( 14x14x1.4 mm*2 ) PACKAGE OUTLINE |                     |          |              |  |  |  |
|------------------------------------------------------|---------------------|----------|--------------|--|--|--|
| -CU L/F, FOOTPRINT 2.0 mm                            |                     |          |              |  |  |  |
| L                                                    | LEADFRAME MATERIAL: |          |              |  |  |  |
| APPROVE                                              |                     | DOC. NO. | 530-ASS-P004 |  |  |  |
|                                                      |                     | VERSION  | 1            |  |  |  |
|                                                      |                     | PAGE     | OF           |  |  |  |
| CHECK                                                |                     | DWG NO.  | LQ128 - 2    |  |  |  |
| DATE MAY. 13.2002                                    |                     |          |              |  |  |  |
| REALTEK SEMICONDUCTOR CORP.                          |                     |          |              |  |  |  |

# 15. Ordering Information

**Table 36. Ordering Information** 

| Part Number | Package                         | Status |
|-------------|---------------------------------|--------|
| RTL8187B-GR | 128-pin LQFP with green package | MP     |

Note: See page 5 for Green package identification.

Realtek Semiconductor Corp. Headquarters

No. 2, Innovation Road II, Hsinchu Science Park, Hsinchu 300, Taiwan.

Tel: 886-3-5780211 Fax: 886-3-5776047

www.realtek.com.tw



REALTEK SEMICONDUCTOR CORP. Report No. : CE/2005/12075

NO. 2, INDUSTRY E. RD. IX, SCIENCE-BASED INDUSTRIAL Date : 2005/01/20

PARK, HSINCHU 300, TAIWAN Page : 1 of 2

### The following merchandise was (were) submitted and identified by the client as:

Testing Date : 2005/01/13 TO 2005/01/20

-----

<u>Test Result</u>: - Please see the next page -

Daniel Yeh, M.R. / Operation Manager Signed for and on behalf of SGS TAIWAN LTD.



REALTEK SEMICONDUCTOR CORP. Report No. : CE/2005/12075

NO. 2, INDUSTRY E. RD. IX, SCIENCE-BASED INDUSTRIAL Date : 2005/01/20

PARK, HSINCHU 300, TAIWAN Page : 2 of 2

### **Test Result**

PART NAME NO.1 : MIXED BLACK PLASTIC BODY&SILVER COLORED

METAL-MIXED ALL PART

| Took Itams (a):           | Test Item (s): Unit Method |                           | MDL    | Result |
|---------------------------|----------------------------|---------------------------|--------|--------|
| Test Item (s):            | Unit                       | wethod                    | MDL    | No.1   |
| PBBs(Polybrominated       | %                          | With reference to         | 0.0005 | N.D.   |
| biphenyls)(CAS NO:059536- |                            | USEPA3540 or USEPA3550.   |        |        |
| 65-1)                     |                            | Analysis was performed by |        |        |
|                           |                            | HPLC/DAD, LC/MS or        |        |        |
|                           |                            | GC/MS. (prohibited by     |        |        |
|                           |                            | 2002/95/EC (RoHS),        |        |        |
|                           |                            | 83/264/EEC, and           |        |        |
|                           |                            | 76/769/EEC)               |        |        |
| PBBEs(PBDEs)(Polybrominat | %                          | With reference to         | 0.0005 | N.D.   |
| ed biphenyl ethers)       |                            | USEPA3540 or USEPA3550.   |        |        |
|                           |                            | Analysis was performed by |        |        |
|                           |                            | HPLC/DAD, LC/MS or        |        |        |
|                           |                            | GC/MS. (prohibited by     |        |        |
|                           |                            | 2002/95/EC (RoHS),        |        |        |
|                           |                            | 83/264/EEC, and           |        |        |
|                           |                            | 76/769/EEC)               |        |        |

| Took Itama (s).    | Test Item (s): Unit Method |                                                                            | MDL | Result |
|--------------------|----------------------------|----------------------------------------------------------------------------|-----|--------|
| rest item (s):     |                            |                                                                            | MDL | No.1   |
| Chromium VI (Cr+6) | ppm                        | As per US EPA 7196A and US EPA 3060A.                                      | 2   | N.D.   |
| Cadmium (Cd)       | ppm                        | ICP-AES after as per EN<br>1122, method B:2001 or<br>other acid digestion. | 2   | N.D.   |
| Mercury (Hg)       | ppm                        | ICP-AES after as per US<br>EPA 3052 or other acid<br>digestion.            | 2   | N.D.   |
| Lead (Pb)          | ppm                        | ICP-AES after as per US<br>EPA 3050B or other acid<br>digestion.           | 2   | N.D.   |

NOTE: (1) N.D. = Not detected (<MDL)

(2) ppm = mg/kg

(3) MDL = Method Detection Limit

The content of this PDF file is in accordance with the original issued reports for reference only. This Test Report cannot be reproduced, except in full, without prior written permission of the Company

### **Federal Communication Commission Interference**

### Statement

This equipment has been tested and found to comply with the limits for a Class B digital device, pursuant to Part 15 of the FCC Rules. These limits are designed to provide reasonable protection against harmful interference in a residential installation. This equipment generates, uses and can radiate radio frequency energy and, if not installed and used in accordance with the instructions, may cause harmful interference to radio communications. However, there is no guarantee that interference will not occur in a particular installation. If this equipment does cause harmful interference to radio or television reception, which can be determined by turning the equipment off and on, the user is encouraged to try to correct the interference by one of the following measures:

- Reorient or relocate the receiving antenna.
- Increase the separation between the equipment and receiver.
- Connect the equipment into an outlet on a circuit different from that to which the receiver is connected.
- Consult the dealer or an experienced radio/TV technician for help.

FCC Caution: Any changes or modifications not expressly approved by the party responsible for compliance could void the user's authority to operate this equipment.

This device complies with Part 15 of the FCC Rules. Operation is subject to the following two conditions: (1) This device may not cause harmful interference, and (2) this device must accept any interference received, including interference that may cause undesired operation.

This device and its antenna(s) must not be co-located or operating in conjunction with any other antenna or transmitter.

### IMPORTANT NOTE:

This module is intended for OEM integrator. The OEM integrator is still responsible for the FCC compliance requirement of the end prouduct which integrates this module

20cm minimum distance has to be able to be maintained between the antenna and the users for the host this module is integrated into. Under such configuration, the FCC radiation exposure limits set forth for an population/uncontrolled environment can be satisfied.

Any changes or modifications not expressly approved by the manufacturer could void the user's authority to operate this equipment.

### USERS MANUAL OF THE END PRODUCT:

In the users manual of the end product, the end user has to be informed to keep at least 20cm separation with the antenna while this end product is installed and operated. The end user has to be informed that the FCC radio-frequency exposure guidelines for an uncontrolled environment can be satisfied. The end user has to also be informed that any changes or modifications not expressly approved by the manufacturer could void the user's authority to operate this equipment. If the size of the end product is smaller than 8x10cm, then additional FCC part 15.19 statement is required to be available in the users manual: This device complies with Part 15 of FCC rules. Operation is subject to the following two conditions: (1) this device may not cause harmful interference and (2) this device must accept any interference received, including interference that may cause undesired operation.

### LABEL OF THE END PRODUCT:

The final end product must be labeled in a visible area with the following "Contains TX FCC ID: TX2-RTL8187B". If the size of the end product is larger than 8x10cm, then the following FCC part 15.19 statement has to also be available on the label: This device complies with Part 15 of FCC rules. Operation is subject to the following two conditions: (1) this device may not cause harmful interference and (2) this device must accept any interference received, including interference that may cause undesired operation.

## **IC Radiation Exposure Statement:**

"Operation is subject to the following two conditions: (1) this device may not cause interference, and (2) this device must accept any interference, including interference that may cause undesired operation of the device."

### Without Co-located

The antenna (s) used for this transmitter must not be co-located or operating in conjunction with any other antenna or transmitter.

For product available in the USA/Canada market, only channel 1~11 can be operated. Selection of other channels is not possible.

Modular OEM Integrator Notice

End Product Labeling □ □

This transmitter module is authorized only for use in device where the antenna may be installed such that 20 cm may be maintained between the antenna and users. The final end product must be labeled in a visible area with the following: "Contains TX IC: 6317A-RTL8187B"