

# SystemVerilog Lab Manual

www.maven-silicon.com



# **Table of Contents**

| Lab Instructions                        | 3  |
|-----------------------------------------|----|
| Lab - 1: Data Types                     | 4  |
| Lab - 2: Interface                      | 6  |
| Lab - 3: OOP Basics                     | 8  |
| Lab - 4: Advanced OOP                   | 10 |
| Lab - 5: Randomization                  | 13 |
| Lab - 6: Threads, Mailbox and Semaphore | 14 |
| Lab - 7: Transaction                    | 17 |
| Lab - 8: Transactors                    | 18 |
| Lab - 9: Scoreboard and Reference Model | 21 |
| Lab - 10: Environment and Testcases     | 23 |



# **Lab Instructions**

- 1. The recommended editor is vi or gvim editor
- 2. Mentor Graphics Questasim 2019 tool is used to run the simulation.
- 3. The following directory structure is followed for all the lab exercises:

sim/ - contains make file to run the simulation

rtl/ - contains DUT RTL code

tb/ or env/ - contains verification environment, transactors & interface

test/ - contains testcases & top module solution - contains the solution source codes

- 4. The simulation process involves different steps such as:
  - a. Creating the physical library & mapping it with logical library
  - b. Compilation
  - c. Optimization
  - d. Simulation
- 5. Following are the Questa commands used for Batch mode simulation:
  - a. vlib To create a physical working library
  - b. vmap To map logical library with physical library
  - c. vlog To compile Verilog & System Verilog files
  - d. vopt To optimize the design
  - e. vsim To load the design into the simulator
  - f. run To run the simulation
  - g. qverilog library creation, mapping, compile, and running simulation together
- 6. We use the makefile to run all the above commands
- 7. The targets in makefile can be used for Compilation, simulation, deleting certain log files, etc.
- 8. Use "make help" to understand various targets that can be used in each lab exercise.
- 9. For any technical support to do the lab exercises, please reach out to us on techsupport vm@maven-silicon.com



# Lab - 1: Data Types

**Objective:** Understand the usage of different types of arrays & array methods in Sytemverilog

Working Directory: SV LABS/Lab01/tb

**Source Code**: test array.sv

- ✓ Declare dynamic array data\_da, of int data type
- ✓ Declare queues data q & addr q of int data type
- ✓ Declare associative array data mem of int data type and indexed with bit[7:0]
- ✓ Declare int variables result, idx
- ✓ Within initial begin
  - Allocate 10 memory locations for dynamic array & initialize all the locations with some random values less than 20
  - Display the array
  - Call the array reduction method sum which returns the sum of all elements of the array and collect the return value to the variable result
  - Display the sum of elements, result
  - Similarly, explore other array reduction methods product, or, and & xor
  - Call the array reduction method sum with "with" clause which returns the total number of elements satisfying the condition within the "with" clause.
  - Display the value of the result
  - Similarly, explore other array reduction methods with "with" clause
  - Call all the sorting methods like reverse, sort, rsort & shuffle & display the
    array after the execution of each method to understand the behavior of the
    array methods
  - Call array locator methods like min, max, unique, find\_\* with, find\_\*\_index with using dynamic array & display the contents of the data\_q after the execution of each method to understand the behavior of the array methods
  - Generate some 10 random address less than 100 within a repeat loop push the address into the addr q
  - Display the addr q
  - Within for loop, update the associate array with random data less than 200 based on the address stored in addr q
    - Hint: To get the address use pop method
  - Display the contents of the associate array using the foreach loop
  - Display the first index of the array by using associative array method first
  - Display the first element of the array
  - Display the last index of the array by using associative array method last
  - Display the last element of the array





## **Simulation Process:**

- ✓ Go to the directory: cd SV\_LABS/Lab01/sim
- ✓ Call the target run test to run the simulation: make run\_test
- ✓ Observe the output and also cross-check with the solution source code.

## **Learning outcomes:**

How to declare and use dynamic array, queue & associative array Usage of array reduction methods, array sorting methods & array locator methods.



# Lab - 2: Interface

**Objective :** *Understand the usage of Systemverilog interface construct* 

Working Directory: SV LABS/Lab02/env

**Source Code**: ram if.sv

- ✓ Declare the interface signals:
  - data in, data out(logic type, size 64 bits)
  - read, write (logic type, size 1bit)
  - rd\_address, wr\_address (logic type, size 12 bits)
- ✓ Add clocking block wr\_drv\_cb for write driver which drives the values at the positive edge of the clock
  - Define the input skew as #1 & output skew as #1
  - Define the direction of the signals as:
    - output: data\_in, wr\_address, write
- ✓ Add clocking block rd\_drv\_cb for read driver which drives the values at the positive edge of the clock
- ✓ clock
  - Define the input skew as #1 & output skew as #1
  - Define the direction of the signals as:
    - output: rd address, read
- ✓ Add monitor clocking block wr\_mon\_cb for write monitor which monitors at the positive edge of the clock
  - Define the input skew as #1 & output skew as #1
  - Define the direction of the signals as:
    - input: data\_in, wr\_address, write
- ✓ Add monitor clocking block rd\_mon\_cb for read monitor which monitors at the positive edge of the clock
  - Define the input skew as #1 & output skew as #1
  - Define the direction of the signals as:
    - input: rd address,read, data out
- ✓ Add write driver modport WR\_BFM with driver clocking block(wr\_drv\_cb) as the input argument
- ✓ Add read driver modport RD\_BFM with driver clocking block(rd\_drv\_cb) as the input argument
- ✓ Add write monitor modport WR\_MON with monitor clocking block (wr\_mon\_cb) as the input argument
- ✓ Add read monitor modport RD\_MON with monitor clocking block(rd\_mon\_cb) as the input argument



## **Simulation Process:**

- ✓ Go to the directory cd SV\_LABS/Lab02/sim
- ✓ Call the target run\_test to run the simulation in batch mode: make run test
- ✓ Call the target view wave to view the waveform: **make view\_wave**
- ✓ In the waveform observe the following
  - Clocking block outputs will be delayed by #1 time unit by the time it reaches DUT
  - Testbench inputs will be delayed by one cycle
- ✓ Cross-check with the solution source code.

## Learning outcomes:

How to define interface block, clocking blocks & modports Understand the input and output skew



# Lab - 3: OOP Basics

**Objective:** Understand the usage of Class and Basics of OOP such as handle assignment

Working Directory: SV\_LABS/Lab03/tb Source Code: test\_class\_defn.sv

**Instructions**: The following instructions have been included in the source code as comments. Refer to the comments in the source code and edit the source code.

- ✓ Declare class account c
- ✓ Within the class account c
  - Declare variable balance as int type
  - Write a function summary that returns balance from it
  - Write a task deposit with pay (type int) as the input argument and add the pay with the balance
- ✓ Declare a handle for class account c
- ✓ Within initial block
  - Create an instance of the class account c
  - Call method deposit and pass 'pay value' as the input argument and call method summary to display 'balance'

#### **Simulation Process:**

- ✓ Go to the directory cd SV LABS/Lab03/sim
- ✓ Call the target run class to run the simulation: make run class
- ✓ Observe the output and also cross-check with the solution source code.

## **Learning outcomes:**

How to define a class

How to access class properties & methods.



Setting standards in VLSI Design

Working Directory: SV\_LABS/Lab03/tb Source Code: test\_obj\_assignment.sv

**Instructions**: The following instructions have been included in the source code as comments. Refer to the comments in the source code and edit the source code.

- ✓ Declare class packet
- ✓ Within the class packet, declare the below class properties
  - data (bit type, size 4 bits)
  - addr (bit type, size 16 bits)
  - mem (bit type, size 16 bits)
- ✓ Declare two handles for the packet class 'pkt h1' and 'pkt h2'
- ✓ Within initial block
  - Construct pkt\_hl object
  - Assign random values to the addr, data, and mem of pkt\_h1 object
  - Display the object pkt h1
  - Assign pkt\_h1 to pkt\_h2
  - Display the objects pkt h1 & pkt h2
  - Make changes to address and data using handle pkt\_h2
  - Display the object pkt\_h1 & pkt\_h2

#### **Simulation Process:**

- ✓ Go to the directory cd SV LABS/Lab03/sim
- ✓ Call the target run obj ass to run the simulation: make run\_obj\_ass
- ✓ Observe that pkth1 and pkth2 will display the same contents because, both the handles point to the same object
- ✓ Cross-check with the solution source code.

## Learning outcomes:

Handle assignment does not create a new object Both handles point the same object



# Lab - 4: Advanced OOP

**Objective:** Understand deep copy, inheritance and polymorphism

Working Directory : SV\_LABS/Lab04/tb Source Code : test\_deep\_copy.sv

- ✓ In class parity calc c
  - Declare parity (bit type, size 8 bits), initialize it with some random value
  - Write copy method that returns parity calc c class type
    - Create the copy instance
    - Copy all the current properties into copy object
- ✓ In class packet c
  - Declare header (bit type, size 8 bits), initialize it with some random value
  - Declare data (bit type, size 8 bits), initialize it with some random value
  - Declare and create an instance of parity calc c
  - Define copy method that returns packet\_c class type
    - Create the copy instance
    - Copy all the current class properties into copy object
- ✓ Declare 2 handles pkt h1 & pkt h2 for packet c class
- ✓ Within initial
  - Create pkt h1 object
  - Use the shallow copy method to copy pkt h1 to pkt h2
  - Display the properties of parent class and subclass properties of pkt\_h1 and pkt h2
  - Assign a random value to the header of pkt h2
  - Display the properties of parent class and sub-class properties of pkt\_hl and pkt h2
    - observe pkt\_h1.header does not change
  - Change parity of pkt\_h2 using subclass handle from the parent class packet\_c
    - Ex: pkt h2.par.parity=19;
  - Display the properties of parent class and sub-class properties of pkt\_hl and pkt h2
    - Observe that change reflected in pkt\_h1 as the subclass handle in pkt\_h1 and pkt\_h2 are pointing to the same subclass object
  - Perform deep copy by calling parent class copy method
    - Ex: pkt h2=pkt h1.copy;
  - Display the properties of parent class and sub-class properties of pkt\_hl and pkt h2
    - observe the parent and subclass properties
  - Change parity of pkt\_h2
    - Ex: pkt h2.par.parity=210;
  - Display the properties of parent class and sub-class properties of pkt\_h1 and pkt\_h2
    - Observe that parity does not change for pkt\_hl as they are two different subclass objects



Setting standards in VLSI Design

#### **Simulation Process:**

- ✓ Go to the directory cd SV LABS/Lab04/sim
- ✓ Call the target run copy to run the simulation: make run copy
- ✓ Observe that after doing the shallow copy, a separate copy is created for class properties but for subclass objects separate copy is not created.
- ✓ Deep copy creates a separate copy for both properties and the subclass object
- ✓ Observe the output and also cross-check with the solution source code.

## **Learning outcomes:**

Difference between Deep copy & Shallow copy

Working Directory: SV\_LABS/Lab04/tb Source Code: test inheritance.sv

**Instructions**: The following instructions have been included in the source code as comments. Refer to the comments in the source code and edit the source code.

- ✓ Within class account base
  - Declare property balance of int type and initialize with value 2000
  - In the function summary base, return balance
  - In the task deposit
    - Pass an input argument 'pay' of int type
    - Add pay with previous balance
- ✓ Extend class account extd from account base
- ✓ Declare property balance of int type and initialize with value 3000
- In function summary extd, return balance from extended class
  - The new value returned should be the summation of base class balance and extended class balance
    - Hint: use super to access the base class balance
- ✓ Declare a handle for account\_extd class as acc\_h
- ✓ Within initial block
  - Create an object for acc h
  - Pass the amount for the method deposit and
  - Call the method summary base to display the base class balance
  - Call method summary extd to display the balance
  - Observe that the super.balance returns the base class balance

#### **Simulation Process:**

- ✓ Go to the directory cd SV LABS/Lab04/sim
- ✓ Call the target run inherit to run the simulation: make run inherit
- ✓ Observe the output and also cross-check with the solution source code.

## **Learning outcomes:**

How to extend the class.

How to access parent class properties in child class while overriding the properties



Setting standards in VLSI Design

**Working Directory** : SV\_LABS/Lab04/tb **Source Code** : test polymorphism.sv

**Instructions**: The following instructions have been included in the source code as comments. Refer to the comments in the source code and edit the source code.

- ✓ In class packet c
  - In task send
    - Display message "Sending base class packet"
- ✓ Extend badpacket\_c from packet\_c
  - Override task send
    - Display message "Sending derived class packet"
- ✓ Within initial
  - Create instances for badpacket c and packet c
  - Call send tasks using the base and extended handles
  - Assign extended class handle to base class handle
  - Call send task using the base class object

#### **Simulation Process:**

- ✓ Go to the directory cd SV\_LABS/Lab04/sim
- ✓ Call the target run poly to run the simulation: make run poly
- ✓ Observe that the base class send task is called instead of the extended class send task, even though the base handle is pointing to the extended class object
- ✓ Now make task send as virtual in the parent class
- ✓ Run the simulation again by calling the target run poly
- ✓ Now observe that the child class send task overrides the parent send method as the method is declared as virtual in the base class
- ✓ Cross-check with the solution source code.

#### **Learning outcomes**

Overriding the base class virtual methods with child class methods



# Lab - 5: Randomization

**Objective:** Understand the usage of Random variables and Constraints

Working Directory : SV\_LABS/Lab05/tb Source Code : test random.sv

**Instructions**: The following instructions have been included in the source code as comments. Refer to the comments in the source code and edit the source code.

- ✓ In class alu trans c
  - Declare a typedef variable OPERATION of type enum with LOGIC, ARITH, and SHIFT as the values
  - Add the following rand fields
    - alu\_sel\_in ( logic type, size 4 bits)
    - rand oper ( OPERATION type)
  - Apply the following constraints
    - If rand oper = LOGIC then alu sel in should be inside [0:5]
    - If rand oper = ARITH, then alu sel in should be inside [6:9]
    - If rand\_oper = SHIFT, then alu\_sel\_in should be inside [10:15]
    - Give weightage of 2 to ARITH operation
  - In post randomize method, display all the randomized values
- ✓ Within initial
  - Create an instance of alu trans c
  - Generate 10 sets of random values for the instance alu trans c
  - Randomize using 'assert' or 'if' construct

#### **Simulation Process:**

- ✓ Go to the directory cd SV\_LABS/Lab05/sim
- ✓ Call the target run test to run the simulation: make run test
- ✓ Observe the output and also cross-check with the solution source code.

#### **Learning outcomes:**

How to randomize the class properties & define the constraints



# Lab - 6: Threads, Mailbox and Semaphore

**Objective :** *Understand the usage of threads, mailbox, and semaphore* 

Working Directory : SV\_LABS/Lab06/tb Source Code : test threads.sv

**Instructions**:

✓ Understand the code provided

#### **Simulation Process:**

- ✓ Go to the directory cd SV\_LABS/Lab06/sim
- ✓ Call the target run thread to run the simulation: make run thread
- ✓ Observe the output
- ✓ Now replace join with join\_any & join\_none and run the simulation. Observe the difference in the output
- ✓ Observe the difference in output by commenting and uncommenting the disable thread
- ✓ Cross-check with the solution source code.

#### **Learning outcomes:**

The difference between the execution of threads: fork-join, fork-join\_any & fork-join none and how to disable the threads.

Working Directory : SV\_LABS/Lab06/tb Source Code : test mailbox.sv

- ✓ In class packet
  - Add the following rand fields
    - data (bit type, size 4 bits)
    - addr (bit type, size 4 bits)
  - In the display function, pass a string as an input argument
    - Display the input string message
    - Display the data and address
  - In post\_randomize methods call display method and pass the string argument as "randomized data"
- ✓ In class generator
  - Declare a handle of packet class
  - Declare the mailbox parameterized by type class packet
  - In constructor
    - Pass the mailbox parameterized by the packet as an argument of the constructor
    - Assign the mailbox handle argument to local mailbox handle of generator
  - In task start, within fork join none
    - Within fork join none
    - Create 10 random packets



Setting standards in VLSI Design

- Randomize each packet using assert & randomize method
- Put the generated random packets into the mailbox
- ✓ In class driver
  - Declare a handle of packet class
  - Declare a mailbox parameterized by type class packet
  - In constructor
    - Pass the mailbox parameterized by the packet as an argument
    - Assign the mailbox handle argument to local mailbox handle of the driver
  - In task start, within fork join\_none
    - Get the 10 generated random packets from the mailbox
    - Use the display method in the packet class to display the received data
- ✓ In class env
  - Create the mailbox instance parameterized by packet
  - Declare handles of generator and driver
  - In build function
    - Create an instance of generator and driver bypassing mailbox as an input argument
  - In task start
    - Call start task of generator and driver
- ✓ Within initial block
  - Create an instance of env
  - Call build and start the task of env

#### **Simulation Process:**

- ✓ Go to the directory cd SV LABS/Lab06/sim
- ✓ Call the target run mailbox to run the simulation: make run\_mailbox
- ✓ Observe the output and also cross-check with the solution source code.

#### **Learning outcomes:**

How to connect two transactors using mailbox

Working Directory : SV\_LABS/Lab06/tb Source Code : test semaphore.sv

- ✓ In class driver
  - write task send with input argument of string type
    - Get the key using sem handle
    - Display the string which indicates the respective driver information
    - Put the key using sem handle
    - Display the string which indicates the respective driver information
- ✓ Declare an array of two drivers
- ✓ Declare a handle for semaphore
- ✓ Within initial block
  - Create instances of drivers
  - Create the instance of semaphore handle and initialize it with 1 key



Setting standards in VLSI Design

• Call send task of both drivers 5 times within fork-join, pass any meaning full string message to indicate the driver information.

## **Simulation Process:**

- ✓ Go to the directory cd SV LABS/Lab06/sim
- ✓ Call the target run\_sem to run the simulation: make run\_sem
- ✓ Observe the output and also cross-check with the solution source code.

# **Learning outcomes:**

Usage of semaphore



# **Lab - 7: Transaction**

**Objective:** *Understand how to define the transaction* 

Working Directory : SV LABS/Lab07/env

**Source Code**: ram trans.sv

**Instructions**: The following instructions have been included in the source code as comments. Refer to the comments in the source code and edit the source code.

- ✓ In class ram trans
  - Declare the following rand fields
    - data (bit/logic type, size 64 bits)
    - rd address, wr address (bit/logic type, size 12 bits)
    - read, write (bit/logic type, size 1 bit)
  - Declare a variable data\_out (logic type, size 64 bits)
  - Declare a static variable trans\_id (int type), to keep the count of transactions generated
  - Declare 3 static variables no\_of\_read\_trans, no\_of\_write\_trans, no\_of\_RW trans (int type)
  - Add the following constraints
    - wr address!=rd\_address;
    - read,write != 2'b00;
    - data between 1 and 4294
  - In display method
    - Display the string
    - Display all the properties of the transaction class
  - In post\_randomize method
    - Increment trans id
    - If it is only read transaction, increment no of read trans
    - If it is only write transaction, increment no of write trans
    - If it is read-write transaction, increment no\_of\_RW\_trans
  - Call the display method and pass a string

#### **Simulation Process:**

- ✓ Go to the directory cd SV LABS/Lab07/sim
- ✓ Call the target run test to run the simulation: make run test
- ✓ Observe the output and also cross-check with the solution source code.

#### **Learning outcomes:**

How to define the transaction class



# **Lab - 8: Transactors**

**Objective :** Understand how to create the transactors like generator, driver, monitor and reference model

Working Directory: SV LABS/Lab08/env

**Source Code** : ram gen.sv

**Instructions**: The following instructions have been included in the source code as comments. Refer to the comments in the source code and edit the source code.

✓ In class ram gen

- Declare gen\_trans handle of class type ram\_trans which has to be randomized
- Declare data2send handle of class type ram\_trans which has to be put into the mailboxes
- Declare 2 mailboxes gen2rd, gen2wr parameterized by ram trans
- In constructor new function
  - Add mailbox argument parameterized by transaction class and make the assignment to the mailbox
  - Create the object for the handle to be randomized
- In virtual task start
  - Inside fork join none
  - Generate random transactions equal to number\_of\_transactions(defined in package)
  - Randomize using transaction handle using 'if' or 'assert'
  - If randomization fails, display the message "DATA NOT RANDOMIZED" and stop the simulation.
  - Copy gen trans to data2send
  - Put the handle into both the mailboxes

**Source Code**: ram read bfm.sv

- ✓ In class ram\_read\_bfm
  - Instantiate virtual interface instance rd\_if of type ram\_if with RD\_BFM modport
  - Declare a handle for ram trans as data2duv
  - Declare a mailbox gen2rd parameterized by ram trans
  - In the constructor, pass the following as the input arguments
    - Virtual interface, mailbox handle gen2rd parameterized with ram trans
    - Make connections
    - For example this.gen2rd=gen2rd
  - Understand the task drive provided
  - In virtual task start
    - Within fork join none
    - Within forever, inside begin end get the data from mailbox gen2rd and call drive task

# **VLSI Training Services**Setting standards in VLSI Design



**Source Code** : ram write bfm.sv

**Instructions**: The following instructions have been included in the source code as comments. Refer to the comments in the source code and edit the source code.

- ✓ In class ram write bfm
  - Instantiate virtual interface instance wr\_if of type ram\_if with WR\_BFM modport
  - Declare a handle for ram trans as data2duv
  - Declare a mailbox gen2wr parameterized by ram trans
  - In constructor pass the following as the input arguments
    - Virtual interface, mailbox handle parameterized gen2wr ram trans
    - Make connections
    - For example this.gen2wr=gen2wr
  - Understand the task drive provided
  - In virtual task start
    - Within fork join none
    - Within forever, inside begin-end get the data from mailbox gen2wr and call drive task

**Source Code**: ram read monitor.sv

**Instructions**: The following instructions have been included in the source code as comments. Refer to the comments in the source code and edit the source code.

- ✓ In class ram read monitor
  - Instantiate virtual interface instance rdmon\_if of type ram\_if with RD MON modport
  - Declare two handles data2rm, data2sb of class type ram trans
  - Declare two mailboxes mon2rm and mon2sb parameterized by type ram trans
  - In constructor pass the following properties as the input arguments
    - Virtual interface and the two mailboxes as arguments
    - Make the connections and allocate memory for 'data2rm'
  - Understand the task monitor provided
  - In the start task
    - Within fork-join none
    - In forever loop call the monitor task
    - Shallow copy data2rm to data2sb
    - Put the transaction item into two mailboxes mon2rm and mon2sb

**Source Code** : ram write monitor.sv

- ✓ In class ram\_write\_monitor
  - Instantiate virtual interface instance wrmon\_if of type ram\_if with WR\_MON modport
  - Declare a handle data2rm of class type ram trans
  - Declare a mailbox mon2rm parameterized by type ram\_trans
  - In constructor pass the following properties as the input arguments
    - Virtual interface and a mailbox as an argument
    - Make the connections and allocate memory for 'data2rm'
  - Understand the task monitor provided



Setting standards in VLSI Design

- In the start task
  - within fork-join\_none
  - In forever loop call the monitor task and put the transaction item into the mailbox mon2rm

## **Simulation Process:**

- ✓ Go to the directory cd SV\_LABS/Lab08/sim
- ✓ Call the target run\_test to run the simulation: make run\_test
- ✓ Observe the output and also cross-check with the solution source code.

## Learning outcomes:

How to define the transactors



# Lab - 9: Scoreboard and Reference Model

**Objective:** Understand how to define scoreboard and reference model

Working Directory: SV LABS/Lab09/env

**Source Code** : ram sb.sv

**Instructions**: The following instructions have been included in the source code as comments. Refer to the comments in the source code and edit the source code.

✓ In class ram sb

- Declare an event DONE
- Declare 3 int datatypes for counting
  - number of read data received from the reference model(rm\_data\_count)
  - number of read data received from the monitor(mon data count)
  - number of read data verified(data\_verified)
- Declare ram trans handles as rm data, rcvd data and cov data
- Declare 2 mailboxes as rm2sb, rdmon2sb parameterized by ram trans
- Write the functional coverage model
  - Define a covergroup as mem coverage
  - Define coverpoint and bins for read, datat out and rd address
  - Define cross for read, rd address
- In constructor pass mailboxes as an argument, connect the mailboxes and create an instance for the covergroup
- In the start task
  - Within fork, join none begin end
  - Get the data from mailbox rm2sb and increment rm data count
  - Get the data from mailbox rdmon2sb and increment revd data count
  - Call check task and pass revd data handle as the input argument
- In task check
  - After the comparison logic which is provided assign rm\_data to cov\_data
  - Call the sample function on the covergroup
  - Increment data verified
  - Trigger the event if the verified data count is equal to the number of read and read- write transactions
- In function report
  - Display gen\_data\_count, rcvd\_data\_count, data\_verified

**Source Code** : ram model.sv

**Instructions**: The following instructions have been included in the source code as comments. Refer to the comments in the source code and edit the source code.

✓ In class ram model

- Declare 2 handles mon\_data1 and mon\_data2 for ram\_trans to store the data from the read and write monitor
- Declare an associative array of 64 bits(logic type) and indexed int type
- Declare 3 mailboxes wr2rm, rd2rm and rm2sb parameterized by ram trans



Setting standards in VLSI Design

- Declare a handle rm data for ram trans
- In constructor pass mailboxes as the arguments and connect the mailboxes
- Understand and include the task dual\_mem\_fun\_write and dual\_mem\_fun\_read
- These tasks perform the following
  - During the write, the associative array is updated with data based on the write address
  - During read, the expected data is generated from the associative array based on the read address
- In task start
  - Within fork join\_none
  - Within fork join
  - Within forever
    - Get the data from wr2rm mailbox to mon data1
    - Call dual\_mem\_fun\_write task and pass the data mon\_data1 as an argument
    - Within forever
    - Get the data from rd2rm mailbox to mon data2
    - Call dual\_mem\_fun\_read task and pass the data mon\_data2 as an argument
    - Put mon\_data2 into rm2sb mailbox

#### **Simulation Process:**

- ✓ Go to the directory cd SV LABS/Lab09/sim
- ✓ Call the target run test to run the simulation: make run test
- ✓ Observe the functional coverage report

## Learning outcomes:

How to define the scoreboard and reference model class



# **Lab - 10: Environment and Testcases**

**Objective:** Understand how to create the verification environment

Working Directory: SV LABS/Lab10/env

**Source Code**: ram env.sv

**Instructions**: The following instructions have been included in the source code as comments. Refer to the comments in the source code and edit the source code.

- ✓ In class ram env
  - Instantiate virtual interface with Write BFM modport, Read BFM modport, Write monitor modport, Read monitor modport
  - Declare 6 mailboxes parameterized by ram trans and construct it
  - Create handle for ram\_gen, ram\_read\_bfm,ram\_write\_bfm, ram\_read\_mon, ram\_write\_mon, ram\_model, ram\_sb
  - In constructor pass the BFM and monitor interfaces as the argument and connect with the virtual interfaces of ram env
  - In the task, build create instances for generator, Read BFM, Write BFM, Write monitor, Read monitor, Reference model, Scoreboard
  - Understand and include the reset dut task
  - In the start task, call all the start methods of the generator, Read BFM, Write BFM, Read monitor, Write Monitor, reference model, scoreboard
  - In run task call resut\_dut, start, stop methods and report function from the scoreboard

**Source Code** : ram\_pkg.sv

**Instructions**: The following instructions have been included in the source code as comments. Refer to the comments in the source code and edit the source code.

- ✓ In class ram\_pkg
  - Declare a variable number\_of\_transactions of int data type and initialize it to 1.
  - Include transaction class
  - Include all the transactors
  - Include environment

Working Directory : SV LABS/Lab10/test

**Source Code**: ram test.sv

- ✓ Import ram pkg
- ✓ In class ram test
  - Instantiate virtual interface with Write BFM modport, Read BFM modport, Write monitor modport, Read monitor modport
  - Declare a handle for ram env as env
  - Declare a handle for extended ram trans
  - In constructor pass the BFM and monitor interface as the arguments
    - Create the object for env and pass the arguments for the virtual interfaces in new() function



Understand task which builds the TB environment and runs the simulation for different tests

#### **Simulation Process:**

- ✓ Go to the directory cd SV\_LABS/Lab10/sim
- ✓ Call the target TC1 to run the first test case: make TC1
- ✓ Observe the coverage report and based on the bins that are not covered define additional constraints in the provided ram\_trans\_extnd class
- ✓ Call the target TC2 to run the second test case: make TC2
- ✓ Or call the target regress\_12 which will run the first two test cases & merge the coverage report: make regress\_12
- ✓ Based on the coverage report, if required add additional test cases by extending ram trans class & by adding constraints.
- ✓ Finally, run the regression with all the three testcases by calling the appropriate target: make regress\_123.
- ✓ Based on the coverage report, if required add additional test cases by extending ram trans class & by adding constraints.
- ✓ Observe the output and also cross-check with the solution source code.

## **Learning outcomes:**

How to build a TB environment and how to write different testcase for the coverage closure.