

# **OVP Guide to Using Processor Models**

# Model Specific Information for variant ARM\_Cortex-A17MPx2

# Imperas Software Limited

Imperas Buildings, North Weston Thame, Oxfordshire, OX9 2HA, UK docs@imperas.com



| Author   | Imperas Software Limited                              |
|----------|-------------------------------------------------------|
| Version  | 0.4                                                   |
| Filename | OVP_Model_Specific_Information_arm_Cortex-A17MPx2.pdf |
| Created  | 25 August 2015                                        |

# **Copyright Notice**

Copyright © 2015 Imperas Software Limited. All rights reserved. This software and documentation contain information that is the property of Imperas Software Limited. The software and documentation are furnished under a license agreement and may be used or copied only in accordance with the terms of the license agreement. No part of the software and documentation may be reproduced, transmitted, or translated, in any form or by any means, electronic, mechanical, manual, optical, or otherwise, without prior written permission of Imperas Software Limited, or as expressly provided by the license agreement.

## **Right to Copy Documentation**

The license agreement with Imperas permits licensee to make copies of the documentation for its internal use only. Each copy shall include all copyrights, trademarks, service marks, and proprietary rights notices, if any.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### **Disclaimer**

IMPERAS SOFTWARE LIMITED., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

# Table of Contents

| 1.0 Overview                     | 5  |
|----------------------------------|----|
| 1.1 Description                  | 5  |
| 1.2 Licensing.                   | 5  |
| 1.3 Limitations                  | 5  |
| 1.4 Verification                 | 6  |
| 1.5 Features                     | 6  |
| 2.0 Configuration                | 6  |
| 2.1 Location                     | 6  |
| 2.2 GDB Path                     | 6  |
| 2.3 Semi-Host Library            | 6  |
| 2.4 Processor Endian-ness        | 6  |
| 2.5 QuantumLeap Support          |    |
| 2.6 Processor ELF Code           | 7  |
| 3.0 Other Variants in this Model | 7  |
| 4.0 Bus Ports                    | 8  |
| 5.0 Net Ports                    | 9  |
| 6.0 FIFO Ports                   | 9  |
| 7.0 Parameters                   | 9  |
| 8.0 Execution Modes              | 12 |
| 9.0 Exceptions                   | 13 |
| 10.0 Hierarchy of the model      | 14 |
| 10.1 Level 1: MPCORE             | 14 |
| 10.2 Level 2: CPU                | 14 |
| 11.0 Model Commands              | 16 |
| 11.1 Level 1: MPCORE             | 16 |
| 11.2 Level 2: CPU                | 16 |
| 12.0 Registers                   | 16 |
| 12.1 Level 1: MPCORE             | 16 |
| 12.2 Level 2: CPU                | 16 |
| 12.2.1 Core                      | 16 |
| 12.2.2 Control                   | 16 |
| 12.2.3 User                      | 17 |
| 12.2.4 FIQ                       | 17 |
| 12.2.5 IRQ                       | 17 |
| 12.2.6 Supervisor                | 17 |
| 12.2.7 Monitor                   | 18 |
| 12.2.8 Hypervisor                | 18 |
| 12.2.9 Undefined                 |    |
| 12.2.10 Abort                    | 18 |
| 12.2.11 SIMD_VFP                 | 18 |
| 12.2.12 SIMD_VFP_SYS             | 19 |
| 12.2.13 Coprocessor_32_bit       | 20 |

| 12.2.14 Coprocessor_32_bit_secure     | 24 |
|---------------------------------------|----|
| 12.2.15 Coprocessor_32_bit_non_secure |    |
| 12.2.16 Coprocessor_64_bit            |    |
| 12.2.17 Coprocessor_64_bit_secure     |    |
| 12.2.18 Coprocessor_64_bit_non_secure |    |
| 12.2.19 Integration support           |    |

#### 1.0 Overview

This document provides the details of an OVP Fast Processor Model variant. OVP Fast Processor Models are written in C and provide a C API for use in C based platforms. The models also provide a native interface for use in SystemC TLM2 platforms. The models are written using the OVP VMI API that provides a Virtual Machine Interface that defines the behavior of the processor. The VMI API makes a clear line between model and simulator allowing very good optimization and world class high speed performance. Most models are provided as a binary shared object and also as source. This allows the download and use of the model binary or the use of the source to explore and modify the model

The models are run through an extensive QA and regression testing process and most model families are validated using technology provided by the processor IP owners. There is a companion document (OVP Guide to Using Processor Models) which explains the general concepts of OVP Fast Processor Models and their use. It is downloadable from the OVPworld website documentation pages.

#### 1.1 Description

**ARM Processor Model** 

#### 1.2 Licensing

Usage of binary model under license governing simulator usage.

Note that for models of ARM CPUs the license includes the following terms:

Licensee is granted a non-exclusive, worldwide, non-transferable, revocable licence to: If no source is being provided to the Licensee: use and copy only (no modifications rights are granted) the model for the sole purpose of designing, developing, analyzing, debugging, testing, verifying, validating and optimizing software which: (a) (i) is for ARM based systems; and (ii) does not incorporate the ARM Models or any part thereof; and (b) such ARM Models may not be used to emulate an ARM based system to run application software in a production or live environment.

If source code is being provided to the Licensee: use, copy and modify the model for the sole purpose of designing, developing, analyzing, debugging, testing, verifying, validating and optimizing software which: (a) (i) is for ARM based systems; and (ii) does not incorporate the ARM Models or any part thereof; and (b) such ARM Models may not be used to emulate an ARM based system to run application software in a production or live environment. In the case of any Licensee who is either or both an academic or educational institution the purposes shall be limited to internal use.

Except to the extent that such activity is permitted by applicable law, Licensee shall not reverse engineer, decompile, or disassemble this model. If this model was provided to Licensee in Europe, Licensee shall not reverse engineer, decompile or disassemble the Model for the purposes of error correction.

The License agreement does not entitle Licensee to manufacture in silicon any product based on this model.

The License agreement does not entitle Licensee to use this model for evaluating the validity of any ARM patent.

Source of model available under separate Imperas Software License Agreement.

#### 1.3 Limitations

Instruction pipelines are not modeled in any way. All instructions are assumed to complete immediately. This means that instruction barrier instructions (e.g. ISB, CP15ISB) are treated as NOPs, with the exception of any undefined instruction behavior, which is modeled. The model does not implement speculative fetch behavior. The branch cache is not modeled. Caches and write buffers are not modeled in any way. All loads, fetches and stores complete immediately and in order, and are fully synchronous (as if the memory was of Strongly

Ordered or Device-nGnRnE type). Data barrier instructions (e.g. DSB, CP15DSB) are treated as NOPs, with the exception of any undefined instruction behavior, which is modeled. Cache manipulation instructions are implemented as NOPs, with the exception of any undefined instruction behavior, which is modeled.

Real-world timing effects are not modeled: all instructions are assumed to complete in a single cycle.

Performance Monitors are implemented as a register interface only.

TLBs are architecturally-accurate but not device accurate. This means that all TLB maintenance and address translation operations are fully implemented but the cache is larger than in the real device.

This model does not implement a GIC block internally and must be connected to an externally-modeled GIC if required. No models of GIC blocks are currently available.

#### 1.4 Verification

Models have been extensively tested by Imperas. ARM Cortex-A models have been successfully used by customers to simulate SMP Linux, Ubuntu Desktop, VxWorks and ThreadX on Xilinx Zynq virtual platforms.

#### 1.5 Features

Large physical address extension is implemented.

Thumb-2 instructions are supported.

Trivial Jazelle extension is implemented.

SIMD instructions are implemented.

NEON is implemented.

VFP is implemented.

Security extensions are implemented (also known as TrustZone). Non-secure accesses can be made visible externally by connecting the processor to a 41-bit physical bus, in which case bits 39..0 give the true physical address and bit 40 is the NS bit.

Virtualization extensions are implemented.

VMSA stage 1 secure, non-secure and Hypervisor address translation is implemented. VMSA stage 2 address translation is implemented.

Generic Timer is present. Use parameter override\_timerScaleFactor to specify the counter rate as a fraction of the processor MIPS rate (e.g. 10 implies Generic Timer counters increment once every 10 processor instructions).

This model can be connected to an externally-modeled GIC if required. Use parameters override\_FILASTARTRS and override\_FILAENDRS to specify the reset physical address range of the memory-mapped peripheral block in the secure address space. Use parameters override\_FILASTARTRNS and override\_FILAENDRNS to specify the reset physical address range of the memory-mapped peripheral block in the non-secure address space. The memory-mapped block must be connected to the 32-bit GICRegisters bus port. Secure register accesses are at offset 0x0 on this bus; non-secure accesses are at offset 0x80000000 on this bus

# 2.0 Configuration

#### 2.1 Location

The model source and object file is found in the VLNV tree at: arm.ovpworld.org/processor/arm/1.0

#### 2.2 GDB Path

The default GDB for this model is found at:

\$IMPERAS\_HOME/lib/\$IMPERAS\_ARCH/gdb/arm-none-eabi-gdb

#### 2.3 Semi-Host Library

The default semi-host library file is found in the VLNV tree at : arm.ovpworld.org/semihosting/armNewlib/1.0

#### 2.4 Processor Endian-ness

This model can be set to either endian-ness (normally by a pin, or the ELF code).

#### 2.5 QuantumLeap Support

This processor is qualified to run in a QuantumLeap enabled simulator.

#### 2.6 Processor ELF Code

The ELF code supported by this model is: 0x28

# 3.0 Other Variants in this Model

#### Table 1.

| 1 4010 11   |  |
|-------------|--|
| Variant     |  |
| ARMv4T      |  |
| ARMv4xM     |  |
| ARMv4       |  |
| ARMv4TxM    |  |
| ARMv5xM     |  |
| ARMv5       |  |
| ARMv5TxM    |  |
| ARMv5T      |  |
| ARMv5TExP   |  |
| ARMv5TE     |  |
| ARMv5TEJ    |  |
| ARMv6       |  |
| ARMv6K      |  |
| ARMv6T2     |  |
| ARMv6KZ     |  |
| ARMv7       |  |
| ARM7TDMI    |  |
| ARM7EJ-S    |  |
| ARM720T     |  |
| ARM920T     |  |
| ARM922T     |  |
| ARM926EJ-S  |  |
| ARM940T     |  |
| ARM946E     |  |
| ARM966E     |  |
| ARM968E-S   |  |
| ARM1020E    |  |
| ARM1022E    |  |
| ARM1026EJ-S |  |
| ARM1136J-S  |  |
| ARM1156T2-S |  |
| ARM1176JZ-S |  |
| Cortex-R4   |  |
|             |  |

| Cortex-R4F     |  |
|----------------|--|
| Cortex-A5UP    |  |
| Cortex-A5MPx1  |  |
| Cortex-A5MPx2  |  |
| Cortex-A5MPx3  |  |
| Cortex-A5MPx4  |  |
| Cortex-A8      |  |
| Cortex-A9UP    |  |
| Cortex-A9MPx1  |  |
| Cortex-A9MPx2  |  |
| Cortex-A9MPx3  |  |
| Cortex-A9MPx4  |  |
| Cortex-A7UP    |  |
| Cortex-A7MPx1  |  |
| Cortex-A7MPx2  |  |
| Cortex-A7MPx3  |  |
| Cortex-A7MPx4  |  |
| Cortex-A15UP   |  |
| Cortex-A15MPx1 |  |
| Cortex-A15MPx2 |  |
| Cortex-A15MPx3 |  |
| Cortex-A15MPx4 |  |
| Cortex-A17MPx1 |  |
| Cortex-A17MPx2 |  |
| Cortex-A17MPx3 |  |
| Cortex-A17MPx4 |  |
| AArch32        |  |
| AArch64        |  |
| Cortex-A53MPx1 |  |
| Cortex-A53MPx2 |  |
| Cortex-A53MPx3 |  |
| Cortex-A53MPx4 |  |
| Cortex-A57MPx1 |  |
| Cortex-A57MPx2 |  |
| Cortex-A57MPx3 |  |
| Cortex-A57MPx4 |  |
|                |  |

# 4.0 Bus Ports

# Table 2.

| Туре               | Name        | Bits | Description |
|--------------------|-------------|------|-------------|
| master (initiator) | INSTRUCTION | 32   |             |

| master (initiator) | DATA         | 32 |                                  |
|--------------------|--------------|----|----------------------------------|
| master (initiator) | GICRegisters | 32 | GIC memory-mapped register block |

# **5.0 Net Ports**

#### Table 3.

| Name              | Туре   | Description                                            |
|-------------------|--------|--------------------------------------------------------|
| CNTVIRQ_CPU0      | output | Virtual timer event (active high)                      |
| CNTPSIRQ_CPU0     | output | Secure physical timer event (active high)              |
| CNTPNSIRQ_CPU0    | output | Non-secure physical timer event (active high)          |
| CNTPHPIRQ_CPU0    | output | Hypervisor physical timer event (active high)          |
| VINITHI_CPU0      | input  | Configure HIVECS mode (SCTLR.V)                        |
| CFGEND_CPU0       | input  | Configure exception endianness (SCTLR.EE)              |
| TEINIT_CPU0       | input  | Configure exception state at reset (SCTLR.TE)          |
| reset_CPU0        | input  | Processor reset, active high                           |
| fiq_CPU0          | input  | FIQ interrupt, active high (negation of nFIQ)          |
| irq_CPU0          | input  | IRQ interrupt, active high (negation of nIRQ)          |
| vfiq_CPU0         | input  | Virtual FIQ interrupt, active high (negation of nVFIQ) |
| virq_CPU0         | input  | Virtual IRQ interrupt, active high (negation of nVIRQ) |
| AXI_SLVERR_CPU0   | input  | AXI external abort type (DECERR=0, SLVERR=1)           |
| CP15SDISABLE_CPU0 | input  | CP15SDISABLE (active high)                             |
| CNTVIRQ_CPU1      | output | Virtual timer event (active high)                      |
| CNTPSIRQ_CPU1     | output | Secure physical timer event (active high)              |
| CNTPNSIRQ_CPU1    | output | Non-secure physical timer event (active high)          |
| CNTPHPIRQ_CPU1    | output | Hypervisor physical timer event (active high)          |
| VINITHI_CPU1      | input  | Configure HIVECS mode (SCTLR.V)                        |
| CFGEND_CPU1       | input  | Configure exception endianness (SCTLR.EE)              |
| TEINIT_CPU1       | input  | Configure exception state at reset (SCTLR.TE)          |
| reset_CPU1        | input  | Processor reset, active high                           |
| fiq_CPU1          | input  | FIQ interrupt, active high (negation of nFIQ)          |
| irq_CPU1          | input  | IRQ interrupt, active high (negation of nIRQ)          |
| vfiq_CPU1         | input  | Virtual FIQ interrupt, active high (negation of nVFIQ) |
| virq_CPU1         | input  | Virtual IRQ interrupt, active high (negation of nVIRQ) |
| AXI_SLVERR_CPU1   | input  | AXI external abort type (DECERR=0, SLVERR=1)           |
| CP15SDISABLE_CPU1 | input  | CP15SDISABLE (active high)                             |

# **6.0 FIFO Ports**

No FIFO Ports in this model.

# 7.0 Parameters

#### Table 4.

| Name                           | Туре        | Description                                                                                                                                                                          |
|--------------------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| verbose                        | Boolean     | Specify verbosity of output                                                                                                                                                          |
| showHiddenRegs                 | Boolean     | Show hidden registers during register tracing                                                                                                                                        |
| UAL                            | Boolean     | Disassemble using UAL syntax                                                                                                                                                         |
| enableVFPAtReset               | Boolean     | Enable vector floating point (SIMD and VFP) instructions at reset. (Enables cp10/11 in CPACR and sets FPEXC.EN)                                                                      |
| compatibility                  | Enumeration | Specify compatibility mode ISA=0 gdb=1 nopSVC=2                                                                                                                                      |
| override_debugMask             | Uns32       | Specifies debug mask, enabling debug output for model components                                                                                                                     |
| override_numCPUs               | Uns32       | Specify the number of cores in a multiprocessor (maximum of 8 for GICv1/GICv2)                                                                                                       |
| override_affinityMask          | Uns32       | Specify bitmask of implemented affinity bits in format Aff3:Aff2:Aff1:Aff0 (each a byte)                                                                                             |
| override_fcsePresent           | Boolean     | Specifies that FCSE is present (if true)                                                                                                                                             |
| override_fpexcDexPresent       | Boolean     | Specifies that the FPEXC.DEX register field is implemented (if true)                                                                                                                 |
| override_advSIMDPresent        | Boolean     | Specifies that Advanced SIMD extensions are present (if true)                                                                                                                        |
| override_vfpPresent            | Boolean     | Specifies that VFP extensions are present (if true)                                                                                                                                  |
| override_physicalBits          | Uns32       | Specifies the implemented physical bus bits (defaults to connected physical bus width)                                                                                               |
| override_timerScaleFactor      | Uns32       | Specifies the fraction of MIPS rate to use for MPCore timers (generic timers or global/local/watchdogs depending on implementation). Defaults to 20 for generic timers, 2 for others |
| override_GICD_NSACRPresent     | Boolean     | Specifies that optional GICD_NSACR distributor registers are present (GICv2 only)                                                                                                    |
| override_GICD_PPISRPresent     | Boolean     | Specifies that implementation-specific GICD_PPISR distributor register is present (GICv1 ICDPPIS/ICPPISR, GICv1 and GICv2 only)                                                      |
| override_GICD_SPISRPresent     | Boolean     | Specifies that implementation-specific GICD_SPISR distributor registers are present (GICv1 ICDSPIS/ICSPISR)                                                                          |
| override_GIC_PPIMask           | Uns32       | Specify bitmask of implemented PPIs in the GIC (e.g. ID16 is 0x0001, ID31 is 0x8000)                                                                                                 |
| override_SCTLR_V               | Boolean     | Override SCTLR.V with the passed value (enables high vectors)                                                                                                                        |
| override_SCTLR_CP15BEN_Present | Boolean     | Enable ARMv7 SCTLR.CP15BEN bit (CP15                                                                                                                                                 |
|                                |             | barrier enable)                                                                                                                                                                      |

| override_CTR                | Uns32 | Override CTR register                                                   |
|-----------------------------|-------|-------------------------------------------------------------------------|
| override TLBTR              | Uns32 | Override TLBTR register                                                 |
| override_CLIDR              | Uns32 | Override CLIDR register                                                 |
| override_AIDR               | Uns32 | Override AIDR register                                                  |
| override_PFR0               | Uns32 | Override ID_PFR0 register                                               |
| override PFR1               | Uns32 |                                                                         |
| override DFR0               | Uns32 | Override ID_PFR1 register                                               |
|                             |       | Override ID_DFR0 register                                               |
| override_AFR0               | Uns32 | Override ID_AFR0 register                                               |
| override_MMFR0              | Uns32 | Override ID_MMFR0 register                                              |
| override_MMFR1              | Uns32 | Override ID_MMFR1 register                                              |
| override_MMFR2              | Uns32 | Override ID_MMFR2 register                                              |
| override_MMFR3              | Uns32 | Override ID_MMFR3 register                                              |
| override_ISAR0              | Uns32 | Override ID_ISAR0 register                                              |
| override_ISAR1              | Uns32 | Override ID_ISAR1 register                                              |
| override_ISAR2              | Uns32 | Override ID_ISAR2 register                                              |
| override_ISAR3              | Uns32 | Override ID_ISAR3 register                                              |
| override_ISAR4              | Uns32 | Override ID_ISAR4 register                                              |
| override_ISAR5              | Uns32 | Override ID_ISAR5 register                                              |
| override_PMCR               | Uns32 | Override PMCR register (not functionally                                |
|                             |       | significant in the model)                                               |
| override_PMCEID0            | Uns32 | Override PMCEID0 register (not functionally significant in the model)   |
| override_PMCEID1            | Uns32 | Override PMCEID1 register (not functionally                             |
|                             |       | significant in the model)                                               |
| override_FPSID              | Uns32 | Override SIMD/VFP FPSID register                                        |
| override_MVFR0              | Uns32 | Override SIMD/VFP MVFR0 register                                        |
| override_MVFR1              | Uns32 | Override SIMD/VFP MVFR1 register                                        |
| override_FPEXC              | Uns32 | Override SIMD/VFP FPEXC register                                        |
| override_GICC_IIDR          | Uns32 | Override GICC_IIDR register (GICv1 ICCIIDR)                             |
| override_GICD_TYPER         | Uns32 | Override GICD_TYPER register (GICv1 ICDICTR)                            |
| override_GICD_TYPER_ITLines | Uns32 | Override ITLinesNumber field of GICD_TYPER register (GICv1 ICDICTR)     |
| override_GICD_ICFGRN        | Uns32 | Override reset value of GICD_ICFGR2GICD_ICFGRn (GICv1 ICDICFR2ICDICFRn) |
| override_GICD_IIDR          | Uns32 | Override GICD_IIDR register (GICv1 ICDIIDR)                             |
| override_GICH_VTR           | Uns32 | Override GICH_VTR register                                              |
| override_ICCPMRBits         | Uns32 | Specify the number of writable bits in GICC_PMR (GICv1 ICCPMR)          |
| override_minICCBPR          | Uns32 | Specify the minimum possible value for GICC_BPR (GICv1 ICCBPR)          |

| override_FILASTARTRS            | Uns32   | Override secure FILASTARTR register                                                                                                      |
|---------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------|
| override_FILASTARTRNS           | Uns32   | Override non-secure FILASTARTR register                                                                                                  |
| override_FILAENDRS              | Uns32   | Override secure FILAENDR register                                                                                                        |
| override_FILAENDRNS             | Uns32   | Override non-secure FILAENDR register                                                                                                    |
| override_ERG                    | Uns32   | Specifies exclusive reservation granule                                                                                                  |
| override_STRoffsetPC12          | Boolean | Specifies that STR/STR of PC should do so with 12:byte offset from the current instruction (if true), otherwise an 8:byte offset is used |
| override_fcseRequiresMMU        | Boolean | Specifies that FCSE is active only when MMU is enabled (if true)                                                                         |
| override_ignoreBadCp15          | Boolean | Specifies whether invalid coprocessor 15 access should be ignored (if true) or cause Invalid Instruction exceptions (if false)           |
| override_SGIDisable             | Boolean | Override whether GIC SGIs may be disabled (if true) or are permanently enabled (if false)                                                |
| override_condUndefined          | Boolean | Force undefined instructions to take<br>Undefined Instruction exception even if they<br>are conditional                                  |
| override_deviceStrongAligned    | Boolean | Force accesses to Device and Strongly Ordered regions to be aligned                                                                      |
| override_Control_V              | Boolean | Override SCTLR.V with the passed value (deprecated, use override_SCTLR_V)                                                                |
| override_MainId                 | Uns32   | Override MIDR register (deprecated, use override_MIDR)                                                                                   |
| override_CacheType              | Uns32   | Override CTR register (deprecated, use override_CTR)                                                                                     |
| override_TLBType                | Uns32   | Override TLBTR register (deprecated, use override_TLBTR)                                                                                 |
| override_InstructionAttributes0 | Uns32   | Override ID_ISAR0 register (deprecated, use override_ISAR0)                                                                              |
| override_InstructionAttributes1 | Uns32   | Override ID_ISAR1 register (deprecated, use override_ISAR1)                                                                              |
| override_InstructionAttributes2 | Uns32   | Override ID_ISAR2 register (deprecated, use override_ISAR2)                                                                              |
| override_InstructionAttributes3 | Uns32   | Override ID_ISAR3 register (deprecated, use override_ISAR3)                                                                              |
| override_InstructionAttributes4 | Uns32   | Override ID_ISAR4 register (deprecated, use override_ISAR4)                                                                              |
| override_InstructionAttributes5 | Uns32   | Override ID_ISAR5 register (deprecated, use override_ISAR5)                                                                              |
|                                 |         |                                                                                                                                          |

# **8.0 Execution Modes**

Table 5.

| Name | C | Code |
|------|---|------|

| User       | 16 |
|------------|----|
| FIQ        | 17 |
| IRQ        | 18 |
| Supervisor | 19 |
| Monitor    | 22 |
| Abort      | 23 |
| Hypervisor | 26 |
| Undefined  | 27 |
| System     | 31 |
|            |    |

# 9.0 Exceptions

#### Table 6.

| Name              | Code |
|-------------------|------|
| Reset             | 0    |
| Undefined         | 1    |
| SupervisorCall    | 2    |
| SecureMonitorCall | 3    |
| HypervisorCall    | 4    |
| PrefetchAbort     | 5    |
| DataAbort         | 6    |
| HypervisorTrap    | 7    |
| IRQ               | 8    |
| FIQ               | 9    |

# 10.0 Hierarchy of the model

A CPU core may allow the user to configure it to instance many processors of a Symmetrical Multi Processor (SMP). A CPU core may also have sub elements within a processor, for example hardware threading blocks.

OVP processor models can be written to include SMP blocks and to have many levels of hierarchy.

Some OVP CPU models may have a fixed hierarchy, and some may be configured by settings in a configuration register. Please see the register definitions of this model.

This model documentation shows the settings and hierarchy of the default settings for this model variant.

#### 10.1 Level 1: MPCORE

This level in the model hierarchy has 2 commands.

This level in the model hierarchy has no register groups.

This level in the model hierarchy has 2 children:

PU0 and PU1

#### 10.2 Level 2: CPU

This level in the model hierarchy has 4 commands.

This level in the model hierarchy has 19 register groups:

Table 7.

| Group name                    | Registers |
|-------------------------------|-----------|
| Core                          | 16        |
| Control                       | 3         |
| User                          | 7         |
| FIQ                           | 8         |
| IRQ                           | 3         |
| Supervisor                    | 3         |
| Monitor                       | 3         |
| Hypervisor                    | 3         |
| Undefined                     | 3         |
| Abort                         | 3         |
| SIMD_VFP                      | 32        |
| SIMD_VFP_SYS                  | 5         |
| Coprocessor_32_bit            | 171       |
| Coprocessor_32_bit_secure     | 26        |
| Coprocessor_32_bit_non_secure | 26        |
| Coprocessor_64_bit            | 11        |
| Coprocessor_64_bit_secure     | 3         |

| Coprocessor_64_bit_non_secure | 3 |
|-------------------------------|---|
| Integration_support           | 2 |

This level in the model hierarchy has no children.

# 11.0 Model Commands

#### 11.1 Level 1: MPCORE

#### Table 8.

| Name   | Arguments                                                   |
|--------|-------------------------------------------------------------|
| isync  | specify instruction address range for synchronous execution |
| itrace | enable or disable instruction tracing                       |

#### 11.2 Level 2: CPU

#### Table 9.

| Name       | Arguments                                                   |
|------------|-------------------------------------------------------------|
| debugflags |                                                             |
| dumpTLB    |                                                             |
| isync      | specify instruction address range for synchronous execution |
| itrace     | enable or disable instruction tracing                       |

# 12.0 Registers

12.1 Level 1: MPCORE

No registers.

12.2 Level 2: CPU

12.2.1 Core

Table 10.

| Name | Bits | Initial value (Hex) |    | Description     |
|------|------|---------------------|----|-----------------|
| r0   | 32   | 0                   | rw |                 |
| r1   | 32   | 0                   | rw |                 |
| r2   | 32   | 0                   | rw |                 |
| r3   | 32   | 0                   | rw |                 |
| r4   | 32   | 0                   | rw |                 |
| r5   | 32   | 0                   | rw |                 |
| r6   | 32   | 0                   | rw |                 |
| r7   | 32   | 0                   | rw |                 |
| r8   | 32   | 0                   | rw |                 |
| r9   | 32   | 0                   | rw |                 |
| r10  | 32   | 0                   | rw |                 |
| r11  | 32   | 0                   | rw | frame pointer   |
| r12  | 32   | 0                   | rw |                 |
| sp   | 32   | 0                   | rw | stack pointer   |
| Ir   | 32   | 0                   | rw |                 |
| рс   | 32   | 0                   | rw | program counter |

#### 12.2.2 Control

#### Table 11.

| Name | 1  | Initial value (Hex) |    | Description                  |
|------|----|---------------------|----|------------------------------|
| fps  | 32 | 0                   | rw | archaic FPSCR view (for gdb) |
| cpsr | 32 | 1d3                 | rw |                              |
| spsr | 32 | 0                   | rw |                              |

#### 12.2.3 User

#### Table 12.

| Name    |    | Initial<br>value (Hex) |    | Description |
|---------|----|------------------------|----|-------------|
| r8_usr  | 32 | 0                      | rw |             |
| r9_usr  | 32 | 0                      | rw |             |
| r10_usr | 32 | 0                      | rw |             |
| r11_usr | 32 | 0                      | rw |             |
| r12_usr | 32 | 0                      | rw |             |
| sp_usr  | 32 | 0                      | rw |             |
| lr_usr  | 32 | 0                      | rw |             |

#### 12.2.4 FIQ

#### Table 13.

| Name     | Bits | Initial     |    | Description |
|----------|------|-------------|----|-------------|
|          |      | value (Hex) |    |             |
| r8_fiq   | 32   | 0           | rw |             |
| r9_fiq   | 32   | 0           | rw |             |
| r10_fiq  | 32   | 0           | rw |             |
| r11_fiq  | 32   | 0           | rw |             |
| r12_fiq  | 32   | 0           | rw |             |
| sp_fiq   | 32   | 0           | rw |             |
| Ir_fiq   | 32   | 0           | rw |             |
| spsr_fiq | 32   | 0           | rw |             |

# 12.2.5 IRQ

#### Table 14.

| Name     |    | Initial<br>value (Hex) |    | Description |
|----------|----|------------------------|----|-------------|
| sp_irq   | 32 | 0                      | rw |             |
| Ir_irq   | 32 | 0                      | rw |             |
| spsr_irq | 32 | 0                      | rw |             |

# 12.2.6 Supervisor

#### Table 15.

| Name     |    | Initial     |    | Description |
|----------|----|-------------|----|-------------|
|          |    | value (Hex) |    |             |
| sp_svc   | 32 | 0           | rw |             |
| Ir_svc   | 32 | 0           | rw |             |
| spsr_svc | 32 | 0           | rw |             |

#### 12.2.7 *Monitor*

#### Table 16.

| Name     |    | Initial<br>value (Hex) |    | Description |
|----------|----|------------------------|----|-------------|
| sp_mon   | 32 | 0                      | rw |             |
| Ir_mon   | 32 | 0                      | rw |             |
| spsr_mon | 32 | 0                      | rw |             |

# 12.2.8 Hypervisor

#### Table 17.

| Name     | 1  | Initial<br>value (Hex) |    | Description |
|----------|----|------------------------|----|-------------|
| sp_hyp   | 32 | 0                      | rw |             |
| elr_hyp  | 32 | 0                      | rw |             |
| spsr_hyp | 32 | 0                      | rw |             |

# 12.2.9 Undefined

#### Table 18.

| Name       | 1  | Initial value (Hex) |    | Description |
|------------|----|---------------------|----|-------------|
| sp_undef   | 32 | 0                   | rw |             |
| Ir_undef   | 32 | 0                   | rw |             |
| spsr_undef | 32 | 0                   | rw |             |

#### 12.2.10 Abort

#### Table 19.

| racio i. |    |             |    |             |
|----------|----|-------------|----|-------------|
| Name     |    | Initial     |    | Description |
|          |    | value (Hex) |    |             |
| sp_abt   | 32 | 0           | rw |             |
| Ir_abt   | 32 | 0           | rw |             |
| spsr_abt | 32 | 0           | rw |             |

#### 12.2.11 SIMD\_VFP

#### Table 20.

| Name Bits Initial value (Hex) | Description |  |
|-------------------------------|-------------|--|
|-------------------------------|-------------|--|

| d0  | 64 | 0 | rw |  |
|-----|----|---|----|--|
| d1  | 64 | 0 | rw |  |
| d2  | 64 | 0 | rw |  |
| d3  | 64 | 0 | rw |  |
| d4  | 64 | 0 | rw |  |
| d5  | 64 | 0 | rw |  |
| d6  | 64 | 0 | rw |  |
| d7  | 64 | 0 | rw |  |
| d8  | 64 | 0 | rw |  |
| d9  | 64 | 0 | rw |  |
| d10 | 64 | 0 | rw |  |
| d11 | 64 | 0 | rw |  |
| d12 | 64 | 0 | rw |  |
| d13 | 64 | 0 | rw |  |
| d14 | 64 | 0 | rw |  |
| d15 | 64 | 0 | rw |  |
| d16 | 64 | 0 | rw |  |
| d17 | 64 | 0 | rw |  |
| d18 | 64 | 0 | rw |  |
| d19 | 64 | 0 | rw |  |
| d20 | 64 | 0 | rw |  |
| d21 | 64 | 0 | rw |  |
| d22 | 64 | 0 | rw |  |
| d23 | 64 | 0 | rw |  |
| d24 | 64 | 0 | rw |  |
| d25 | 64 | 0 | rw |  |
| d26 | 64 | 0 | rw |  |
| d27 | 64 | 0 | rw |  |
| d28 | 64 | 0 | rw |  |
| d29 | 64 | 0 | rw |  |
| d30 | 64 | 0 | rw |  |
| d31 | 64 | 0 | rw |  |

# 12.2.12 SIMD\_VFP\_SYS

Table 21.

| Name  | Bits | Initial<br>value (Hex) |    | Description                   |
|-------|------|------------------------|----|-------------------------------|
| FPSID | 32   | 410330e0               | r- | floating-point system ID      |
| FPSCR | 32   | 0                      | rw | floating-point status/control |
| FPEXC | 32   | 0                      | rw | floating-point exception      |
| MVFR0 | 32   | 10110222               | r- | Media/VFP feature 0           |
| MVFR1 | 32   | 1111111                | r- | Media/VFP feature 1           |

# 12.2.13 Coprocessor\_32\_bit

Table 22.

| Name       | Bits | Initial<br>value (Hex) |    | Description                                                         |
|------------|------|------------------------|----|---------------------------------------------------------------------|
| ACTLR      | 32   | 6                      | rw | Auxiliary Control                                                   |
| ADFSR      | 32   | 0                      | rw | Auxilary Data Fault Status                                          |
| AIDR       | 32   | 0                      | r- | Auxiliary ID                                                        |
| AIFSR      | 32   | 0                      | rw | Auxilary Instruction Fault Status                                   |
| AMAIR0     | 32   | 0                      | rw | Auxilary Memory Attribute Indirection 0                             |
| AMAIR1     | 32   | 0                      | rw | Auxilary Memory Attribute Indirection 1                             |
| ATS1CPR    | 32   | -                      | -w | Address Translate Stage 1 Current State EL1 Read                    |
| ATS1CPW    | 32   | -                      | -w | Address Translate Stage 1 Current State EL1 Write                   |
| ATS1CUR    | 32   | -                      | -w | Address Translate Stage 1 Current State Unprivileged Read           |
| ATS1CUW    | 32   | -                      | -w | Address Translate Stage 1 Current State Unprivileged Write          |
| ATS1HR     | 32   | -                      | -w | Address Translate Stage 1 Hyp Mode Read                             |
| ATS1HW     | 32   | -                      | -w | Address Translate Stage 1 Hyp Mode Write                            |
| ATS12NSOPR | 32   | -                      | -w | Address Translate Stages 1 and 2 Non-Secure Only EL1 Read           |
| ATS12NSOPW | 32   | -                      | -w | Address Translate Stages 1 and 2 Non-Secure Only EL1 Write          |
| ATS12NSOUR | 32   | -                      | -w | Address Translate Stages 1 and 2 Non-Secure Only Unprivileged Read  |
| ATS12NSOUW | 32   | -                      | -w | Address Translate Stages 1 and 2 Non-Secure Only Unprivileged Write |
| BPIALL     | 32   | -                      | -w | Branch Predictor Invalidate All                                     |
| BPIALLIS   | 32   | -                      | -w | Branch Predictor Invalidate All (IS)                                |
| BPIMVA     | 32   | -                      | -w | Branch Predictor Invalidate by VA                                   |
| CCSIDR     | 32   | 201fe00a               | r- | Cache Size ID                                                       |
| CDBGDCD    | 32   | -                      | -w | Data Cache Data Read                                                |
| CDBGDCT    | 32   | -                      | -w | Data Cache Tag Read                                                 |
| CDBGDR0    | 32   | 0                      | r- | Data Register 0                                                     |
| CDBGDR1    | 32   | 0                      | r- | Data Register 1                                                     |
| CDBGDR2    | 32   | 0                      | r- | Data Register 2                                                     |
| CDBGICD    | 32   | -                      | -w | Instruction Cache Data Read                                         |
| CDBGICT    | 32   | -                      | -w | Instruction Cache Tag Read                                          |
| CDBGTD     | 32   | -                      | -w | TLB Data Read                                                       |
| CLIDR      | 32   | a200023                | r- | Cache Level ID                                                      |
| CNTFRQ     | 32   | 4c4b40                 | rw | Counter Frequency                                                   |
| CNTHCTL    | 32   | 3                      | rw | Timer EL2 Control                                                   |
| CNTHP_CTL  | 32   | 0                      | rw | Counter-Timer Hyp Physical Timer Control                            |

| CNTHP_TVAL | 32 | 0        | rw          | Counter-Timer Hyp Physical Timer TimerValue       |
|------------|----|----------|-------------|---------------------------------------------------|
| CNTKCTL    | 32 | 0        | <del></del> | Timer EL1 Control                                 |
| CNTP CTL   | 32 | 0        | -           | Counter-Timer Physical Timer Control              |
| CNTP_TVAL  | 32 | 0        |             | Counter-Timer Physical Timer TimerValue           |
| CNTV CTL   | 32 | 0        |             | Counter-Timer Virtual Timer Control               |
| CNTV TVAL  | 32 | 0        | rw          | Counter-Timer Virtual Timer TimerValue            |
| CONTEXTIDR | 32 | 0        | rw          | Context ID                                        |
| CP15DMB    | 32 | -        | -w          | CP15 Data Memory Barrier                          |
| CP15DSB    | 32 | -        | -w          | CP15 Data Synchronization Barrier                 |
| CP15ISB    | 32 | -        | -w          | CP15 Instruction Synchronization Barrier          |
| CP15NOP    | 32 | -        | -w          | CP15 NOP                                          |
| CPACR      | 32 | 0        | rw          | Coprocessor Access Control                        |
| CSSELR     | 32 | 1        | rw          | Cache Size Selection                              |
| CTR        | 32 | 8444c004 | r-          | Cache Type                                        |
| DACR       | 32 | 0        | rw          | Domain Access Control                             |
| DBGDIDR    | 32 | 0        | r-          | Debug ID                                          |
| DCCIALL    | 32 | -        | -w          | Data Cache Clean and Invalidate All               |
| DCCIMVAC   | 32 | -        | -w          | Data Cache Line Clean and Invalidate by VA to PoC |
| DCCISW     | 32 | -        | -w          | Data Cache Line Clean and Invalidate by Set/Way   |
| DCCMVAC    | 32 | -        | -w          | Data Cache Line Clean by VA to PoC                |
| DCCMVAU    | 32 | -        | -w          | Data Cache Line Clean by VA to PoU                |
| DCCSW      | 32 | -        | -w          | Data Cache Line Clean by Set/Way                  |
| DCIMVAC    | 32 | -        | -w          | Data Cache Line Invalidate by VA to PoC           |
| DCISW      | 32 | -        | -w          | Data Cache Line Invalidate by Set/Way             |
| DFAR       | 32 | 0        | rw          | Data Fault Address                                |
| DFSR       | 32 | 0        | rw          | Data Fault Status                                 |
| DTLBIALL   | 32 | -        | -w          | Invalidate Entire Data TLB                        |
| DTLBIASID  | 32 | -        | -w          | Invalidate Data TLB by ASID                       |
| DTLBIMVA   | 32 | -        | -w          | Invalidate Data TLB by VA                         |
| DTLBIMVAA  | 32 | -        | -w          | Invalidate Data TLB by VA, all ASID               |
| FILAENDR   | 32 | 0        | rw          | Peripheral Port End Address                       |
| FILASTARTR | 32 | 0        | rw          | Peripheral Port Start Address                     |
| HACR       | 32 | 0        | rw          | Hyp Auxiliary Configuration                       |
| HACTLR     | 32 | 0        | rw          | Hyp Auxiliary Control                             |
| HADFSR     | 32 | 0        | rw          | Hyp Auxiliary Data Fault Status                   |
| HAIFSR     | 32 | 0        | rw          | Hyp Auxiliary Instruction Fault Status            |
| HAMAIR0    | 32 | 0        | rw          | Hyp Auxiliary Memory Attribute Indirection 0      |
| HAMAIR1    | 32 | 0        | rw          | Hyp Auxiliary Memory Attribute Indirection 1      |
| HCPTR      | 32 | 33ff     | rw          | Hyp Coprocessor Trap                              |
| HCR        | 32 | 0        | rw          | Hyp Configuration                                 |
| HDCR       | 32 | 6        | rw          | Hyp Debug Configuration                           |
| HDFAR      | 32 | 0        | rw          | Hyp Data Fault Address                            |

| HIFAR     | 32 | 0        | rw | Hyp Instruction Fault Address              |
|-----------|----|----------|----|--------------------------------------------|
| HMAIR0    | 32 | 0        | rw | Hyp Memory Attribute Indirection 0         |
| HMAIR1    | 32 | 0        |    | Hyp Memory Attribute Indirection 1         |
| HPFAR     | 32 | 0        |    | Hyp IPA Fault Address                      |
| HSCTLR    | 32 | 30c50878 |    | Hyp System Control                         |
| HSR       | 32 | 0        |    | Hyp Syndrome                               |
| HSTR      | 32 | 0        |    | Hyp System Trap                            |
| HTCR      | 32 | 80000000 | ╄  | Hyp Translation Control                    |
| HTPIDR    | 32 | 0        |    | Hyp Thread and Process ID                  |
| HVBAR     | 32 | 0        |    | Hyp Vector Base Address                    |
| ICIALLU   | 32 | -        | -w | Instruction Cache Invalidate All           |
| ICIALLUIS | 32 | -        | -w | Instruction Cache Invalidate All (IS)      |
| ICIMVAU   | 32 | -        | -w | Instruction Cache Invalidate by VA         |
| ID_AFR0   | 32 | 0        | r- | Auxiliary Feature 0                        |
| ID_DFR0   | 32 | 2000000  | r- | Debug Feature 0                            |
| ID ISAR0  | 32 | 2101110  | r- | Instruction Set Attribute 0                |
| ID_ISAR1  | 32 | 13112111 | r- | Instruction Set Attribute 1                |
| ID_ISAR2  | 32 | 21232041 | r- | Instruction Set Attribute 2                |
| ID_ISAR3  | 32 | 11112131 | r- | Instruction Set Attribute 3                |
| ID_ISAR4  | 32 | 10011142 | r- | Instruction Set Attribute 4                |
| ID_ISAR5  | 32 | 0        | r- | Instruction Set Attribute 5                |
| ID_MMFR0  | 32 | 10101105 | r- | Memory Model Feature 0                     |
| ID_MMFR1  | 32 | 40000000 | r- | Memory Model Feature 1                     |
| ID_MMFR2  | 32 | 1240000  | r- | Memory Model Feature 2                     |
| ID_MMFR3  | 32 | 2102211  | r- | Memory Model Feature 3                     |
| ID_PFR0   | 32 | 1131     | r- | Processor Feature 0                        |
| ID_PFR1   | 32 | 11011    | r- | Processor Feature 1                        |
| IFAR      | 32 | 0        | rw | Instruction Fault Address                  |
| IFSR      | 32 | 0        | rw | Instruction Fault Status                   |
| ISR       | 32 | 0        | r- | Interrupt Status                           |
| ITLBIALL  | 32 | -        | -w | Invalidate Entire Instruction TLB          |
| ITLBIASID | 32 | -        | -w | Invalidate Instruction TLB by ASID         |
| ITLBIMVA  | 32 | -        | -w | Invalidate Instruction TLB by VA           |
| ITLBIMVAA | 32 | -        | -w | Invalidate Instruction TLB by VA, all ASID |
| JIDR      | 32 | 0        | rw | Jazelle ID                                 |
| JMCR      | 32 | 0        | rw | Jazelle Main Configuration                 |
| JOSCR     | 32 | 0        | rw | Jazelle OS Control                         |
| L2CTLR    | 32 | 103ffff  | rw | L2 Control                                 |
| L2ECTLR   | 32 | 0        | rw | L2 Extended Control                        |
| L2MRERRSR | 32 | 0        | rw | Memory Error Syndrome                      |
| MAIR0     | 32 | 0        | rw | Memory Attribute Indirection 0             |
| MAIR1     | 32 | 0        | rw | Memory Attribute Indirection 1             |

| MIDR          | 32 | 411fc0e0 | r- | Main ID                                               |
|---------------|----|----------|----|-------------------------------------------------------|
| MPIDR         | 32 | 80000000 | r- | Multiprocessor Affinity                               |
| MVBAR         | 32 | 0        | rw | Monitor Vector Base Address                           |
| NMRR          | 32 | 44e048e0 | rw | Normal Memory Remap                                   |
| NSACR         | 32 | 0        |    | Non-Secure Access Control                             |
| PAR           | 32 | 0        | rw | Physical Address                                      |
| PMCCNTR       | 32 | 0        | rw | Performance Monitors Cycle Count                      |
| PMCEID0       | 32 | 3fff0f3f | r- | Performance Monitors Common Event ID 0                |
| PMCEID1       | 32 | 0        | r- | Performance Monitors Common Event ID 1                |
| PMCNTENCLR    | 32 | 0        | rw | Performance Monitors Count Enable Clear               |
| PMCNTENSET    | 32 | 0        | rw | Performance Monitors Count Enable Set                 |
| PMCR          | 32 | 410e3000 | rw | Performance Monitors Control                          |
| PMINTENCLR    | 32 | 0        | rw | Performance Monitors Interrupt Enable Clear           |
| PMINTENSET    | 32 | 0        | rw | Performance Monitors Interrupt Enable Set             |
| PMOVSR        | 32 | 0        | rw | Performance Monitors Overflow Flag Status             |
| PMOVSSET      | 32 | 0        | rw | Performance Monitors Overflow Flag Status Set         |
| PMSELR        | 32 | 0        | rw | Performance Monitors Event Counter Selection          |
| PMSWINC       | 32 | -        | -w | Performance Monitors Software Increment               |
| PMUSERENR     | 32 | 0        | rw | Performance Monitors User Enable                      |
| PMXEVCNTR     | 32 | 0        | rw | Performance Monitors Selected Event Count             |
| PMXEVTYPER    | 32 | 0        | rw | Performance Monitors Selected Event Type              |
| PRRR          | 32 | 98aa4    | rw | Primary Region Remap                                  |
| REVIDR        | 32 | 0        | r- | Revision ID                                           |
| SCR           | 32 | 0        | rw | Secure Configuration                                  |
| SCTLR         | 32 | c50078   | rw | System Control                                        |
| SCUCTLR       | 32 | 11000001 | rw | SCU Control                                           |
| SDER          | 32 | 0        | rw | Secure Debug Enable                                   |
| TCMTR         | 32 | 0        | r- | ТСМ Туре                                              |
| TEECR         | 32 | 0        | rw | T32EE Configuration                                   |
| TEEHBR        | 32 | 0        | rw | T32EE Handler Base                                    |
| TLBIALL       | 32 | -        | -w | Invalidate Entire Unified TLB                         |
| TLBIALLH      | 32 | -        | -w | Invalidate Entire Hyp Unified TLB                     |
| TLBIALLHIS    | 32 | -        | -w | Invalidate Entire Hyp TLB (IS)                        |
| TLBIALLIS     | 32 | -        | -w | Invalidate Entire Unified TLB (IS)                    |
| TLBIALLNSNH   | 32 | -        | -w | Invalidate Entire Non-Secure Non-Hyp Unified TLB      |
| TLBIALLNSNHIS | 32 | -        | -w | Invalidate Entire Non-Secure Non-Hyp Unified TLB (IS) |
| TLBIASID      | 32 | -        | -w | Invalidate Unified TLB by ASID                        |
| TLBIASIDIS    | 32 | -        | -w | Invalidate Unified TLB by ASID (IS)                   |
| TLBIMVA       | 32 | -        | -w | Invalidate Unified TLB by VA                          |
| TI DIMAYAA    | 32 | -        | -w | Invalidate Unified TLB by VA, all ASID                |
| TLBIMVAA      | 1  |          |    |                                                       |
| TLBIMVAA      | 32 | -        | -w | Invalidate Unified TLB by VA, all ASID (IS)           |

| TLBIMVAHIS | 32 | -        | -w | Invalidate Hyp Unified TLB by VA (IS) |
|------------|----|----------|----|---------------------------------------|
| TLBIMVAIS  | 32 | -        | -w | Invalidate Unified TLB by VA (IS)     |
| TLBTR      | 32 | 0        | r- | TLB Type                              |
| TPIDRPRW   | 32 | 0        | rw | PL0 Read/Write Software Thread ID     |
| TPIDRURO   | 32 | 0        | rw | PL0 Read-Only Software Thread ID      |
| TPIDRURW   | 32 | 0        | rw | PL1 Software Thread ID                |
| TTBCR      | 32 | 0        | rw | Translation Table Base Control        |
| TTBR0      | 32 | 0        | rw | Translation Table Base 0              |
| TTBR1      | 32 | 0        | rw | Translation Table Base 1              |
| VBAR       | 32 | 0        | rw | Vector Base Address                   |
| VMPIDR     | 32 | 80000000 | rw | Virtualization Multirocessor ID       |
| VPIDR      | 32 | 411fc0e0 | rw | Virtualization Processor ID           |
| VTCR       | 32 | 80000000 | rw | Virtualization Translation Control    |

## 12.2.14 Coprocessor\_32\_bit\_secure

#### Table 23.

| Name         | Bits | Initial     |    | Description                             |
|--------------|------|-------------|----|-----------------------------------------|
|              |      | value (Hex) |    |                                         |
| ADFSR_S      | 32   | 0           | rw | Auxilary Data Fault Status              |
| AIFSR_S      | 32   | 0           | rw | Auxilary Instruction Fault Status       |
| AMAIR0_S     | 32   | 0           | rw | Auxilary Memory Attribute Indirection 0 |
| AMAIR1_S     | 32   | 0           | rw | Auxilary Memory Attribute Indirection 1 |
| CONTEXTIDR_S | 32   | 0           | rw | Context ID                              |
| CSSELR_S     | 32   | 1           | rw | Cache Size Selection                    |
| DACR_S       | 32   | 0           | rw | Domain Access Control                   |
| DFAR_S       | 32   | 0           | rw | Data Fault Address                      |
| DFSR_S       | 32   | 0           | rw | Data Fault Status                       |
| FILAENDR_S   | 32   | 0           | rw | Peripheral Port End Address             |
| FILASTARTR_S | 32   | 0           | rw | Peripheral Port Start Address           |
| IFAR_S       | 32   | 0           | rw | Instruction Fault Address               |
| IFSR_S       | 32   | 0           | rw | Instruction Fault Status                |
| MAIR0_S      | 32   | 0           | rw | Memory Attribute Indirection 0          |
| MAIR1_S      | 32   | 0           | rw | Memory Attribute Indirection 1          |
| NMRR_S       | 32   | 44e048e0    | rw | Normal Memory Remap                     |
| PAR_S        | 32   | 0           | rw | Physical Address                        |
| PRRR_S       | 32   | 98aa4       | rw | Primary Region Remap                    |
| SCTLR_S      | 32   | c50078      | rw | System Control                          |
| TPIDRPRW_S   | 32   | 0           | rw | PL0 Read/Write Software Thread ID       |
| TPIDRURO_S   | 32   | 0           | rw | PL0 Read-Only Software Thread ID        |
| TPIDRURW_S   | 32   | 0           | rw | PL1 Software Thread ID                  |
| TTBCR_S      | 32   | 0           | rw | Translation Table Base Control          |
| TTBR0_S      | 32   | 0           | rw | Translation Table Base 0                |

| TTBR1_S | 32 | 0 | rw | Translation Table Base 1 |
|---------|----|---|----|--------------------------|
| VBAR_S  | 32 | 0 | rw | Vector Base Address      |

#### 12.2.15 Coprocessor\_32\_bit\_non\_secure

Table 24.

| Name          | Bits | Initial value (Hex) |    | Description                             |
|---------------|------|---------------------|----|-----------------------------------------|
| ADFSR_NS      | 32   | 0                   | rw | Auxilary Data Fault Status              |
| AIFSR_NS      | 32   | 0                   | rw | Auxilary Instruction Fault Status       |
| AMAIR0_NS     | 32   | 0                   | rw | Auxilary Memory Attribute Indirection 0 |
| AMAIR1_NS     | 32   | 0                   | rw | Auxilary Memory Attribute Indirection 1 |
| CONTEXTIDR_NS | 32   | 0                   | rw | Context ID                              |
| CSSELR_NS     | 32   | 1                   | rw | Cache Size Selection                    |
| DACR_NS       | 32   | 0                   | rw | Domain Access Control                   |
| DFAR_NS       | 32   | 0                   | rw | Data Fault Address                      |
| DFSR_NS       | 32   | 0                   | rw | Data Fault Status                       |
| FILAENDR_NS   | 32   | 0                   | rw | Peripheral Port End Address             |
| FILASTARTR_NS | 32   | 0                   | rw | Peripheral Port Start Address           |
| IFAR_NS       | 32   | 0                   | rw | Instruction Fault Address               |
| IFSR_NS       | 32   | 0                   | rw | Instruction Fault Status                |
| MAIR0_NS      | 32   | 0                   | rw | Memory Attribute Indirection 0          |
| MAIR1_NS      | 32   | 0                   | rw | Memory Attribute Indirection 1          |
| NMRR_NS       | 32   | 44e048e0            | rw | Normal Memory Remap                     |
| PAR_NS        | 32   | 0                   | rw | Physical Address                        |
| PRRR_NS       | 32   | 98aa4               | rw | Primary Region Remap                    |
| SCTLR_NS      | 32   | c50078              | rw | System Control                          |
| TPIDRPRW_NS   | 32   | 0                   | rw | PL0 Read/Write Software Thread ID       |
| TPIDRURO_NS   | 32   | 0                   | rw | PL0 Read-Only Software Thread ID        |
| TPIDRURW_NS   | 32   | 0                   | rw | PL1 Software Thread ID                  |
| TTBCR_NS      | 32   | 0                   | rw | Translation Table Base Control          |
| TTBR0_NS      | 32   | 0                   | rw | Translation Table Base 0                |
| TTBR1_NS      | 32   | 0                   | rw | Translation Table Base 1                |
| VBAR_NS       | 32   | 0                   | rw | Vector Base Address                     |

# 12.2.16 Coprocessor\_64\_bit

Table 25.

| Name       | Bits | Initial value (Hex) |    | Description                                      |
|------------|------|---------------------|----|--------------------------------------------------|
| CNTHP_CVAL | 64   | 0                   |    | Counter-Timer Hyp Physical Timer<br>CompareValue |
| CNTPCT     | 64   | 0                   | r- | Counter-Timer Physical Count                     |

| CNTP_CVAL | 64 | 0 | rw | Counter-Timer Physical Timer CompareValue |
|-----------|----|---|----|-------------------------------------------|
| CNTVCT    | 64 | 0 | r- | Counter-Timer Virtual Count               |
| CNTVOFF   | 64 | 0 | rw | Virtual Offset                            |
| CNTV_CVAL | 64 | 0 | rw | Counter-Timer Virtual Timer CompareValue  |
| HTTBR     | 64 | 0 | rw | Hyp Translation Table Base                |
| PARLPA    | 64 | 0 | rw | Physical Address                          |
| TTBR0LPA  | 64 | 0 | rw | Translation Table Base 0                  |
| TTBR1LPA  | 64 | 0 | rw | Translation Table Base 1                  |
| VTTBR     | 64 | 0 | rw | Virtualization Translation Table Base     |

## 12.2.17 Coprocessor\_64\_bit\_secure

#### Table 26.

| Name       | Bits | Initial value (Hex) |    | Description              |
|------------|------|---------------------|----|--------------------------|
| PARLPA_S   | 64   | 0                   | rw | Physical Address         |
| TTBR0LPA_S | 64   | 0                   | rw | Translation Table Base 0 |
| TTBR1LPA_S | 64   | 0                   | rw | Translation Table Base 1 |

## 12.2.18 Coprocessor\_64\_bit\_non\_secure

#### Table 27.

| Name        | Bits | Initial value (Hex) |    | Description              |
|-------------|------|---------------------|----|--------------------------|
| PARLPA_NS   | 64   | 0                   | rw | Physical Address         |
| TTBR0LPA_NS | 64   | 0                   | rw | Translation Table Base 0 |
| TTBR1LPA_NS | 64   | 0                   | rw | Translation Table Base 1 |

## 12.2.19 Integration\_support

#### Table 28.

| Name       |    | Initial<br>value (Hex) |    | Description                                   |
|------------|----|------------------------|----|-----------------------------------------------|
| transactPL | 32 | 1                      | r- | privilege level of current memory transaction |
| transactAT | 32 | 0                      | r- | current memory transaction type: PA=1, VA=0   |

#