

# **OVP Guide to Using Processor Models**

# Model Specific Information for variant ARM\_Cortex-A57MPx3

# Imperas Software Limited

Imperas Buildings, North Weston Thame, Oxfordshire, OX9 2HA, UK docs@imperas.com



| Author   | Imperas Software Limited                              |
|----------|-------------------------------------------------------|
| Version  | 0.4                                                   |
| Filename | OVP_Model_Specific_Information_arm_Cortex-A57MPx3.pdf |
| Created  | 25 August 2015                                        |

# **Copyright Notice**

Copyright © 2015 Imperas Software Limited. All rights reserved. This software and documentation contain information that is the property of Imperas Software Limited. The software and documentation are furnished under a license agreement and may be used or copied only in accordance with the terms of the license agreement. No part of the software and documentation may be reproduced, transmitted, or translated, in any form or by any means, electronic, mechanical, manual, optical, or otherwise, without prior written permission of Imperas Software Limited, or as expressly provided by the license agreement.

#### **Right to Copy Documentation**

The license agreement with Imperas permits licensee to make copies of the documentation for its internal use only. Each copy shall include all copyrights, trademarks, service marks, and proprietary rights notices, if any.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### **Disclaimer**

IMPERAS SOFTWARE LIMITED., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

# Table of Contents

| 1.0 Overview                     | 5  |
|----------------------------------|----|
| 1.1 Description                  | 5  |
| 1.2 Licensing                    | 5  |
| 1.3 Limitations                  | 5  |
| 1.4 Verification                 | 6  |
| 1.5 Features                     | 6  |
| 2.0 Configuration                | 6  |
| 2.1 Location                     | 6  |
| 2.2 GDB Path                     | 7  |
| 2.3 Semi-Host Library            | 7  |
| 2.4 Processor Endian-ness        | 7  |
| 2.5 QuantumLeap Support          | 7  |
| 2.6 Processor ELF Code           | 7  |
| 3.0 Other Variants in this Model | 7  |
| 4.0 Bus Ports                    | 9  |
| 5.0 Net Ports                    | 9  |
| 6.0 FIFO Ports                   | 12 |
| 7.0 Parameters                   | 12 |
| 8.0 Execution Modes              | 15 |
| 9.0 Exceptions                   | 16 |
| 10.0 Hierarchy of the model      | 17 |
| 10.1 Level 1: MPCORE             | 17 |
| 10.2 Level 2: CPU                | 17 |
| 11.0 Model Commands              | 19 |
| 11.1 Level 1: MPCORE             | 19 |
| 11.2 Level 2: CPU                | 19 |
| 12.0 Registers                   | 19 |
| 12.1 Level 1: MPCORE             | 19 |
| 12.2 Level 2: CPU                | 19 |
| 12.2.1 Core                      | 19 |
| 12.2.2 Core_AArch64              | 20 |
| 12.2.3 Control                   | 20 |
| 12.2.4 User                      | 21 |
| 12.2.5 FIQ                       | 21 |
| 12.2.6 IRQ                       | 21 |
| 12.2.7 Supervisor                |    |
| 12.2.8 Monitor                   |    |
| 12.2.9 Hypervisor                | 22 |
| 12.2.10 Undefined                | 22 |
| 12.2.11 Abort                    | 22 |
| 12.2.12 SIMD_VFP                 | 23 |
| 12.2.13 SIMD_VFP_SYS             | 23 |

| 12.2.14 SIMD_FP_AArch64                    | 24 |
|--------------------------------------------|----|
| 12.2.15 AArch32_32_bit_system              |    |
| 12.2.16 AArch32_32_bit_secure_system       |    |
| 12.2.17 AArch32_32_bit_non_secure_system   |    |
| 12.2.18 AArch32_64_bit_system              | 33 |
| 12.2.19 AArch32_64_bit_secure_system       |    |
| 12.2.20 AArch32_64_bit_non_secure_system   |    |
| 12.2.21 AArch64_system                     |    |
| 12.2.22 Integration_support                |    |
| 12.2.23 MPCore_distributor                 | 41 |
| 12.2.24 MPCore_processor_interface         | 44 |
| 12.2.25 MPCore_virtual_interface_control   | 44 |
| 12.2.26 MPCore_virtual_processor_interface | 45 |

#### 1.0 Overview

This document provides the details of an OVP Fast Processor Model variant. OVP Fast Processor Models are written in C and provide a C API for use in C based platforms. The models also provide a native interface for use in SystemC TLM2 platforms. The models are written using the OVP VMI API that provides a Virtual Machine Interface that defines the behavior of the processor. The VMI API makes a clear line between model and simulator allowing very good optimization and world class high speed performance. Most models are provided as a binary shared object and also as source. This allows the download and use of the model binary or the use of the source to explore and modify the model.

The models are run through an extensive QA and regression testing process and most model families are validated using technology provided by the processor IP owners. There is a companion document (OVP Guide to Using Processor Models) which explains the general concepts of OVP Fast Processor Models and their use. It is downloadable from the OVPworld website documentation pages.

#### 1.1 Description

ARM Processor Model

#### 1.2 Licensing

Usage of binary model under license governing simulator usage.

Note that for models of ARM CPUs the license includes the following terms:

Licensee is granted a non-exclusive, worldwide, non-transferable, revocable licence to: If no source is being provided to the Licensee: use and copy only (no modifications rights are granted) the model for the sole purpose of designing, developing, analyzing, debugging, testing, verifying, validating and optimizing software which: (a) (i) is for ARM based systems; and (ii) does not incorporate the ARM Models or any part thereof; and (b) such ARM Models may not be used to emulate an ARM based system to run application software in a production or live environment.

If source code is being provided to the Licensee: use, copy and modify the model for the sole purpose of designing, developing, analyzing, debugging, testing, verifying, validating and optimizing software which: (a) (i) is for ARM based systems; and (ii) does not incorporate the ARM Models or any part thereof; and (b) such ARM Models may not be used to emulate an ARM based system to run application software in a production or live environment. In the case of any Licensee who is either or both an academic or educational institution the purposes shall be limited to internal use.

Except to the extent that such activity is permitted by applicable law, Licensee shall not reverse engineer, decompile, or disassemble this model. If this model was provided to Licensee in Europe, Licensee shall not reverse engineer, decompile or disassemble the Model for the purposes of error correction.

The License agreement does not entitle Licensee to manufacture in silicon any product based on this model.

The License agreement does not entitle Licensee to use this model for evaluating the validity of any ARM patent.

Source of model available under separate Imperas Software License Agreement. ARMv8 architecture models additionally require a run time model license - contact Imperas for more information.

#### 1.3 Limitations

Instruction pipelines are not modeled in any way. All instructions are assumed to complete immediately. This means that instruction barrier instructions (e.g. ISB, CP15ISB) are treated as NOPs, with the exception of any undefined instruction behavior, which is modeled. The model does not implement speculative fetch behavior. The branch cache is not modeled. Caches and write buffers are not modeled in any way. All loads, fetches and stores complete immediately and in order, and are fully synchronous (as if the memory was of Strongly

Ordered or Device-nGnRnE type). Data barrier instructions (e.g. DSB, CP15DSB) are treated as NOPs, with the exception of any undefined instruction behavior, which is modeled. Cache manipulation instructions are implemented as NOPs, with the exception of any undefined instruction behavior, which is modeled.

Real-world timing effects are not modeled: all instructions are assumed to complete in a single cycle.

Performance Monitors are implemented as a register interface only.

TLBs are architecturally-accurate but not device accurate. This means that all TLB maintenance and address translation operations are fully implemented but the cache is larger than in the real device.

Debug registers are implemented but non-functional (which is sufficient to allow operating systems such as Linux to boot). Debug state is not implemented.

This initial ARMv8 model also has the following specific limitations, which will be rectified shortly:

The model currently implements only a memory-mapped GICv2, not a register-accessible GICv3.

The optional CRC32 instructions are not supported.

The optional SIMD Cryptographic Extension instructions are not supported.

#### 1.4 Verification

Models have been extensively tested by Imperas. ARM Cortex-A models have been successfully used by customers to simulate SMP Linux, Ubuntu Desktop, VxWorks and ThreadX on Xilinx Zynq virtual platforms.

#### 1.5 Features

AArch64 is implemented at EL3, EL2, EL1 and EL0.

AArch32 is implemented at EL3, EL2, EL1 and EL0.

SIMD, VFP and LPA (large physical address extension) are implemented as standard in ARMv8.

Security extensions are implemented (also known as TrustZone). To make non-secure accesses visible externally, override ID\_AA64MMFR0\_EL1.PARange to specify the required physical bus size (32, 36, 40, 42, 44 or 48 bits) and connect the processor to a bus one bit wider (33, 37, 41, 43, 45 or 49 bits, respectively). The extra most-significant bit is the NS bit, indicating a non-secure access. If non-secure accesses are not required to be made visible externally, connect the processor to a bus of exactly the size implied by ID\_AA64MMFR0\_EL1.PARange.

VMSA EL1, EL2 and EL3 stage 1 address translation is implemented. VMSA stage 2 address translation is implemented.

Generic Timer is present. Use parameter override\_timerScaleFactor to specify the counter rate as a fraction of the processor MIPS rate (e.g. 10 implies Generic Timer counters increment once every 10 processor instructions).

GIC block is implemented (GICv2, including security extensions). Accesses to GIC registers can be viewed externally by connecting to the 32-bit GICRegisters bus port. Secure register accesses are at offset 0x0 on this bus; for example, a secure access to GIC register GICD\_CTLR can be observed by monitoring address 0x00001000. Non-secure accesses are at offset 0x80000000 on this bus; for example, a non-secure access to GIC register GICD\_CTLR can be observed by monitoring address 0x80001000

The internal GIC block can be disabled by raising signal GICCDISABLE, in which case the GIC needs to be modeled using a platform component instead. Input signals vfiq\_CPU<N> and virq\_CPU<N> can be used by an this component to raise virtual FIQ and IRQ interrupts on cores in the cluster if required.

# 2.0 Configuration

#### 2.1 Location

The model source and object file is found in the VLNV tree at:

arm.ovpworld.org/processor/arm/1.0

#### 2.2 GDB Path

The default GDB for this model is found at:

\$IMPERAS\_HOME/lib/\$IMPERAS\_ARCH/gdb/aarch64-none-elf-gdb

#### 2.3 Semi-Host Library

The default semi-host library file is found in the VLNV tree at : arm.ovpworld.org/semihosting/armAngel/1.0

#### 2.4 Processor Endian-ness

This model can be set to either endian-ness (normally by a pin, or the ELF code).

#### 2.5 QuantumLeap Support

This processor is qualified to run in a QuantumLeap enabled simulator.

#### 2.6 Processor ELF Code

ELF codes supported by this model are: , 0xb7 and 0x28.

#### 3.0 Other Variants in this Model

#### Table 1.

| Variant    |
|------------|
| ARMv4T     |
| ARMv4xM    |
| ARMv4      |
| ARMv4TxM   |
| ARMv5xM    |
| ARMv5      |
| ARMv5TxM   |
| ARMv5T     |
| ARMv5TExP  |
| ARMv5TE    |
| ARMv5TEJ   |
| ARMv6      |
| ARMv6K     |
| ARMv6T2    |
| ARMv6KZ    |
| ARMv7      |
| ARM7TDMI   |
| ARM7EJ-S   |
| ARM720T    |
| ARM920T    |
| ARM922T    |
| ARM926EJ-S |
| ARM940T    |
| ARM946E    |
| ARM966E    |
| ARM968E-S  |
| ARM1020E   |

| ARM1022E       |
|----------------|
| ARM1026EJ-S    |
| ARM1136J-S     |
| ARM1156T2-S    |
| ARM1176JZ-S    |
| Cortex-R4      |
| Cortex-R4F     |
| Cortex-A5UP    |
| Cortex-A5MPx1  |
| Cortex-A5MPx2  |
| Cortex-A5MPx3  |
| Cortex-A5MPx4  |
| Cortex-A8      |
| Cortex-A9UP    |
| Cortex-A9MPx1  |
| Cortex-A9MPx2  |
| Cortex-A9MPx3  |
| Cortex-A9MPx4  |
| Cortex-A7UP    |
| Cortex-A7MPx1  |
| Cortex-A7MPx2  |
| Cortex-A7MPx3  |
| Cortex-A7MPx4  |
| Cortex-A15UP   |
| Cortex-A15MPx1 |
| Cortex-A15MPx2 |
| Cortex-A15MPx3 |
| Cortex-A15MPx4 |
| Cortex-A17MPx1 |
| Cortex-A17MPx2 |
| Cortex-A17MPx3 |
| Cortex-A17MPx4 |
| AArch32        |
| AArch64        |
| Cortex-A53MPx1 |
| Cortex-A53MPx2 |
| Cortex-A53MPx3 |
| Cortex-A53MPx4 |
| Cortex-A57MPx1 |
| Cortex-A57MPx2 |
| Cortex-A57MPx3 |
| Cortex-A57MPx4 |
|                |

# 4.0 Bus Ports

Table 2.

| Туре               | Name         | Bits | Description                      |
|--------------------|--------------|------|----------------------------------|
| master (initiator) | INSTRUCTION  | 32   |                                  |
| master (initiator) | DATA         | 32   |                                  |
| master (initiator) | GICRegisters | 32   | GIC memory-mapped register block |

# **5.0 Net Ports**

Table 3.

| Name  | Туре  | Description                 |
|-------|-------|-----------------------------|
| SPI32 | input | Shared peripheral interrupt |
| SPI33 | input | Shared peripheral interrupt |
| SPI34 | input | Shared peripheral interrupt |
| SPI35 | input | Shared peripheral interrupt |
| SPI36 | input | Shared peripheral interrupt |
| SPI37 | input | Shared peripheral interrupt |
| SPI38 | input | Shared peripheral interrupt |
| SPI39 | input | Shared peripheral interrupt |
| SPI40 | input | Shared peripheral interrupt |
| SPI41 | input | Shared peripheral interrupt |
| SPI42 | input | Shared peripheral interrupt |
| SPI43 | input | Shared peripheral interrupt |
| SPI44 | input | Shared peripheral interrupt |
| SPI45 | input | Shared peripheral interrupt |
| SPI46 | input | Shared peripheral interrupt |
| SPI47 | input | Shared peripheral interrupt |
| SPI48 | input | Shared peripheral interrupt |
| SPI49 | input | Shared peripheral interrupt |
| SPI50 | input | Shared peripheral interrupt |
| SPI51 | input | Shared peripheral interrupt |
| SPI52 | input | Shared peripheral interrupt |
| SPI53 | input | Shared peripheral interrupt |
| SPI54 | input | Shared peripheral interrupt |
| SPI55 | input | Shared peripheral interrupt |
| SPI56 | input | Shared peripheral interrupt |
| SPI57 | input | Shared peripheral interrupt |
| SPI58 | input | Shared peripheral interrupt |
| SPI59 | input | Shared peripheral interrupt |
| SPI60 | input | Shared peripheral interrupt |
| SPI61 | input | Shared peripheral interrupt |

| SPI62          | input  | Shared peripheral interrupt                   |
|----------------|--------|-----------------------------------------------|
| SPI63          | input  | Shared peripheral interrupt                   |
| SPI64          |        | Shared peripheral interrupt                   |
| SPI65          | input  | Shared peripheral interrupt                   |
| SPI66          | input  |                                               |
|                | input  | Shared peripheral interrupt                   |
| SPI67          | input  | Shared peripheral interrupt                   |
| SPI68          | input  | Shared peripheral interrupt                   |
| SPI69          | input  | Shared peripheral interrupt                   |
| SPI70          | input  | Shared peripheral interrupt                   |
| SPI71          | input  | Shared peripheral interrupt                   |
| SPI72          | input  | Shared peripheral interrupt                   |
| SPI73          | input  | Shared peripheral interrupt                   |
| SPI74          | input  | Shared peripheral interrupt                   |
| SPI75          | input  | Shared peripheral interrupt                   |
| SPI76          | input  | Shared peripheral interrupt                   |
| SPI77          | input  | Shared peripheral interrupt                   |
| SPI78          | input  | Shared peripheral interrupt                   |
| SPI79          | input  | Shared peripheral interrupt                   |
| SPI80          | input  | Shared peripheral interrupt                   |
| SPI81          | input  | Shared peripheral interrupt                   |
| SPI82          | input  | Shared peripheral interrupt                   |
| SPI83          | input  | Shared peripheral interrupt                   |
| SPI84          | input  | Shared peripheral interrupt                   |
| SPI85          | input  | Shared peripheral interrupt                   |
| SPI86          | input  | Shared peripheral interrupt                   |
| SPI87          | input  | Shared peripheral interrupt                   |
| SPI88          | input  | Shared peripheral interrupt                   |
| SPI89          | input  | Shared peripheral interrupt                   |
| SPI90          | input  | Shared peripheral interrupt                   |
| SPI91          | input  | Shared peripheral interrupt                   |
| SPI92          | input  | Shared peripheral interrupt                   |
| SPI93          | input  | Shared peripheral interrupt                   |
| SPI94          | input  | Shared peripheral interrupt                   |
| SPI95          | input  | Shared peripheral interrupt                   |
| SPIVector      | input  | Shared peripheral interrupt vectorized input  |
| periphReset    | input  | Peripheral reset (active high)                |
| GICCDISABLE    | input  | GIC CPU interface logic disable (active high) |
| CNTVIRQ_CPU0   | output | Virtual timer event (active high)             |
| CNTPSIRQ_CPU0  | output | Secure physical timer event (active high)     |
| CNTPNSIRQ_CPU0 | output | Non-secure physical timer event (active high) |
| CNTPHPIRQ_CPU0 | output | Hypervisor physical timer event (active high) |
| IRQOUT_CPU0    | output | IRQ wakeup                                    |
|                |        | <u>'</u>                                      |

| FIQOUT_CPU0        | output | FIQ wakeup                                             |  |  |
|--------------------|--------|--------------------------------------------------------|--|--|
| /INITHI_CPU0 input |        | Configure HIVECS mode (SCTLR.V)                        |  |  |
| CFGEND CPU0        | input  | Configure exception endianness (SCTLR.EE)              |  |  |
| CFGTE_CPU0         | input  | Configure exception state at reset (SCTLR.TE)          |  |  |
| reset_CPU0         | input  | Processor reset, active high                           |  |  |
| fiq_CPU0           | input  | FIQ interrupt, active high (negation of nFIQ)          |  |  |
| irq_CPU0           | input  | IRQ interrupt, active high (negation of nIRQ)          |  |  |
| •                  |        |                                                        |  |  |
| vfiq_CPU0          | input  | Virtual FIQ interrupt, active high (negation of nVFIQ) |  |  |
| virq_CPU0          | input  | Virtual IRQ interrupt, active high (negation of nVIRQ) |  |  |
| AXI_SLVERR_CPU0    | input  | AXI external abort type (DECERR=0, SLVERR=1)           |  |  |
| CP15SDISABLE_CPU0  | input  | CP15SDISABLE (active high)                             |  |  |
| CNTVIRQ_CPU1       | output | Virtual timer event (active high)                      |  |  |
| CNTPSIRQ_CPU1      | output | Secure physical timer event (active high)              |  |  |
| CNTPNSIRQ_CPU1     | output | Non-secure physical timer event (active high)          |  |  |
| CNTPHPIRQ_CPU1     | output | Hypervisor physical timer event (active high)          |  |  |
| IRQOUT_CPU1        | output | IRQ wakeup                                             |  |  |
| FIQOUT_CPU1        | output | FIQ wakeup                                             |  |  |
| VINITHI_CPU1       | input  | Configure HIVECS mode (SCTLR.V)                        |  |  |
| CFGEND_CPU1        | input  | Configure exception endianness (SCTLR.EE)              |  |  |
| CFGTE_CPU1         | input  | Configure exception state at reset (SCTLR.TE)          |  |  |
| reset_CPU1         | input  | Processor reset, active high                           |  |  |
| fiq_CPU1           | input  | FIQ interrupt, active high (negation of nFIQ)          |  |  |
| irq_CPU1           | input  | IRQ interrupt, active high (negation of nIRQ)          |  |  |
| vfiq_CPU1          | input  | Virtual FIQ interrupt, active high (negation of nVFIQ) |  |  |
| virq_CPU1          | input  | Virtual IRQ interrupt, active high (negation of nVIRQ) |  |  |
| AXI_SLVERR_CPU1    | input  | AXI external abort type (DECERR=0, SLVERR=1)           |  |  |
| CP15SDISABLE CPU1  | input  | CP15SDISABLE (active high)                             |  |  |
| CNTVIRQ_CPU2       | output | Virtual timer event (active high)                      |  |  |
| CNTPSIRQ_CPU2      | output | Secure physical timer event (active high)              |  |  |
| CNTPNSIRQ_CPU2     | output | Non-secure physical timer event (active high)          |  |  |
| CNTPHPIRQ_CPU2     | output | Hypervisor physical timer event (active high)          |  |  |
| IRQOUT_CPU2        | output | IRQ wakeup                                             |  |  |
| FIQOUT_CPU2        | output | FIQ wakeup                                             |  |  |
| VINITHI_CPU2       | input  | Configure HIVECS mode (SCTLR.V)                        |  |  |
| CFGEND CPU2        | input  | Configure exception endianness (SCTLR.EE)              |  |  |
| CFGTE_CPU2         | input  | Configure exception state at reset (SCTLR.TE)          |  |  |
| reset_CPU2         | input  | Processor reset, active high                           |  |  |
| fiq_CPU2           | input  | FIQ interrupt, active high (negation of nFIQ)          |  |  |
| irq_CPU2           | input  | IRQ interrupt, active high (negation of nIRQ)          |  |  |
| IIY_OF UZ          | Imput  | Inva interrupt, active high (negation of hira)         |  |  |

| vfiq_CPU2         | 1 '   | Virtual FIQ interrupt, active high (negation of nVFIQ) |
|-------------------|-------|--------------------------------------------------------|
| virq_CPU2         | 1 '   | Virtual IRQ interrupt, active high (negation of nVIRQ) |
| AXI_SLVERR_CPU2   | input | AXI external abort type (DECERR=0, SLVERR=1)           |
| CP15SDISABLE_CPU2 | input | CP15SDISABLE (active high)                             |

# **6.0 FIFO Ports**

No FIFO Ports in this model.

# 7.0 Parameters

Table 4.

| Name                       | Туре        | Description                                                                                                                                                                          |
|----------------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| verbose                    | Boolean     | Specify verbosity of output                                                                                                                                                          |
| showHiddenRegs             | Boolean     | Show hidden registers during register tracing                                                                                                                                        |
| UAL                        | Boolean     | Disassemble using UAL syntax                                                                                                                                                         |
| enableGICv3                | Boolean     | Enable GICv3 (default: GICv2 only) - under development, do not use                                                                                                                   |
| enableVFPAtReset           | Boolean     | Enable vector floating point (SIMD and VFP) instructions at reset. (Enables cp10/11 in CPACR and sets FPEXC.EN)                                                                      |
| compatibility              | Enumeration | Specify compatibility mode ISA=0 gdb=1 nopSVC=2                                                                                                                                      |
| override_debugMask         | Uns32       | Specifies debug mask, enabling debug output for model components                                                                                                                     |
| override_numCPUs           | Uns32       | Specify the number of cores in a multiprocessor (maximum of 8 for GICv1/GICv2)                                                                                                       |
| override_affinityMask      | Uns32       | Specify bitmask of implemented affinity bits in format Aff3:Aff2:Aff1:Aff0 (each a byte)                                                                                             |
| override_fcsePresent       | Boolean     | Specifies that FCSE is present (if true)                                                                                                                                             |
| override_fpexcDexPresent   | Boolean     | Specifies that the FPEXC.DEX register field is implemented (if true)                                                                                                                 |
| override_advSIMDPresent    | Boolean     | Specifies that Advanced SIMD extensions are present (if true)                                                                                                                        |
| override_vfpPresent        | Boolean     | Specifies that VFP extensions are present (if true)                                                                                                                                  |
| override_physicalBits      | Uns32       | Specifies the implemented physical bus bits (defaults to connected physical bus width)                                                                                               |
| override_timerScaleFactor  | Uns32       | Specifies the fraction of MIPS rate to use for MPCore timers (generic timers or global/local/watchdogs depending on implementation). Defaults to 20 for generic timers, 2 for others |
| override_GICD_NSACRPresent | Boolean     | Specifies that optional GICD_NSACR distributor registers are present (GICv2 only)                                                                                                    |

|                                | 2       |                                                                                                                                 |
|--------------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------|
| override_GICD_PPISRPresent     | Boolean | Specifies that implementation-specific GICD_PPISR distributor register is present (GICv1 ICDPPIS/ICPPISR, GICv1 and GICv2 only) |
| override_GICD_SPISRPresent     | Boolean | Specifies that implementation-specific GICD_SPISR distributor registers are present (GICv1 ICDSPIS/ICSPISR)                     |
| override_GICv3_DistributorBase | Uns64   | Specify distributor register block base address (GICv3 only)                                                                    |
| override_GIC_PPIMask           | Uns32   | Specify bitmask of implemented PPIs in the GIC (e.g. ID16 is 0x0001, ID31 is 0x8000)                                            |
| override_SCTLR_V               | Boolean | Override SCTLR.V with the passed value (enables high vectors)                                                                   |
| override_SCTLR_CP15BEN_Present | Boolean | Enable ARMv7 SCTLR.CP15BEN bit (CP15 barrier enable)                                                                            |
| override_MIDR                  | Uns32   | Override MIDR register                                                                                                          |
| override_CTR                   | Uns32   | Override CTR register                                                                                                           |
| override_TLBTR                 | Uns32   | Override TLBTR register                                                                                                         |
| override_CLIDR                 | Uns32   | Override CLIDR register                                                                                                         |
| override_AIDR                  | Uns32   | Override AIDR register                                                                                                          |
| override_CBAR                  | Uns32   | Override Configuration Base Address<br>Register (Corresponds to value on<br>PERIPHBASE input pins)                              |
| override_PFR0                  | Uns32   | Override ID_PFR0 register                                                                                                       |
| override_PFR1                  | Uns32   | Override ID_PFR1 register                                                                                                       |
| override_DFR0                  | Uns32   | Override ID_DFR0 register                                                                                                       |
| override_AFR0                  | Uns32   | Override ID_AFR0 register                                                                                                       |
| override_MMFR0                 | Uns32   | Override ID_MMFR0 register                                                                                                      |
| override_MMFR1                 | Uns32   | Override ID_MMFR1 register                                                                                                      |
| override_MMFR2                 | Uns32   | Override ID_MMFR2 register                                                                                                      |
| override_MMFR3                 | Uns32   | Override ID_MMFR3 register                                                                                                      |
| override_ISAR0                 | Uns32   | Override ID_ISAR0 register                                                                                                      |
| override_ISAR1                 | Uns32   | Override ID_ISAR1 register                                                                                                      |
| override_ISAR2                 | Uns32   | Override ID_ISAR2 register                                                                                                      |
| override_ISAR3                 | Uns32   | Override ID_ISAR3 register                                                                                                      |
| override_ISAR4                 | Uns32   | Override ID_ISAR4 register                                                                                                      |
| override_ISAR5                 | Uns32   | Override ID_ISAR5 register                                                                                                      |
| override_PMCR                  | Uns32   | Override PMCR register (not functionally significant in the model)                                                              |
| override_PMCEID0               | Uns32   | Override PMCEID0 register (not functionally significant in the model)                                                           |
| override_PMCEID1               | Uns32   | Override PMCEID1 register (not functionally significant in the model)                                                           |
| override_FPSID                 | Uns32   | Override SIMD/VFP FPSID register                                                                                                |
| override_MVFR0                 | Uns32   | Override SIMD/VFP MVFR0 register                                                                                                |

| override_MVFR1              | Uns32   | Override SIMD/VFP MVFR1 register                                                                                                         |
|-----------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------|
| override_MVFR2              | Uns32   | Override SIMD/VFP MVFR2 register                                                                                                         |
| override_FPEXC              | Uns32   | Override SIMD/VFP FPEXC register                                                                                                         |
| override_GICC_IIDR          | Uns32   | Override GICC_IIDR register (GICv1 ICCIIDR)                                                                                              |
| override_GICD_TYPER         | Uns32   | Override GICD_TYPER register (GICv1 ICDICTR)                                                                                             |
| override_GICD_TYPER_ITLines | Uns32   | Override ITLinesNumber field of GICD_TYPER register (GICv1 ICDICTR)                                                                      |
| override_GICD_ICFGRN        | Uns32   | Override reset value of GICD_ICFGR2GICD_ICFGRn (GICv1 ICDICFR2ICDICFRn)                                                                  |
| override_GICD_IIDR          | Uns32   | Override GICD_IIDR register (GICv1 ICDIIDR)                                                                                              |
| override_GICH_VTR           | Uns32   | Override GICH_VTR register                                                                                                               |
| override_ICCPMRBits         | Uns32   | Specify the number of writable bits in GICC_PMR (GICv1 ICCPMR)                                                                           |
| override_minICCBPR          | Uns32   | Specify the minimum possible value for GICC_BPR (GICv1 ICCBPR)                                                                           |
| override_ERG                | Uns32   | Specifies exclusive reservation granule                                                                                                  |
| override_RMR                | Uns32   | Override RMR register                                                                                                                    |
| override_RVBAR              | Uns64   | Override RVBAR register                                                                                                                  |
| override_AA64PFR0_EL1       | Uns64   | Override ID_AA64PFR0_EL1 register                                                                                                        |
| override_AA64PFR1_EL1       | Uns64   | Override ID_AA64PFR1_EL1 register                                                                                                        |
| override_AA64DFR0_EL1       | Uns64   | Override ID_AA64DFR0_EL1 register                                                                                                        |
| override_AA64DFR1_EL1       | Uns64   | Override ID_AA64DFR1_EL1 register                                                                                                        |
| override_AA64AFR0_EL1       | Uns64   | Override ID_AA64AFR0_EL1 register                                                                                                        |
| override_AA64AFR1_EL1       | Uns64   | Override ID_AA64AFR1_EL1 register                                                                                                        |
| override_AA64ISAR0_EL1      | Uns64   | Override ID_AA64ISAR0_EL1 register                                                                                                       |
| override_AA64ISAR1_EL1      | Uns64   | Override ID_AA64ISAR1_EL1 register                                                                                                       |
| override_AA64MMFR0_EL1      | Uns64   | Override ID_AA64MMFR0_EL1 register                                                                                                       |
| override_AA64MMFR1_EL1      | Uns64   | Override ID_AA64MMFR1_EL1 register                                                                                                       |
| override_DCZID_EL0          | Uns32   | Override DCZID_EL0 register                                                                                                              |
| override_STRoffsetPC12      | Boolean | Specifies that STR/STR of PC should do so with 12:byte offset from the current instruction (if true), otherwise an 8:byte offset is used |
| override_fcseRequiresMMU    | Boolean | Specifies that FCSE is active only when MMU is enabled (if true)                                                                         |
| override_ignoreBadCp15      | Boolean | Specifies whether invalid coprocessor 15 access should be ignored (if true) or cause Invalid Instruction exceptions (if false)           |
| override_SGIDisable         | Boolean | Override whether GIC SGIs may be disabled (if true) or are permanently enabled (if false)                                                |

| override_condUndefined          | Boolean | Force undefined instructions to take<br>Undefined Instruction exception even if they<br>are conditional |
|---------------------------------|---------|---------------------------------------------------------------------------------------------------------|
| override_deviceStrongAligned    | Boolean | Force accesses to Device and Strongly Ordered regions to be aligned                                     |
| override_Control_V              | Boolean | Override SCTLR.V with the passed value (deprecated, use override_SCTLR_V)                               |
| override_MainId                 | Uns32   | Override MIDR register (deprecated, use override_MIDR)                                                  |
| override_CacheType              | Uns32   | Override CTR register (deprecated, use override_CTR)                                                    |
| override_TLBType                | Uns32   | Override TLBTR register (deprecated, use override_TLBTR)                                                |
| override_InstructionAttributes0 | Uns32   | Override ID_ISAR0 register (deprecated, use override_ISAR0)                                             |
| override_InstructionAttributes1 | Uns32   | Override ID_ISAR1 register (deprecated, use override_ISAR1)                                             |
| override_InstructionAttributes2 | Uns32   | Override ID_ISAR2 register (deprecated, use override_ISAR2)                                             |
| override_InstructionAttributes3 | Uns32   | Override ID_ISAR3 register (deprecated, use override_ISAR3)                                             |
| override_InstructionAttributes4 | Uns32   | Override ID_ISAR4 register (deprecated, use override_ISAR4)                                             |
| override_InstructionAttributes5 | Uns32   | Override ID_ISAR5 register (deprecated, use override_ISAR5)                                             |

# **8.0 Execution Modes**

Table 5.

| Name       | Code |
|------------|------|
| ELOt       | 0    |
| EL1t       | 4    |
| EL1h       | 5    |
| EL2t       | 8    |
| EL2h       | 9    |
| EL3t       | 12   |
| EL3h       | 13   |
| User       | 16   |
| FIQ        | 17   |
| IRQ        | 18   |
| Supervisor | 19   |
| Monitor    | 22   |
| Abort      | 23   |
| Hypervisor | 26   |
| Undefined  | 27   |

| System | 31 |  |
|--------|----|--|
|--------|----|--|

# 9.0 Exceptions

#### Table 6.

| Name              | Code |
|-------------------|------|
| Reset             | 0    |
| Undefined         | 1    |
| SupervisorCall    | 2    |
| SecureMonitorCall | 3    |
| HypervisorCall    | 4    |
| PrefetchAbort     | 5    |
| DataAbort         | 6    |
| HypervisorTrap    | 7    |
| IRQ               | 8    |
| FIQ               | 9    |
| IllegalState      | 10   |
| MisalignedPC      | 11   |
| MisalignedSP      | 12   |
| SError            | 13   |

# 10.0 Hierarchy of the model

A CPU core may allow the user to configure it to instance many processors of a Symmetrical Multi Processor (SMP). A CPU core may also have sub elements within a processor, for example hardware threading blocks.

OVP processor models can be written to include SMP blocks and to have many levels of hierarchy.

Some OVP CPU models may have a fixed hierarchy, and some may be configured by settings in a configuration register. Please see the register definitions of this model.

This model documentation shows the settings and hierarchy of the default settings for this model variant.

#### 10.1 Level 1: MPCORE

This level in the model hierarchy has 2 commands.

This level in the model hierarchy has no register groups.

This level in the model hierarchy has 3 children:

PU0, PU1 and PU2

#### 10.2 Level 2: CPU

This level in the model hierarchy has 4 commands.

This level in the model hierarchy has 26 register groups:

Table 7.

| Group name                       | Registers |
|----------------------------------|-----------|
| Core                             | 15        |
| Core_AArch64                     | 33        |
| Control                          | 3         |
| User                             | 7         |
| FIQ                              | 8         |
| IRQ                              | 3         |
| Supervisor                       | 3         |
| Monitor                          | 3         |
| Hypervisor                       | 3         |
| Undefined                        | 3         |
| Abort                            | 3         |
| SIMD_VFP                         | 32        |
| SIMD_VFP_SYS                     | 6         |
| SIMD_FP_AArch64                  | 32        |
| AArch32_32_bit_system            | 289       |
| AArch32_32_bit_secure_system     | 25        |
| AArch32_32_bit_non_secure_system | 25        |

| AArch32_64_bit_system              | 17  |
|------------------------------------|-----|
| AArch32_64_bit_secure_system       | 3   |
| AArch32_64_bit_non_secure_system   | 3   |
| AArch64_system                     | 265 |
| Integration_support                | 2   |
| MPCore_distributor                 | 102 |
| MPCore_processor_interface         | 15  |
| MPCore_virtual_interface_control   | 11  |
| MPCore_virtual_processor_interface | 14  |
|                                    |     |

This level in the model hierarchy has no children.

# 11.0 Model Commands

#### 11.1 Level 1: MPCORE

#### Table 8.

| Name   | Arguments                                                   |  |
|--------|-------------------------------------------------------------|--|
| isync  | specify instruction address range for synchronous execution |  |
| itrace | enable or disable instruction tracing                       |  |

#### 11.2 Level 2: CPU

#### Table 9.

| Name       | Arguments                                                   |
|------------|-------------------------------------------------------------|
| debugflags |                                                             |
| dumpTLB    |                                                             |
| isync      | specify instruction address range for synchronous execution |
| itrace     | enable or disable instruction tracing                       |

# 12.0 Registers

12.1 Level 1: MPCORE

No registers.

12.2 Level 2: CPU

12.2.1 Core

Table 10.

| Name | Bits | Initial value (Hex) |    | Description   |
|------|------|---------------------|----|---------------|
| r0   | 32   | 0                   | rw |               |
| r1   | 32   | 0                   | rw |               |
| r2   | 32   | 0                   | rw |               |
| r3   | 32   | 0                   | rw |               |
| r4   | 32   | 0                   | rw |               |
| r5   | 32   | 0                   | rw |               |
| r6   | 32   | 0                   | rw |               |
| r7   | 32   | 0                   | rw |               |
| r8   | 32   | 0                   | rw |               |
| r9   | 32   | 0                   | rw |               |
| r10  | 32   | 0                   | rw |               |
| r11  | 32   | 0                   | rw | frame pointer |
| r12  | 32   | 0                   | rw |               |

| sp | 32 | 0 | rw | stack pointer |
|----|----|---|----|---------------|
| Ir | 32 | 0 | rw |               |

#### 12.2.2 Core\_AArch64

Table 11.

| Name | Bits | Initial value (Hex) |    | Description     |
|------|------|---------------------|----|-----------------|
| x0   | 64   | 0                   | rw |                 |
| x1   | 64   | 0                   | rw |                 |
| x2   | 64   | 0                   | rw |                 |
| x3   | 64   | 0                   | rw |                 |
| x4   | 64   | 0                   | rw |                 |
| x5   | 64   | 0                   | rw |                 |
| х6   | 64   | 0                   | rw |                 |
| x7   | 64   | 0                   | rw |                 |
| x8   | 64   | 0                   | rw |                 |
| x9   | 64   | 0                   | rw |                 |
| x10  | 64   | 0                   | rw |                 |
| x11  | 64   | 0                   | rw |                 |
| x12  | 64   | 0                   | rw |                 |
| x13  | 64   | 0                   | rw |                 |
| x14  | 64   | 0                   | rw |                 |
| x15  | 64   | 0                   | rw |                 |
| x16  | 64   | 0                   | rw |                 |
| x17  | 64   | 0                   | rw |                 |
| x18  | 64   | 0                   | rw |                 |
| x19  | 64   | 0                   | rw |                 |
| x20  | 64   | 0                   | rw |                 |
| x21  | 64   | 0                   | rw |                 |
| x22  | 64   | 0                   | rw |                 |
| x23  | 64   | 0                   | rw |                 |
| x24  | 64   | 0                   | rw |                 |
| x25  | 64   | 0                   | rw |                 |
| x26  | 64   | 0                   | rw |                 |
| x27  | 64   | 0                   | rw |                 |
| x28  | 64   | 0                   | rw |                 |
| x29  | 64   | 0                   | rw | frame pointer   |
| x30  | 64   | 0                   | rw |                 |
| sp   | 64   | 0                   | rw | stack pointer   |
| рс   | 64   | 0                   | rw | program counter |

# 12.2.3 *Control*

#### Table 12.

| Name |    | Initial value (Hex) |    | Description                  |
|------|----|---------------------|----|------------------------------|
| fps  | 32 | 0                   | rw | archaic FPSCR view (for gdb) |
| cpsr | 32 | 3cd                 | rw |                              |
| spsr | 32 | 0                   | rw |                              |

#### 12.2.4 User

#### Table 13.

| Name    |    | Initial<br>value (Hex) |    | Description |
|---------|----|------------------------|----|-------------|
| r8_usr  | 32 | 0                      | rw |             |
| r9_usr  | 32 | 0                      | rw |             |
| r10_usr | 32 | 0                      | rw |             |
| r11_usr | 32 | 0                      | rw |             |
| r12_usr | 32 | 0                      | rw |             |
| sp_usr  | 32 | 0                      | rw |             |
| Ir_usr  | 32 | 0                      | rw |             |

# 12.2.5 FIQ

#### Table 14.

| Name     |    | Initial     |    | Description |
|----------|----|-------------|----|-------------|
|          |    | value (Hex) |    |             |
| r8_fiq   | 32 | 0           | rw |             |
| r9_fiq   | 32 | 0           | rw |             |
| r10_fiq  | 32 | 0           | rw |             |
| r11_fiq  | 32 | 0           | rw |             |
| r12_fiq  | 32 | 0           | rw |             |
| sp_fiq   | 32 | 0           | rw |             |
| Ir_fiq   | 32 | 0           | rw |             |
| spsr_fiq | 32 | 0           | rw |             |

# 12.2.6 IRQ

Table 15.

| Name     |    | Initial<br>value (Hex) |    | Description |
|----------|----|------------------------|----|-------------|
| sp_irq   | 32 | 0                      | rw |             |
| Ir_irq   | 32 | 0                      | rw |             |
| spsr_irq | 32 | 0                      | rw |             |

# 12.2.7 Supervisor

#### Table 16.

| Name     |    | Initial<br>value (Hex) |    | Description |
|----------|----|------------------------|----|-------------|
| sp_svc   | 32 | 0                      | rw |             |
| Ir_svc   | 32 | 0                      | rw |             |
| spsr_svc | 32 | 0                      | rw |             |

#### 12.2.8 *Monitor*

#### Table 17.

| Name     |    | Initial value (Hex) |    | Description |
|----------|----|---------------------|----|-------------|
| sp_mon   | 32 | 0                   | rw |             |
| Ir_mon   | 32 | 0                   | rw |             |
| spsr_mon | 32 | 0                   | rw |             |

# 12.2.9 Hypervisor

#### Table 18.

| Name     |    | Initial<br>value (Hex) |    | Description |
|----------|----|------------------------|----|-------------|
| sp_hyp   | 32 | 0                      | rw |             |
| elr_hyp  | 32 | 0                      | rw |             |
| spsr_hyp | 32 | 0                      | rw |             |

# 12.2.10 Undefined

#### Table 19.

| Name       |    | Initial<br>value (Hex) |    | Description |
|------------|----|------------------------|----|-------------|
| sp_undef   | 32 | 0                      | rw |             |
| Ir_undef   | 32 | 0                      | rw |             |
| spsr_undef | 32 | 0                      | rw |             |

#### 12.2.11 Abort

#### Table 20.

| Name     |    | Initial<br>value (Hex) |    | Description |
|----------|----|------------------------|----|-------------|
| sp_abt   | 32 | 0                      | rw |             |
| Ir_abt   | 32 | 0                      | rw |             |
| spsr_abt | 32 | 0                      | rw |             |

# 12.2.12 SIMD\_VFP

Table 21.

| Name | Bits | Initial value (Hex) |    | Description |
|------|------|---------------------|----|-------------|
| d0   | 64   | 0                   | rw |             |
| d1   | 64   | 0                   | rw |             |
| d2   | 64   | 0                   | rw |             |
| d3   | 64   | 0                   | rw |             |
| d4   | 64   | 0                   | rw |             |
| d5   | 64   | 0                   | rw |             |
| d6   | 64   | 0                   | rw |             |
| d7   | 64   | 0                   | rw |             |
| d8   | 64   | 0                   | rw |             |
| d9   | 64   | 0                   | rw |             |
| d10  | 64   | 0                   | rw |             |
| d11  | 64   | 0                   | rw |             |
| d12  | 64   | 0                   | rw |             |
| d13  | 64   | 0                   | rw |             |
| d14  | 64   | 0                   | rw |             |
| d15  | 64   | 0                   | rw |             |
| d16  | 64   | 0                   | rw |             |
| d17  | 64   | 0                   | rw |             |
| d18  | 64   | 0                   | rw |             |
| d19  | 64   | 0                   | rw |             |
| d20  | 64   | 0                   | rw |             |
| d21  | 64   | 0                   | rw |             |
| d22  | 64   | 0                   | rw |             |
| d23  | 64   | 0                   | rw |             |
| d24  | 64   | 0                   | rw |             |
| d25  | 64   | 0                   | rw |             |
| d26  | 64   | 0                   | rw |             |
| d27  | 64   | 0                   | rw |             |
| d28  | 64   | 0                   | rw |             |
| d29  | 64   | 0                   | rw |             |
| d30  | 64   | 0                   | rw |             |
| d31  | 64   | 0                   | rw |             |

# 12.2.13 SIMD\_VFP\_SYS

Table 22.

| Name  |    | Initial<br>value (Hex) |    | Description              |
|-------|----|------------------------|----|--------------------------|
| FPSID | 32 | 41033092               | r- | floating-point system ID |

| FPSCR | 32 | 0        | rw floating-point status/control |                          |
|-------|----|----------|----------------------------------|--------------------------|
| FPEXC | 32 | 700      | rw                               | floating-point exception |
| MVFR0 | 32 | 10110222 | r-                               | Media/VFP feature 0      |
| MVFR1 | 32 | 12111111 | r- Media/VFP feature 1           |                          |
| MVFR2 | 32 | 43       | r-                               | Media/VFP feature 2      |

## 12.2.14 SIMD\_FP\_AArch64

Table 23.

| Name | Bits | Initial value (Hex) |    | Description |
|------|------|---------------------|----|-------------|
| v0   | 128  | -                   | rw |             |
| v1   | 128  | -                   | rw |             |
| v2   | 128  | -                   | rw |             |
| v3   | 128  | -                   | rw |             |
| v4   | 128  | -                   | rw |             |
| v5   | 128  | -                   | rw |             |
| v6   | 128  | -                   | rw |             |
| v7   | 128  | -                   | rw |             |
| v8   | 128  | -                   | rw |             |
| v9   | 128  | -                   | rw |             |
| v10  | 128  | -                   | rw |             |
| v11  | 128  | -                   | rw |             |
| v12  | 128  | -                   | rw |             |
| v13  | 128  | -                   | rw |             |
| v14  | 128  | -                   | rw |             |
| v15  | 128  | -                   | rw |             |
| v16  | 128  | -                   | rw |             |
| v17  | 128  | -                   | rw |             |
| v18  | 128  | -                   | rw |             |
| v19  | 128  | -                   | rw |             |
| v20  | 128  | -                   | rw |             |
| v21  | 128  | -                   | rw |             |
| v22  | 128  | -                   | rw |             |
| v23  | 128  | -                   | rw |             |
| v24  | 128  | -                   | rw |             |
| v25  | 128  | -                   | rw |             |
| v26  | 128  | -                   | rw |             |
| v27  | 128  | -                   | rw |             |
| v28  | 128  | -                   | rw |             |
| v29  | 128  | -                   | rw |             |
| v30  | 128  | -                   | rw |             |
| v31  | 128  | -                   | rw |             |

# 12.2.15 AArch32\_32\_bit\_system

Table 24.

| Name       | Bits | Initial value (Hex) |    | Description                                                         |
|------------|------|---------------------|----|---------------------------------------------------------------------|
| ACTLR      | 32   | 0                   | rw | Auxiliary Control                                                   |
| ADFSR      | 32   | 0                   | rw | Auxilary Data Fault Status                                          |
| AIDR       | 32   | 0                   | r- | Auxiliary ID                                                        |
| AIFSR      | 32   | 0                   | rw | Auxilary Instruction Fault Status                                   |
| AMAIR0     | 32   | 0                   | rw | Auxilary Memory Attribute Indirection 0                             |
| AMAIR1     | 32   | 0                   | rw | Auxilary Memory Attribute Indirection 1                             |
| ATS1CPR    | 32   | -                   | -w | Address Translate Stage 1 Current State EL1 Read                    |
| ATS1CPW    | 32   | -                   | -w | Address Translate Stage 1 Current State EL1 Write                   |
| ATS1CUR    | 32   | -                   | -w | Address Translate Stage 1 Current State Unprivileged Read           |
| ATS1CUW    | 32   | -                   | -w | Address Translate Stage 1 Current State Unprivileged Write          |
| ATS1HR     | 32   | -                   | -w | Address Translate Stage 1 Hyp Mode Read                             |
| ATS1HW     | 32   | -                   | -w | Address Translate Stage 1 Hyp Mode Write                            |
| ATS12NSOPR | 32   | -                   | -w | Address Translate Stages 1 and 2 Non-Secure Only EL1 Read           |
| ATS12NSOPW | 32   | -                   | -w | Address Translate Stages 1 and 2 Non-Secure Only EL1 Write          |
| ATS12NSOUR | 32   | -                   | -W | Address Translate Stages 1 and 2 Non-Secure Only Unprivileged Read  |
| ATS12NSOUW | 32   | -                   | -W | Address Translate Stages 1 and 2 Non-Secure Only Unprivileged Write |
| BPIALL     | 32   | -                   | -w | Branch Predictor Invalidate All                                     |
| BPIALLIS   | 32   | -                   | -w | Branch Predictor Invalidate All (IS)                                |
| BPIMVA     | 32   | -                   | -w | Branch Predictor Invalidate by VA                                   |
| CBAR       | 32   | 13080000            | rw | Configuration Base Address                                          |
| CCSIDR     | 32   | 701fe00a            | r- | Cache Size ID                                                       |
| CLIDR      | 32   | a200023             | r- | Cache Level ID                                                      |
| CNTFRQ     | 32   | 4c4b40              | rw | Counter Frequency                                                   |
| CNTHCTL    | 32   | 3                   | rw | Timer EL2 Control                                                   |
| CNTHP_CTL  | 32   | 0                   | rw | Counter-Timer Hyp Physical Timer Control                            |
| CNTHP_TVAL | 32   | 0                   | rw | Counter-Timer Hyp Physical Timer TimerValue                         |
| CNTKCTL    | 32   | 0                   | rw | Timer EL1 Control                                                   |
| CNTP_CTL   | 32   | 0                   | rw | Counter-Timer Physical Timer Control                                |
| CNTP_TVAL  | 32   | 0                   | rw | Counter-Timer Physical Timer TimerValue                             |
| CNTV_CTL   | 32   | 0                   | rw | Counter-Timer Virtual Timer Control                                 |
| CNTV_TVAL  | 32   | 0                   | rw | Counter-Timer Virtual Timer TimerValue                              |
| CONTEXTIDR | 32   | 0                   | rw | Context ID                                                          |
| CP15DMB    | 32   | -                   | -w | CP15 Data Memory Barrier                                            |

| CP15DSB       | 32 | -        | -w | CP15 Data Synchronization Barrier        |
|---------------|----|----------|----|------------------------------------------|
| CP15ISB       | 32 | -        | -w | CP15 Instruction Synchronization Barrier |
| CPACR         | 32 | 0        | rw | Coprocessor Access Control               |
| CSSELR        | 32 | 0        | rw | Cache Size Selection                     |
| CTR           | 32 | 8444c004 | r- | Cache Type                               |
| DACR          | 32 | 0        | rw | Domain Access Control                    |
| DBGAUTHSTATUS | 32 | aa       | r- | Debug Authentication Status              |
| DBGBCR0       | 32 | 0        | rw | Debug Breakpoint Control 0               |
| DBGBCR1       | 32 | 0        | rw | Debug Breakpoint Control 1               |
| DBGBCR2       | 32 | 0        | rw | Debug Breakpoint Control 2               |
| DBGBCR3       | 32 | 0        | rw | Debug Breakpoint Control 3               |
| DBGBCR4       | 32 | 0        | rw | Debug Breakpoint Control 4               |
| DBGBCR5       | 32 | 0        | rw | Debug Breakpoint Control 5               |
| DBGBCR6       | 32 | 0        | rw | Debug Breakpoint Control 6               |
| DBGBCR7       | 32 | 0        | rw | Debug Breakpoint Control 7               |
| DBGBCR8       | 32 | 0        | rw | Debug Breakpoint Control 8               |
| DBGBCR9       | 32 | 0        | rw | Debug Breakpoint Control 9               |
| DBGBCR10      | 32 | 0        | rw | Debug Breakpoint Control 10              |
| DBGBCR11      | 32 | 0        | rw | Debug Breakpoint Control 11              |
| DBGBCR12      | 32 | 0        | rw | Debug Breakpoint Control 12              |
| DBGBCR13      | 32 | 0        | rw | Debug Breakpoint Control 13              |
| DBGBCR14      | 32 | 0        | rw | Debug Breakpoint Control 14              |
| DBGBCR15      | 32 | 0        | rw | Debug Breakpoint Control 15              |
| DBGBVR0       | 32 | 0        | rw | Debug Breakpoint Value 0                 |
| DBGBVR1       | 32 | 0        | rw | Debug Breakpoint Value 1                 |
| DBGBVR2       | 32 | 0        | rw | Debug Breakpoint Value 2                 |
| DBGBVR3       | 32 | 0        | rw | Debug Breakpoint Value 3                 |
| DBGBVR4       | 32 | 0        | rw | Debug Breakpoint Value 4                 |
| DBGBVR5       | 32 | 0        | rw | Debug Breakpoint Value 5                 |
| DBGBVR6       | 32 | 0        | rw | Debug Breakpoint Value 6                 |
| DBGBVR7       | 32 | 0        | rw | Debug Breakpoint Value 7                 |
| DBGBVR8       | 32 | 0        | rw | Debug Breakpoint Value 8                 |
| DBGBVR9       | 32 | 0        | rw | Debug Breakpoint Value 9                 |
| DBGBVR10      | 32 | 0        | rw | Debug Breakpoint Value 10                |
| DBGBVR11      | 32 | 0        | rw | Debug Breakpoint Value 11                |
| DBGBVR12      | 32 | 0        | rw | Debug Breakpoint Value 12                |
| DBGBVR13      | 32 | 0        | rw | Debug Breakpoint Value 13                |
| DBGBVR14      | 32 | 0        | rw | Debug Breakpoint Value 14                |
| DBGBVR15      | 32 | 0        | rw | Debug Breakpoint Value 15                |
| DBGBXVR0      | 32 | 0        | rw | Debug Breakpoint Extended Value 0        |
| DBGBXVR1      | 32 | 0        | rw | Debug Breakpoint Extended Value 1        |
| DBGBXVR2      | 32 | 0        | rw | Debug Breakpoint Extended Value 2        |

| DBGBXVR3     | 32 | 0 | rw | Debug Breakpoint Extended Value 3            |
|--------------|----|---|----|----------------------------------------------|
| DBGBXVR4     | 32 | 0 | rw | Debug Breakpoint Extended Value 4            |
| DBGBXVR5     | 32 | 0 | rw | Debug Breakpoint Extended Value 5            |
| DBGBXVR6     | 32 | 0 | rw | Debug Breakpoint Extended Value 6            |
| DBGBXVR7     | 32 | 0 | rw | Debug Breakpoint Extended Value 7            |
| DBGBXVR8     | 32 | 0 | rw | Debug Breakpoint Extended Value 8            |
| DBGBXVR9     | 32 | 0 | rw | Debug Breakpoint Extended Value 9            |
| DBGBXVR10    | 32 | 0 | rw | Debug Breakpoint Extended Value 10           |
| DBGBXVR11    | 32 | 0 | rw | Debug Breakpoint Extended Value 11           |
| DBGBXVR12    | 32 | 0 | rw | Debug Breakpoint Extended Value 12           |
| DBGBXVR13    | 32 | 0 | rw | Debug Breakpoint Extended Value 13           |
| DBGBXVR14    | 32 | 0 | rw | Debug Breakpoint Extended Value 14           |
| DBGBXVR15    | 32 | 0 | rw | Debug Breakpoint Extended Value 15           |
| DBGCLAIMCLR  | 32 | 0 | rw | Debug Claim Tag Clear                        |
| DBGCLAIMSET  | 32 | 0 | rw | Debug Claim Tag Set                          |
| DBGDCCINT    | 32 | 0 | rw | DCC Interrupt Enable                         |
| DBGDIDR      | 32 | 0 | r- | Debug ID                                     |
| DBGDRAR      | 32 | 0 | r- | Debug ROM Address (32-bit)                   |
| DBGDSCRext   | 32 | 0 | rw | Debug Status and Control                     |
| DBGDSCRint   | 32 | 0 | r- | Debug Status and Control, Internal View      |
| DBGDTRRXext  | 32 | 0 | rw | Debug Data Transfer, Receive, External View  |
| DBGDTRTRXint | 32 | 0 | rw | Debug Data Transfer, Transmit/Receive        |
| DBGDTRTXext  | 32 | 0 | rw | Debug Data Transfer, Transmit, External View |
| DBGOSDLR     | 32 | 0 | rw | Debug OS Double Lock                         |
| DBGOSECCR    | 32 | 0 | rw | Debug OS Lock Exception Catch Control        |
| DBGOSLAR     | 32 | - | -w | Debug OS Lock Access                         |
| DBGOSLSR     | 32 | а | r- | Debug OS Lock Status                         |
| DBGPRCR      | 32 | 0 | rw | Debug Power Control                          |
| DBGVCR       | 32 | 0 | rw | Debug Vector Catch                           |
| DBGWCR0      | 32 | 0 | rw | Debug Watchpoint Control 0                   |
| DBGWCR1      | 32 | 0 | rw | Debug Watchpoint Control 1                   |
| DBGWCR2      | 32 | 0 | rw | Debug Watchpoint Control 2                   |
| DBGWCR3      | 32 | 0 | rw | Debug Watchpoint Control 3                   |
| DBGWCR4      | 32 | 0 | rw | Debug Watchpoint Control 4                   |
| DBGWCR5      | 32 | 0 | rw | Debug Watchpoint Control 5                   |
| DBGWCR6      | 32 | 0 | rw | Debug Watchpoint Control 6                   |
| DBGWCR7      | 32 | 0 | rw | Debug Watchpoint Control 7                   |
| DBGWCR8      | 32 | 0 | rw | Debug Watchpoint Control 8                   |
| DBGWCR9      | 32 | 0 | rw | Debug Watchpoint Control 9                   |
| DBGWCR10     | 32 | 0 | rw | Debug Watchpoint Control 10                  |
| DBGWCR11     | 32 | 0 | rw | Debug Watchpoint Control 11                  |
| DBGWCR12     | 32 | 0 | rw | Debug Watchpoint Control 12                  |

| DBGWCR13  | 32 | Īo.      | l  | Debug Wetshneint Central 12                       |
|-----------|----|----------|----|---------------------------------------------------|
|           |    | 0        | rw | Debug Watchpoint Control 13                       |
| DBGWCR14  | 32 | 0        | rw | Debug Watchpoint Control 14                       |
| DBGWCR15  | 32 | 0        | rw | Debug Watchpoint Control 15                       |
| DBGWVR0   | 32 | 0        | rw | Debug Watchpoint Value 0                          |
| DBGWVR1   | 32 | 0        | rw | Debug Watchpoint Value 1                          |
| DBGWVR2   | 32 | 0        | rw | Debug Watchpoint Value 2                          |
| DBGWVR3   | 32 | 0        | rw | Debug Watchpoint Value 3                          |
| DBGWVR4   | 32 | 0        | rw | Debug Watchpoint Value 4                          |
| DBGWVR5   | 32 | 0        | rw | Debug Watchpoint Value 5                          |
| DBGWVR6   | 32 | 0        | rw | Debug Watchpoint Value 6                          |
| DBGWVR7   | 32 | 0        | rw | Debug Watchpoint Value 7                          |
| DBGWVR8   | 32 | 0        | rw | Debug Watchpoint Value 8                          |
| DBGWVR9   | 32 | 0        | rw | Debug Watchpoint Value 9                          |
| DBGWVR10  | 32 | 0        | rw | Debug Watchpoint Value 10                         |
| DBGWVR11  | 32 | 0        | rw | Debug Watchpoint Value 11                         |
| DBGWVR12  | 32 | 0        | rw | Debug Watchpoint Value 12                         |
| DBGWVR13  | 32 | 0        | rw | Debug Watchpoint Value 13                         |
| DBGWVR14  | 32 | 0        | rw | Debug Watchpoint Value 14                         |
| DBGWVR15  | 32 | 0        | rw | Debug Watchpoint Value 15                         |
| DCCIMVAC  | 32 | -        | -w | Data Cache Line Clean and Invalidate by VA to PoC |
| DCCISW    | 32 | -        | -w | Data Cache Line Clean and Invalidate by Set/Way   |
| DCCMVAC   | 32 | -        | -w | Data Cache Line Clean by VA to PoC                |
| DCCMVAU   | 32 | -        | -w | Data Cache Line Clean by VA to PoU                |
| DCCSW     | 32 | -        | -w | Data Cache Line Clean by Set/Way                  |
| DCIMVAC   | 32 | -        | -w | Data Cache Line Invalidate by VA to PoC           |
| DCISW     | 32 | -        | -w | Data Cache Line Invalidate by Set/Way             |
| DFAR      | 32 | 0        | rw | Data Fault Address                                |
| DFSR      | 32 | 0        | rw | Data Fault Status                                 |
| DL1DATA0  | 32 | 0        | rw | Data L1 Data 0                                    |
| DL1DATA1  | 32 | 0        | rw | Data L1 Data 1                                    |
| DL1DATA2  | 32 | 0        | rw | Data L1 Data 2                                    |
| DL1DATA3  | 32 | 0        | rw | Data L1 Data 3                                    |
| DL1DATA4  | 32 | 0        | rw | Data L1 Data 4                                    |
| DLR       | 32 | 0        | rw | Debug Link                                        |
| DSPSR     | 32 | 0        | rw | Debug Saved Program Status                        |
| DTLBIALL  | 32 | -        | -w | Invalidate Entire Data TLB                        |
| DTLBIASID | 32 | -        | -w | Invalidate Data TLB by ASID                       |
| DTLBIMVA  | 32 | <u> </u> | -w | Invalidate Data TLB by VA                         |
| HACR      | 32 | 0        | rw | Hyp Auxiliary Configuration                       |
| HACTLR    | 32 | 0        | rw | Hyp Auxiliary Control                             |
| HADFSR    | 32 | 0        | rw | Hyp Auxiliary Data Fault Status                   |
| HAIFSR    | 32 | 0        | ├  | Hyp Auxiliary Instruction Fault Status            |
| MAIFOR    | 32 | ľ        | rw | myp Auxiliary instruction rault Status            |

| HAMAIR0   | 32 | 0        | rw | Hyp Auxiliary Memory Attribute Indirection 0 |
|-----------|----|----------|----|----------------------------------------------|
| HAMAIR1   | 32 | 0        | rw | Hyp Auxiliary Memory Attribute Indirection 1 |
| HCPTR     | 32 | 33ff     | rw | Hyp Coprocessor Trap                         |
| HCR       | 32 | 0        | rw | Hyp Configuration                            |
| HCR2      | 32 | 0        | rw | Hyp Configuration 2                          |
| HDCR      | 32 | 6        | rw | Hyp Debug Configuration                      |
| HDFAR     | 32 | 0        | rw | Hyp Data Fault Address                       |
| HIFAR     | 32 | 0        | rw | Hyp Instruction Fault Address                |
| HMAIR0    | 32 | 0        | rw | Hyp Memory Attribute Indirection 0           |
| HMAIR1    | 32 | 0        | rw | Hyp Memory Attribute Indirection 1           |
| HPFAR     | 32 | 0        | rw | Hyp IPA Fault Address                        |
| HSCTLR    | 32 | 30c50838 | rw | Hyp System Control                           |
| HSR       | 32 | 0        | rw | Hyp Syndrome                                 |
| HSTR      | 32 | 0        | rw | Hyp System Trap                              |
| HTCR      | 32 | 80800000 | rw | Hyp Translation Control                      |
| HTPIDR    | 32 | 0        | rw | Hyp Thread and Process ID                    |
| HVBAR     | 32 | 0        | rw | Hyp Vector Base Address                      |
| ICIALLU   | 32 | -        | -w | Instruction Cache Invalidate All             |
| ICIALLUIS | 32 | -        | -w | Instruction Cache Invalidate All (IS)        |
| ICIMVAU   | 32 | -        | -w | Instruction Cache Invalidate by VA           |
| ID_AFR0   | 32 | 0        | r- | Auxiliary Feature 0                          |
| ID_DFR0   | 32 | 3010066  | r- | Debug Feature 0                              |
| ID_ISAR0  | 32 | 2101110  | r- | Instruction Set Attribute 0                  |
| ID_ISAR1  | 32 | 13112111 | r- | Instruction Set Attribute 1                  |
| ID_ISAR2  | 32 | 21232042 | r- | Instruction Set Attribute 2                  |
| ID_ISAR3  | 32 | 1112131  | r- | Instruction Set Attribute 3                  |
| ID_ISAR4  | 32 | 11142    | r- | Instruction Set Attribute 4                  |
| ID_ISAR5  | 32 | 1        | r- | Instruction Set Attribute 5                  |
| ID_MMFR0  | 32 | 10101105 | r- | Memory Model Feature 0                       |
| ID_MMFR1  | 32 | 40000000 | r- | Memory Model Feature 1                       |
| ID_MMFR2  | 32 | 1260000  | r- | Memory Model Feature 2                       |
| ID_MMFR3  | 32 | 2102211  | r- | Memory Model Feature 3                       |
| ID_PFR0   | 32 | 131      | r- | Processor Feature 0                          |
| ID_PFR1   | 32 | 11011    | r- | Processor Feature 1                          |
| IFAR      | 32 | 0        | rw | Instruction Fault Address                    |
| IFSR      | 32 | 0        | rw | Instruction Fault Status                     |
| IL1DATA0  | 32 | 0        | rw | Instruction L1 Data 0                        |
| IL1DATA1  | 32 | 0        | rw | Instruction L1 Data 1                        |
| IL1DATA2  | 32 | 0        | rw | Instruction L1 Data 2                        |
| IL1DATA3  | 32 | 0        | rw | Instruction L1 Data 3                        |
| ISR       | 32 | 0        | r- | Interrupt Status                             |
| ITLBIALL  | 32 | -        | -w | Invalidate Entire Instruction TLB            |

| ITLBIASID  | 32 | -        | -w | Invalidate Instruction TLB by ASID            |
|------------|----|----------|----|-----------------------------------------------|
| ITLBIMVA   | 32 | -        | -w | Invalidate Instruction TLB by VA              |
| JIDR       | 32 | 0        | rw | Jazelle ID                                    |
| JMCR       | 32 | 0        | rw | Jazelle Main Configuration                    |
| JOSCR      | 32 | 0        | rw | Jazelle OS Control                            |
| L2ACTLR    | 32 | 0        | rw | L2 Auxiliary Control                          |
| L2CTLR     | 32 | 2000000  | rw | L2 Control                                    |
| L2ECTLR    | 32 | 0        | rw | L2 Extended Control                           |
| MAIR0      | 32 | 98aa4    | rw | Memory Attribute Indirection 0                |
| MAIR1      | 32 | 44e048e0 | rw | Memory Attribute Indirection 1                |
| MIDR       | 32 | 411fd070 | r- | Main ID                                       |
| MPIDR      | 32 | 80000000 | r- | Multiprocessor Affinity                       |
| MVBAR      | 32 | 0        | rw | Monitor Vector Base Address                   |
| NMRR       | 32 | 44e048e0 | rw | Normal Memory Remap                           |
| NSACR      | 32 | c00      | rw | Non-Secure Access Control                     |
| PAR        | 32 | 0        | rw | Physical Address                              |
| PMCCFILTR  | 32 | 0        | rw | Performance Monitors Cycle Count Filter       |
| PMCCNTR    | 32 | 0        | rw | Performance Monitors Cycle Count              |
| PMCEID0    | 32 | 3fff0f3f | r- | Performance Monitors Common Event ID 0        |
| PMCEID1    | 32 | 0        | r- | Performance Monitors Common Event ID 1        |
| PMCNTENCLR | 32 | 0        | rw | Performance Monitors Count Enable Clear       |
| PMCNTENSET | 32 | 0        | rw | Performance Monitors Count Enable Set         |
| PMCR       | 32 | 410f3000 | rw | Performance Monitors Control                  |
| PMEVCNTR0  | 32 | 0        | rw | Performance Monitors Event Count 0            |
| PMEVCNTR1  | 32 | 0        | rw | Performance Monitors Event Count 1            |
| PMEVCNTR2  | 32 | 0        | rw | Performance Monitors Event Count 2            |
| PMEVCNTR3  | 32 | 0        | rw | Performance Monitors Event Count 3            |
| PMEVCNTR4  | 32 | 0        | rw | Performance Monitors Event Count 4            |
| PMEVCNTR5  | 32 | 0        | rw | Performance Monitors Event Count 5            |
| PMEVTYPER0 | 32 | 0        | rw | Performance Monitors Event Type 0             |
| PMEVTYPER1 | 32 | 0        | rw | Performance Monitors Event Type 1             |
| PMEVTYPER2 | 32 | 0        | rw | Performance Monitors Event Type 2             |
| PMEVTYPER3 | 32 | 0        | rw | Performance Monitors Event Type 3             |
| PMEVTYPER4 | 32 | 0        | rw | Performance Monitors Event Type 4             |
| PMEVTYPER5 | 32 | 0        | rw | Performance Monitors Event Type 5             |
| PMINTENCLR | 32 | 0        | rw | Performance Monitors Interrupt Enable Clear   |
| PMINTENSET | 32 | 0        | rw | Performance Monitors Interrupt Enable Set     |
| PMOVSR     | 32 | 0        | rw | Performance Monitors Overflow Flag Status     |
| PMOVSSET   | 32 | 0        | rw | Performance Monitors Overflow Flag Status Set |
| PMSELR     | 32 | 0        | rw | Performance Monitors Event Counter Selection  |
| PMSWINC    | 32 | -        | -w | Performance Monitors Software Increment       |
| PMUSERENR  | 32 | 0        | rw | Performance Monitors User Enable              |

| PMXEVCNTR     | 32 | Ю      | rw | Performance Monitors Selected Event Count               |
|---------------|----|--------|----|---------------------------------------------------------|
| PMXEVTYPER    | 32 | 0      | rw | Performance Monitors Selected Event Type                |
| PRRR          | 32 | 98aa4  | rw | Primary Region Remap                                    |
| RAMINDEX      | 32 | -      | -w | RAM Index                                               |
| REVIDR        | 32 | 0      | r- | Revision ID                                             |
| RMR           | 32 | 1      | rw | Reset Management                                        |
| SCR           | 32 | 0      | rw | Secure Configuration                                    |
| SCTLR         | 32 | c50838 | rw | System Control                                          |
| SDCR          | 32 | 0      | rw | Secure Debug Configuration                              |
| SDER          | 32 | 0      | rw | Secure Debug Enable                                     |
| TCMTR         | 32 | 0      | r- | TCM Type                                                |
| TLBIALL       | 32 | -      | -w | Invalidate Entire Unified TLB                           |
| TLBIALLH      | 32 | -      | -w | Invalidate Entire Hyp Unified TLB                       |
| TLBIALLHIS    | 32 | -      | -w | Invalidate Entire Hyp TLB (IS)                          |
| TLBIALLIS     | 32 | -      | -w | Invalidate Entire Unified TLB (IS)                      |
| TLBIALLNSNH   | 32 | -      | -w | Invalidate Entire Non-Secure Non-Hyp Unified TLB        |
| TLBIALLNSNHIS | 32 | -      | -w | Invalidate Entire Non-Secure Non-Hyp Unified TLB (IS)   |
| TLBIASID      | 32 | -      | -w | Invalidate Unified TLB by ASID                          |
| TLBIASIDIS    | 32 | -      | -w | Invalidate Unified TLB by ASID (IS)                     |
| TLBIIPAS2     | 32 | -      | -w | Invalidate by IPA, Stage 2                              |
| TLBIIPAS2IS   | 32 | -      | -w | Invalidate by IPA, Stage 2 (IS)                         |
| TLBIIPAS2L    | 32 | -      | -w | Invalidate by IPA, Stage 2, Last level                  |
| TLBIIPAS2LIS  | 32 | -      | -w | Invalidate by IPA, Stage 2, Last level (IS)             |
| TLBIMVA       | 32 | -      | -w | Invalidate Unified TLB by VA                            |
| TLBIMVAA      | 32 | -      | -w | Invalidate Unified TLB by VA, all ASID                  |
| TLBIMVAAIS    | 32 | -      | -w | Invalidate Unified TLB by VA, all ASID (IS)             |
| TLBIMVAAL     | 32 | -      | -w | Invalidate Unified TLB by VA, all ASID, Last level      |
| TLBIMVAALIS   | 32 | -      | -w | Invalidate Unified TLB by VA, all ASID, Last level (IS) |
| TLBIMVAH      | 32 | -      | -w | Invalidate Hyp Unified TLB by VA                        |
| TLBIMVAHIS    | 32 | -      | -w | Invalidate Hyp Unified TLB by VA (IS)                   |
| TLBIMVAIS     | 32 | -      | -w | Invalidate Unified TLB by VA (IS)                       |
| TLBIMVAL      | 32 | -      | -w | Invalidate Unified TLB by VA, Last level                |
| TLBIMVALH     | 32 | -      | -w | Invalidate Hyp Unified TLB by VA, Last level            |
| TLBIMVALHIS   | 32 | -      | -w | Invalidate Hyp Unified TLB by VA, Last level (IS)       |
| TLBIMVALIS    | 32 | -      | -w | Invalidate Unified TLB by VA, Last level (IS)           |
| TLBTR         | 32 | 0      | r- | TLB Type                                                |
| TPIDRPRW      | 32 | 0      | rw | PL0 Read/Write Software Thread ID                       |
| TPIDRURO      | 32 | 0      | rw | PL0 Read-Only Software Thread ID                        |
| TPIDRURW      | 32 | 0      | rw | PL1 Software Thread ID                                  |
| TTBCR         | 32 | 0      | rw | Translation Table Base Control                          |
| TTBR0         | 32 | 0      | rw | Translation Table Base 0                                |

| TTBR1  | 32 | 0        | rw | Translation Table Base 1           |
|--------|----|----------|----|------------------------------------|
| VBAR   | 32 | 0        | rw | Vector Base Address                |
| VMPIDR | 32 | 80000000 | rw | Virtualization Multirocessor ID    |
| VPIDR  | 32 | 411fd070 | rw | Virtualization Processor ID        |
| VTCR   | 32 | 80000000 | rw | Virtualization Translation Control |

# 12.2.16 AArch32\_32\_bit\_secure\_system

#### Table 25.

| Name         | Bits | Initial value (Hex) |    | Description                             |
|--------------|------|---------------------|----|-----------------------------------------|
| ACTLR_S      | 32   | 0                   | rw | Auxiliary Control                       |
| ADFSR_S      | 32   | 0                   | rw | Auxilary Data Fault Status              |
| AIFSR_S      | 32   | 0                   | rw | Auxilary Instruction Fault Status       |
| AMAIR0_S     | 32   | 0                   | rw | Auxilary Memory Attribute Indirection 0 |
| AMAIR1_S     | 32   | 0                   | rw | Auxilary Memory Attribute Indirection 1 |
| CONTEXTIDR_S | 32   | 0                   | rw | Context ID                              |
| CSSELR_S     | 32   | 0                   | rw | Cache Size Selection                    |
| DACR_S       | 32   | 0                   | rw | Domain Access Control                   |
| DFAR_S       | 32   | 0                   | rw | Data Fault Address                      |
| DFSR_S       | 32   | 0                   | rw | Data Fault Status                       |
| IFAR_S       | 32   | 0                   | rw | Instruction Fault Address               |
| IFSR_S       | 32   | 0                   | rw | Instruction Fault Status                |
| MAIR0_S      | 32   | 98aa4               | rw | Memory Attribute Indirection 0          |
| MAIR1_S      | 32   | 44e048e0            | rw | Memory Attribute Indirection 1          |
| NMRR_S       | 32   | 44e048e0            | rw | Normal Memory Remap                     |
| PAR_S        | 32   | 0                   | rw | Physical Address                        |
| PRRR_S       | 32   | 98aa4               | rw | Primary Region Remap                    |
| SCTLR_S      | 32   | c50838              | rw | System Control                          |
| TPIDRPRW_S   | 32   | 0                   | rw | PL0 Read/Write Software Thread ID       |
| TPIDRURO_S   | 32   | 0                   | rw | PL0 Read-Only Software Thread ID        |
| TPIDRURW_S   | 32   | 0                   | rw | PL1 Software Thread ID                  |
| TTBCR_S      | 32   | 0                   | rw | Translation Table Base Control          |
| TTBR0_S      | 32   | 0                   | rw | Translation Table Base 0                |
| TTBR1_S      | 32   | 0                   | rw | Translation Table Base 1                |
| VBAR_S       | 32   | 0                   | rw | Vector Base Address                     |

# 12.2.17 AArch32\_32\_bit\_non\_secure\_system

#### Table 26.

| Name     |    | Initial<br>value (Hex) |    | Description                |
|----------|----|------------------------|----|----------------------------|
| ACTLR_NS | 32 | 0                      | rw | Auxiliary Control          |
| ADFSR_NS | 32 | 0                      | rw | Auxilary Data Fault Status |

| AIFSR_NS      | 32 | 0        | rw | Auxilary Instruction Fault Status       |
|---------------|----|----------|----|-----------------------------------------|
| AMAIR0_NS     | 32 | 0        | rw | Auxilary Memory Attribute Indirection 0 |
| AMAIR1_NS     | 32 | 0        | rw | Auxilary Memory Attribute Indirection 1 |
| CONTEXTIDR_NS | 32 | 0        | rw | Context ID                              |
| CSSELR_NS     | 32 | 0        | rw | Cache Size Selection                    |
| DACR_NS       | 32 | 0        | rw | Domain Access Control                   |
| DFAR_NS       | 32 | 0        | rw | Data Fault Address                      |
| DFSR_NS       | 32 | 0        | rw | Data Fault Status                       |
| IFAR_NS       | 32 | 0        | rw | Instruction Fault Address               |
| IFSR_NS       | 32 | 0        | rw | Instruction Fault Status                |
| MAIR0_NS      | 32 | 98aa4    | rw | Memory Attribute Indirection 0          |
| MAIR1_NS      | 32 | 44e048e0 | rw | Memory Attribute Indirection 1          |
| NMRR_NS       | 32 | 44e048e0 | rw | Normal Memory Remap                     |
| PAR_NS        | 32 | 0        | rw | Physical Address                        |
| PRRR_NS       | 32 | 98aa4    | rw | Primary Region Remap                    |
| SCTLR_NS      | 32 | c50838   | rw | System Control                          |
| TPIDRPRW_NS   | 32 | 0        | rw | PL0 Read/Write Software Thread ID       |
| TPIDRURO_NS   | 32 | 0        | rw | PL0 Read-Only Software Thread ID        |
| TPIDRURW_NS   | 32 | 0        | rw | PL1 Software Thread ID                  |
| TTBCR_NS      | 32 | 0        | rw | Translation Table Base Control          |
| TTBR0_NS      | 32 | 0        | rw | Translation Table Base 0                |
| TTBR1_NS      | 32 | 0        | rw | Translation Table Base 1                |
| VBAR_NS       | 32 | 0        | rw | Vector Base Address                     |

## 12.2.18 AArch32\_64\_bit\_system

Table 27.

| 14010 27.  | 7    | 1                   | _  | T                                         |
|------------|------|---------------------|----|-------------------------------------------|
| Name       | Bits | Initial value (Hex) |    | Description                               |
| CNTHP_CVAL | 64   | 0                   | rw | Counter-Timer Hyp Physical Timer          |
|            |      |                     |    | CompareValue                              |
| CNTPCT     | 64   | 0                   | r- | Counter-Timer Physical Count              |
| CNTP_CVAL  | 64   | 0                   | rw | Counter-Timer Physical Timer CompareValue |
| CNTVCT     | 64   | 0                   | r- | Counter-Timer Virtual Count               |
| CNTVOFF    | 64   | 0                   | rw | Virtual Offset                            |
| CNTV_CVAL  | 64   | 0                   | rw | Counter-Timer Virtual Timer CompareValue  |
| CPUACTLR   | 64   | 0                   | rw | CPU Auxiliary Control                     |
| CPUECTLR   | 64   | 0                   | rw | CPU Extended Control                      |
| CPUMERRSR  | 64   | 0                   | rw | CPU Memory Error Syndrome                 |
| DBGDRAR64  | 64   | 0                   | r- | Debug ROM Address (64-bit)                |
| HTTBR      | 64   | 0                   | rw | Hyp Translation Table Base                |
| L2MERRSR   | 64   | 0                   | rw | L2 Memory Error Syndrome                  |
| PARLPA     | 64   | 0                   | rw | Physical Address                          |
| PMCCNTR64  | 64   | 0                   | rw | Performance Monitors Cycle Count (64-bit) |
|            |      |                     |    |                                           |

| TTBR0LPA | 64 | 0 | rw | Translation Table Base 0              |
|----------|----|---|----|---------------------------------------|
| TTBR1LPA | 64 | 0 | rw | Translation Table Base 1              |
| VTTBR    | 64 | 0 | rw | Virtualization Translation Table Base |

#### 12.2.19 AArch32\_64\_bit\_secure\_system

#### Table 28.

| Name       | Bits | Initial value (Hex) |    | Description              |
|------------|------|---------------------|----|--------------------------|
| PARLPA_S   | 64   | 0                   | rw | Physical Address         |
| TTBR0LPA_S | 64   | 0                   | rw | Translation Table Base 0 |
| TTBR1LPA_S | 64   | 0                   | rw | Translation Table Base 1 |

#### 12.2.20 AArch32\_64\_bit\_non\_secure\_system

#### Table 29.

| Name        | Bits | Initial value (Hex) |    | Description              |  |  |  |  |  |
|-------------|------|---------------------|----|--------------------------|--|--|--|--|--|
| PARLPA_NS   | 64   | 0                   | rw | Physical Address         |  |  |  |  |  |
| TTBR0LPA_NS | 64   | 0                   | rw | Translation Table Base 0 |  |  |  |  |  |
| TTBR1LPA_NS | 64   | 0                   | rw | Translation Table Base 1 |  |  |  |  |  |

#### 12.2.21 AArch64\_system

#### Table 30.

| Name        | Bits | Initial value (Hex) |    | Description                                  |
|-------------|------|---------------------|----|----------------------------------------------|
| ACTLR_EL1   | 32   | 0                   | rw | Auxiliary Control (EL1)                      |
| ACTLR_EL2   | 32   | 0                   | rw | Auxiliary Control (EL2)                      |
| ACTLR_EL3   | 32   | 0                   | rw | Auxiliary Control (EL3)                      |
| AFSR0_EL1   | 32   | 0                   | rw | Auxiliary Fault Status 0 (EL1)               |
| AFSR0_EL2   | 32   | 0                   | rw | Auxiliary Fault Status 0 (EL2)               |
| AFSR0_EL3   | 32   | 0                   | rw | Auxiliary Fault Status 0 (EL3)               |
| AFSR1_EL1   | 32   | 0                   | rw | Auxiliary Fault Status 1 (EL1)               |
| AFSR1_EL2   | 32   | 0                   | rw | Auxiliary Fault Status 1 (EL2)               |
| AFSR1_EL3   | 32   | 0                   | rw | Auxiliary Fault Status 1 (EL3)               |
| AIDR_EL1    | 32   | 0                   | r- | Auxiliary ID                                 |
| AMAIR_EL1   | 64   | 0                   | rw | Auxiliary Memory Attribute Indirection (EL1) |
| AMAIR_EL2   | 64   | 0                   | rw | Auxiliary Memory Attribute Indirection (EL2) |
| AMAIR_EL3   | 64   | 0                   | rw | Auxiliary Memory Attribute Indirection (EL3) |
| CBAR_EL1    | 64   | 13080000            | r- | Configuration Base Address                   |
| CCSIDR_EL1  | 32   | 701fe00a            | r- | Current Cache Size ID                        |
| CLIDR_EL1   | 32   | a200023             | r- | Cache Level ID                               |
| CNTFRQ_EL0  | 32   | 4c4b40              | rw | Counter-Timer Frequency                      |
| CNTHCTL_EL2 | 32   | 3                   | rw | Counter-Timer Hypervisor Control             |

| CNTHP_CTL_EL2     | 32 | 0        | rw | Counter-Timer Hypervisor Physical Timer Control      |
|-------------------|----|----------|----|------------------------------------------------------|
| CNTHP_CVAL_EL2    | 64 | 0        | rw | Counter-Timer Hypervisor Physical Timer CompareValue |
| CNTHP_TVAL_EL2    | 32 | 0        | rw | Counter-Timer Hypervisor Physical Timer TimerValue   |
| CNTKCTL_EL1       | 32 | 0        | rw | Counter-Timer Kernel Control                         |
| CNTPCT_EL0        | 64 | 0        | r- | Counter-Timer Physical Count                         |
| CNTPS_CTL_EL1     | 32 | 0        | rw | Counter-Timer Physical Secure Timer Control          |
| CNTPS_CVAL_EL1    | 64 | 0        | rw | Counter-Timer Physical Secure Timer CompareValue     |
| CNTPS_TVAL_EL1    | 32 | 0        | rw | Counter-Timer Physical Secure Timer TimerValue       |
| CNTP_CTL_EL0      | 32 | 0        | rw | Counter-Timer Physical Timer<br>Control              |
| CNTP_CVAL_EL0     | 64 | 0        | rw | Counter-Timer Physical Timer<br>CompareValue         |
| CNTP_TVAL_EL0     | 32 | 0        | rw | Counter-Timer Physical Timer<br>TimerValue           |
| CNTVCT_EL0        | 64 | 0        | r- | Counter-Timer Virtual Count                          |
| CNTVOFF_EL2       | 64 | 0        | rw | Counter-Timer Virtual Offset                         |
| CNTV_CTL_EL0      | 32 | 0        | rw | Counter-Timer Virtual Timer Control                  |
| CNTV_CVAL_EL0     | 64 | 0        | rw | Counter-Timer Virtual Timer<br>CompareValue          |
| CNTV_TVAL_EL0     | 32 | 0        | rw | Counter-Timer Virtual Timer<br>TimerValue            |
| CONTEXTIDR_EL1    | 32 | 0        | rw | Context ID                                           |
| CPACR_EL1         | 32 | 0        | rw | Architectural Feature Access Control                 |
| CPTR_EL2          | 32 | 33ff     | rw | Architectural Feature Trap (EL2)                     |
| CPTR_EL3          | 32 | 0        | rw | Architectural Feature Trap (EL3)                     |
| CPUACTLR_EL1      | 64 | 0        | rw | CPU Auxiliary Control                                |
| CPUECTLR_EL1      | 64 | 0        | rw | CPU Extended Control                                 |
| CPUMERRSR_EL1     | 64 | 0        | rw | CPU Memory Error Syndrome                            |
| CSSELR_EL1        | 32 | 0        | rw | Current Size Selection                               |
| CTR_EL0           | 32 | 8444c004 | r- | Cache Type                                           |
| CurrentEL         | 32 | С        | r- | Current Exception Level                              |
| DACR32_EL2        | 32 | 0        | rw | Domain Access Control                                |
| DAIF              | 32 | 3c0      | rw | Interrupt Mask Bits                                  |
| DBGAUTHSTATUS_EL1 | 32 | aa       | r- | Debug Authentication Status                          |
| DBGBCR0_EL1       | 32 | 0        | rw | Debug Breakpoint Control 0                           |
| DBGBCR1_EL1       | 32 | 0        | rw | Debug Breakpoint Control 1                           |
| DBGBCR2_EL1       | 32 | 0        | rw | Debug Breakpoint Control 2                           |
| DBGBCR3_EL1       | 32 | 0        | rw | Debug Breakpoint Control 3                           |

| DBGBCR4_EL1 32 0 rw Debug Breakpoint Control 4 DBGBCR5_EL1 32 0 rw Debug Breakpoint Control 5 DBGBCR6_EL1 32 0 rw Debug Breakpoint Control 6 DBGBCR7_EL1 32 0 rw Debug Breakpoint Control 7 DBGBCR8_EL1 32 0 rw Debug Breakpoint Control 8 DBGBCR9_EL1 32 0 rw Debug Breakpoint Control 9 |   |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| DBGBCR6_EL1 32 0 rw Debug Breakpoint Control 6 DBGBCR7_EL1 32 0 rw Debug Breakpoint Control 7 DBGBCR8_EL1 32 0 rw Debug Breakpoint Control 8                                                                                                                                              |   |
| DBGBCR7_EL1 32 0 rw Debug Breakpoint Control 7 DBGBCR8_EL1 32 0 rw Debug Breakpoint Control 8                                                                                                                                                                                             |   |
| DBGBCR8_EL1 32 0 rw Debug Breakpoint Control 8                                                                                                                                                                                                                                            |   |
|                                                                                                                                                                                                                                                                                           |   |
|                                                                                                                                                                                                                                                                                           |   |
| DBGBCR10_EL1 32 0 rw Debug Breakpoint Control 10                                                                                                                                                                                                                                          |   |
| DBGBCR11_EL1 32 0 rw Debug Breakpoint Control 11                                                                                                                                                                                                                                          |   |
| DBGBCR12_EL1 32 0 rw Debug Breakpoint Control 12                                                                                                                                                                                                                                          |   |
| DBGBCR13_EL1 32 0 rw Debug Breakpoint Control 13                                                                                                                                                                                                                                          |   |
| DBGBCR14_EL1 32 0 rw Debug Breakpoint Control 14                                                                                                                                                                                                                                          |   |
| DBGBCR15_EL1 32 0 rw Debug Breakpoint Control 15                                                                                                                                                                                                                                          |   |
| DBGBVR0_EL1 64 0 rw Debug Breakpoint Value 0                                                                                                                                                                                                                                              |   |
| DBGBVR1_EL1 64 0 rw Debug Breakpoint Value 1                                                                                                                                                                                                                                              |   |
| DBGBVR2_EL1 64 0 rw Debug Breakpoint Value 2                                                                                                                                                                                                                                              |   |
| DBGBVR3_EL1 64 0 rw Debug Breakpoint Value 3                                                                                                                                                                                                                                              |   |
| DBGBVR4_EL1 64 0 rw Debug Breakpoint Value 4                                                                                                                                                                                                                                              |   |
| DBGBVR5_EL1 64 0 rw Debug Breakpoint Value 5                                                                                                                                                                                                                                              |   |
| DBGBVR6_EL1 64 0 rw Debug Breakpoint Value 6                                                                                                                                                                                                                                              |   |
| DBGBVR7_EL1 64 0 rw Debug Breakpoint Value 7                                                                                                                                                                                                                                              |   |
| DBGBVR8_EL1 64 0 rw Debug Breakpoint Value 8                                                                                                                                                                                                                                              |   |
| DBGBVR9_EL1 64 0 rw Debug Breakpoint Value 9                                                                                                                                                                                                                                              |   |
| DBGBVR10_EL1 64 0 rw Debug Breakpoint Value 10                                                                                                                                                                                                                                            |   |
| DBGBVR11_EL1 64 0 rw Debug Breakpoint Value 11                                                                                                                                                                                                                                            |   |
| DBGBVR12_EL1 64 0 rw Debug Breakpoint Value 12                                                                                                                                                                                                                                            |   |
| DBGBVR13_EL1 64 0 rw Debug Breakpoint Value 13                                                                                                                                                                                                                                            |   |
| DBGBVR14_EL1 64 0 rw Debug Breakpoint Value 14                                                                                                                                                                                                                                            |   |
| DBGBVR15_EL1 64 0 rw Debug Breakpoint Value 15                                                                                                                                                                                                                                            |   |
| DBGCLAIMCLR_EL1 32 0 rw Debug Claim Tag Clear                                                                                                                                                                                                                                             |   |
| DBGCLAIMSET_EL1 32 0 rw Debug Claim Tag Set                                                                                                                                                                                                                                               |   |
| DBGDTRTRX_EL0 32 0 rw Debug Data Transfer, Transmit Receive                                                                                                                                                                                                                               | / |
| DBGDTR_EL0 64 0 rw Debug Data Transfer                                                                                                                                                                                                                                                    |   |
| DBGPRCR_EL1 32 0 rw Debug Power Control                                                                                                                                                                                                                                                   |   |
| DBGVCR32_EL2 32 0 rw Debug Vector Catch                                                                                                                                                                                                                                                   |   |
| DBGWCR0_EL1 32 0 rw Debug Watchpoint Control 0                                                                                                                                                                                                                                            |   |
| DBGWCR1_EL1 32 0 rw Debug Watchpoint Control 1                                                                                                                                                                                                                                            |   |
| DBGWCR2_EL1 32 0 rw Debug Watchpoint Control 2                                                                                                                                                                                                                                            |   |
| DBGWCR3_EL1 32 0 rw Debug Watchpoint Control 3                                                                                                                                                                                                                                            |   |
| DBGWCR4_EL1 32 0 rw Debug Watchpoint Control 4                                                                                                                                                                                                                                            |   |
| DBGWCR5_EL1 32 0 rw Debug Watchpoint Control 5                                                                                                                                                                                                                                            |   |
| DBGWCR6_EL1 32 0 rw Debug Watchpoint Control 6                                                                                                                                                                                                                                            |   |

| DBGWCR7_EL1  | 32                                           | 0 | rw | Debug Watchpoint Control 7            |
|--------------|----------------------------------------------|---|----|---------------------------------------|
| DBGWCR8 EL1  | 32                                           | 0 | rw | Debug Watchpoint Control 8            |
| DBGWCR9 EL1  | 32                                           | 0 | rw | Debug Watchpoint Control 9            |
| DBGWCR10 EL1 | 32                                           | 0 | rw | Debug Watchpoint Control 10           |
| DBGWCR11 EL1 | 32                                           | 0 | rw | Debug Watchpoint Control 11           |
| DBGWCR12 EL1 | 32                                           | 0 | rw | Debug Watchpoint Control 12           |
| DBGWCR13_EL1 | 32                                           | 0 | rw | Debug Watchpoint Control 13           |
| DBGWCR14 EL1 | 32                                           | 0 | rw | Debug Watchpoint Control 14           |
| DBGWCR15 EL1 | 32                                           | 0 | rw | Debug Watchpoint Control 15           |
| DBGWVR0 EL1  | 64                                           | 0 | rw | Debug Watchpoint Value 0              |
| DBGWVR0_EL1  | 64                                           | 0 | -  | Debug Watchpoint Value 1              |
| DBGWVR1_EL1  | Ļ                                            |   | rw |                                       |
| _            | 64                                           | 0 | rw | Debug Watchpoint Value 2              |
| DBGWVR3_EL1  | 64                                           | 0 | rw | Debug Watchpoint Value 3              |
| DBGWVR4_EL1  | 64                                           | 0 | rw | Debug Watchpoint Value 4              |
| DBGWVR5_EL1  | 64                                           | 0 | rw | Debug Watchpoint Value 5              |
| DBGWVR6_EL1  | 64                                           | 0 | rw | Debug Watchpoint Value 6              |
| DBGWVR7_EL1  | 64                                           | 0 | rw | Debug Watchpoint Value 7              |
| DBGWVR8_EL1  | 64                                           | 0 | rw | Debug Watchpoint Value 8              |
| DBGWVR9_EL1  | 64                                           | 0 | rw | Debug Watchpoint Value 9              |
| DBGWVR10_EL1 | 64                                           | 0 | rw | Debug Watchpoint Value 10             |
| DBGWVR11_EL1 | 64                                           | 0 | rw | Debug Watchpoint Value 11             |
| DBGWVR12_EL1 | 64                                           | 0 | rw | Debug Watchpoint Value 12             |
| DBGWVR13_EL1 | 64                                           | 0 | rw | Debug Watchpoint Value 13             |
| DBGWVR14_EL1 | 64                                           | 0 | rw | Debug Watchpoint Value 14             |
| DBGWVR15_EL1 | 64                                           | 0 | rw | Debug Watchpoint Value 15             |
| DCZID_EL0    | 32                                           | 4 | r- | Data Cache Zero ID                    |
| DL1DATA0_EL1 | 32                                           | 0 | rw | Data L1 Data 0                        |
| DL1DATA1_EL1 | 32                                           | 0 | rw | Data L1 Data 1                        |
| DL1DATA2_EL1 | 32                                           | 0 | rw | Data L1 Data 2                        |
| DL1DATA3_EL1 | 32                                           | 0 | rw | Data L1 Data 3                        |
| DL1DATA4_EL1 | 32                                           | 0 | rw | Data L1 Data 4                        |
| DLR_EL0      | 64                                           | 0 | rw | Debug Link                            |
| DSPSR_EL0    | 32                                           | 0 | rw | Debug Saved Program Status            |
| ELR_EL1      | 64                                           | 0 | rw | Exception Link (EL1)                  |
| ELR_EL2      | 64                                           | 0 | rw | Exception Link (EL2)                  |
| ELR_EL3      | 64                                           | 0 | rw | Exception Link (EL3)                  |
| ESR_EL1      | 32                                           | 0 | rw | Exception Syndrome (EL1)              |
| ESR_EL2      | 32                                           | 0 | rw | Exception Syndrome (EL2)              |
| ESR_EL3      | 32                                           | 0 | rw | Exception Syndrome (EL3)              |
| FAR_EL1      | 64                                           | 0 | rw | Fault Address (EL1)                   |
| FAR_EL2      | 64                                           | 0 | rw | Fault Address (EL2)                   |
| FAR_EL3      | 64                                           | 0 |    | Fault Address (EL3)                   |
|              | <u>.                                    </u> | L |    | · · · · · · · · · · · · · · · · · · · |

| FPCR             | 32 | 0                | rw | Floating Point Control              |
|------------------|----|------------------|----|-------------------------------------|
| FPEXC32 EL2      | 32 | 700              | rw | Floating Point Exception Control    |
| FPSR             | 32 | 0                | rw | Floating Point Status               |
| HACR_EL2         | 32 | 0                | rw | Hypervisor Auxiliary Control        |
| HCR EL2          | 64 | 0                | rw | Hypervisor Configuration            |
| HPFAR EL2        | 64 | 0                | rw | Hypervisor IPA Fault Address        |
| HSTR EL2         | 32 | 0                | rw | Hypervisor System Trap              |
| ID AA64AFR0 EL1  | 64 | 0                | r- | AArch64 Auxiliary Feature 0         |
| ID_AA64AFR1_EL1  | 64 | 0                | r- | AArch64 Auxiliary Feature 1         |
| ID_AA64DFR0_EL1  | 64 | 10305106         | r- | AArch64 Processor Feature 2         |
| ID_AA64DFR1_EL1  | 64 | 0                | r- | AArch64 Debug Feature 0             |
| ID_AA64ISAR0_EL1 | 64 | 0                | r- | AArch64 Instruction Set Attribute 0 |
| ID AA64ISAR1 EL1 | 64 | 0                | r- | AArch64 Instruction Set Attribute 1 |
| ID_AA64MMFR0_EL1 | 64 | 1124             | r- | AArch64 Memory Model Feature 0      |
| ID_AA64MMFR1_EL1 | 64 | 0                | r- | AArch64 Memory Model Feature 1      |
| ID_AA64PFR0_EL1  | 64 | 2222             | r- | AArch64 Processor Feature 0         |
| ID_AA64PFR1_EL1  | 64 | 0                | r- | AArch64 Processor Feature 1         |
| ID_AFR0_EL1      | 32 | 0                | r- | Auxiliary Feature 0                 |
| ID_DFR0_EL1      | 32 | 3010066          | r- | Debug Feature 0                     |
| ID_ISAR0_EL1     | 32 | 2101110          | r- | Instruction Set Attribute 0         |
| ID_ISAR1_EL1     | 32 | 13112111         | r- | Instruction Set Attribute 1         |
| ID_ISAR2_EL1     | 32 | 21232042         | r- | Instruction Set Attribute 2         |
| ID_ISAR3_EL1     | 32 | 1112131          | r- | Instruction Set Attribute 3         |
| ID_ISAR4_EL1     | 32 | 11142            | r- | Instruction Set Attribute 4         |
| ID_ISAR5_EL1     | 32 | 1                | r- | Instruction Set Attribute 5         |
| ID_MMFR0_EL1     | 32 | 10101105         | r- | Memory Model Feature 0              |
| ID_MMFR1_EL1     | 32 | 4000000          | r- | Memory Model Feature 1              |
| ID_MMFR2_EL1     | 32 | 1260000          | r- | Memory Model Feature 2              |
| ID_MMFR3_EL1     | 32 | 2102211          | r- | Memory Model Feature 3              |
| ID_PFR0_EL1      | 32 | 131              | r- | Processor Feature 0                 |
| ID_PFR1_EL1      | 32 | 11011            | r- | Processor Feature 1                 |
| IFSR32_EL2       | 32 | 0                | rw | Instruction Fault Status (EL2)      |
| IL1DATA0_EL1     | 32 | 0                | rw | Instruction L1 Data 0               |
| IL1DATA1_EL1     | 32 | 0                | rw | Instruction L1 Data 1               |
| IL1DATA2_EL1     | 32 | 0                | rw | Instruction L1 Data 2               |
| IL1DATA3_EL1     | 32 | 0                | rw | Instruction L1 Data 3               |
| ISR_EL1          | 32 | 0                | r- | Interrupt Status                    |
| L2ACTLR_EL1      | 32 | 0                | rw | L2 Auxiliary Control                |
| L2CTLR_EL1       | 32 | 2000000          | rw | L2 Control                          |
| L2ECTLR_EL1      | 32 | 0                | rw | L2 Extended Control                 |
| L2MERRSR_EL1     | 64 | 0                | rw | L2 Memory Error Syndrome            |
| MAIR_EL1         | 64 | 44e048e000098aa4 | rw | Memory Attribute Indirection (EL1)  |

| MAIR_EL2       | 64 | 0                | rw | Memory Attribute Indirection (EL2)         |
|----------------|----|------------------|----|--------------------------------------------|
| MAIR_EL3       | 64 | 44e048e000098aa4 | rw | Memory Attribute Indirection (EL3)         |
| MDCCINT_EL1    | 32 | 0                | rw | Monitor DCC Interrupt Enable               |
| MDCCSR_EL0     | 32 | 0                | r- | Monitor DCC Status                         |
| MDCR_EL2       | 32 | 6                | rw | Monitor Debug Configuration (EL2)          |
| MDCR_EL3       | 32 | 0                | rw | Monitor Debug Configuration (EL3)          |
| MDRAR_EL1      | 64 | 0                | r- | Monitor Debug ROM Address                  |
| MDSCR_EL1      | 32 | 0                | rw | Monitor Debug System Control               |
| MIDR_EL1       | 32 | 411fd070         | r- | Main ID                                    |
| MPIDR_EL1      | 64 | 80000000         | r- | Multiprocessor Affinity                    |
| MVFR0_EL1      | 32 | 10110222         | r- | Media and VFP Feature 0                    |
| MVFR1_EL1      | 32 | 12111111         | r- | Media and VFP Feature 1                    |
| MVFR2_EL1      | 32 | 43               | r- | Media and VFP Feature 2                    |
| NZCV           | 32 | 0                | rw | Condition Flags                            |
| OSDLR_EL1      | 32 | 0                | rw | OS Double Lock                             |
| OSDTRRX_EL1    | 32 | 0                | rw | OS Lock Data Transfer, Receive             |
| OSDTRTX_EL1    | 32 | 0                | rw | OS Lock Data Transfer, Transmit            |
| OSECCR_EL1     | 32 | 0                | rw | OS Lock Exception Catch Control            |
| OSLAR_EL1      | 32 | -                | -w | OS Lock Access                             |
| OSLSR_EL1      | 32 | а                | r- | OS Lock Status                             |
| PAR_EL1        | 64 | 0                | rw | Physical Address                           |
| PMCCFILTR_EL0  | 32 | 0                | rw | Performance Monitors Cycle Count Filter    |
| PMCCNTR_EL0    | 64 | 0                | rw | Performance Monitors Cycle Count           |
| PMCEID0_EL0    | 32 | 3fff0f3f         | r- | Performance Monitors Common<br>Event ID 0  |
| PMCEID1_EL0    | 32 | 0                | r- | Performance Monitors Common<br>Event ID 1  |
| PMCNTENCLR_EL0 | 32 | 0                | rw | Performance Monitors Count Enable<br>Clear |
| PMCNTENSET_EL0 | 32 | 0                | rw | Performance Monitors Count Enable<br>Set   |
| PMCR_EL0       | 32 | 410f3000         | rw | Performance Monitors Control               |
| PMEVCNTR0_EL0  | 32 | 0                | rw | Performance Monitors Event Count 0         |
| PMEVCNTR1_EL0  | 32 | 0                | rw | Performance Monitors Event Count 1         |
| PMEVCNTR2_EL0  | 32 | 0                | rw | Performance Monitors Event Count 2         |
| PMEVCNTR3_EL0  | 32 | 0                | rw | Performance Monitors Event Count 3         |
| PMEVCNTR4_EL0  | 32 | 0                | rw | Performance Monitors Event Count 4         |

| PMEVCNTR5_EL0  | 32 | 0        | rw | Performance Monitors Event Count 5                 |
|----------------|----|----------|----|----------------------------------------------------|
| PMEVTYPER0_EL0 | 32 | 0        | rw | Performance Monitors Event Type 0                  |
| PMEVTYPER1_EL0 | 32 | 0        | rw | Performance Monitors Event Type 1                  |
| PMEVTYPER2_EL0 | 32 | 0        | rw | Performance Monitors Event Type 2                  |
| PMEVTYPER3_EL0 | 32 | 0        | rw | Performance Monitors Event Type 3                  |
| PMEVTYPER4_EL0 | 32 | 0        | rw | Performance Monitors Event Type 4                  |
| PMEVTYPER5_EL0 | 32 | 0        | rw | Performance Monitors Event Type 5                  |
| PMINTENCLR_EL1 | 32 | 0        | rw | Performance Monitors Interrupt<br>Enable Clear     |
| PMINTENSET_EL1 | 32 | 0        | rw | Performance Monitors Interrupt<br>Enable Set       |
| PMOVSCLR_EL0   | 32 | 0        | rw | Performance Monitors Overflow Flag<br>Status Clear |
| PMOVSSET_EL0   | 32 | 0        | rw | Performance Monitors Overflow Flag<br>Status Set   |
| PMSELR_EL0     | 32 | 0        | rw | Performance Monitors Event<br>Counter Selection    |
| PMSWINC_EL0    | 32 | -        | -W | Performance Monitors Software Increment            |
| PMUSERENR_EL0  | 32 | 0        | rw | Performance Monitors User Enable                   |
| PMXEVCNTR_EL0  | 32 | 0        | rw | Performance Monitors Selected<br>Event Count       |
| PMXEVTYPER_EL0 | 32 | 0        | rw | Performance Monitors Selected<br>Event Type        |
| RAMINDEX_EL1   | 32 | -        | -w | RAM Index                                          |
| REVIDR_EL1     | 32 | 0        | r- | Revision ID                                        |
| RMR_EL3        | 32 | 1        | rw | Reset Management (EL3)                             |
| RVBAR_EL3      | 64 | 0        | r- | Reset Vector Base Address (EL3)                    |
| SCR_EL3        | 32 | 0        | rw | Secure Configuration                               |
| SCTLR_EL1      | 32 | c50838   | rw | System Control Register (EL1)                      |
| SCTLR_EL2      | 32 | 30c50838 | rw | System Control Register (EL2)                      |
| SCTLR_EL3      | 32 | c50838   | rw | System Control (EL3)                               |
| SDER32_EL3     | 32 | 0        | rw | AArch32 Secure Debug Enable                        |
| SPSR_EL1       | 32 | 0        | rw | Saved Program Status (EL1)                         |
| SPSR_EL2       | 32 | 0        | rw | Saved Program Status (EL2)                         |
| SPSR_EL3       | 32 | 0        | rw | Saved Program Status (EL3)                         |
| SPSR_abt       | 32 | 0        | rw | Saved Program Status (Abort Mode)                  |
| SPSR_fiq       | 32 | 0        | rw | Saved Program Status (FIQ Mode)                    |
| SPSR_irq       | 32 | 0        | rw | Saved Program Status (IRQ Mode)                    |
| SPSR_und       | 32 | 0        | rw | Saved Program Status (Undefined Mode)              |
| SPSel          | 32 | 1        | rw | Stack Pointer Select                               |
| SP_EL0         | 64 | 0        | rw | Stack Pointer (EL0)                                |

| SP_EL1      | 64 | 0        | rw | Stack Pointer (EL1)                   |
|-------------|----|----------|----|---------------------------------------|
| SP_EL2      | 64 | 0        | rw | Stack Pointer (EL2)                   |
| SP_EL3      | 64 | 0        | rw | Stack Pointer (EL3)                   |
| TCR_EL1     | 64 | 0        | rw | Translation Control (EL1)             |
| TCR_EL2     | 32 | 80800000 | rw | Translation Control (EL2)             |
| TCR_EL3     | 32 | 0        | rw | Translation Control (EL3)             |
| TPIDRRO_EL0 | 64 | 0        | rw | Thread Pointer/ID, Read-Only (EL0)    |
| TPIDR_EL0   | 64 | 0        | rw | Thread Pointer/ID (EL0)               |
| TPIDR_EL1   | 64 | 0        | rw | Thread Pointer/ID (EL1)               |
| TPIDR_EL2   | 64 | 0        | rw | Thread Pointer/ID (EL2)               |
| TPIDR_EL3   | 64 | 0        | rw | Thread Pointer/ID (EL3)               |
| TTBR0_EL1   | 64 | 0        | rw | Translation Table Base 0 (EL1)        |
| TTBR0_EL2   | 64 | 0        | rw | Translation Table Base 0 (EL2)        |
| TTBR0_EL3   | 64 | 0        | rw | Translation Table Base 0 (EL3)        |
| TTBR1_EL1   | 64 | 0        | rw | Translation Table Base 1              |
| VBAR_EL1    | 64 | 0        | rw | Vector Base Address (EL1)             |
| VBAR_EL2    | 64 | 0        | rw | Vector Base Address (EL2)             |
| VBAR_EL3    | 64 | 0        | rw | Vector Base Address (EL3)             |
| VMPIDR_EL2  | 64 | 80000000 | rw | Virtualization Multiprocessor ID      |
| VPIDR_EL2   | 32 | 411fd070 | rw | Virtualization Processor ID           |
| VTCR_EL2    | 32 | 80000000 | rw | Virtualization Translation Control    |
| VTTBR_EL2   | 64 | 0        | rw | Virtualization Translation Table Base |
|             |    |          |    |                                       |

#### 12.2.22 Integration\_support

#### Table 31.

| Name       |    | Initial<br>value (Hex) |    | Description                                   |
|------------|----|------------------------|----|-----------------------------------------------|
| transactPL | 32 | 2                      | r- | privilege level of current memory transaction |
| transactAT | 32 | 0                      | r- | current memory transaction type: PA=1, VA=0   |

# 12.2.23 MPCore\_distributor

Table 32.

| Name            | Bits | Initial value (Hex) |    | Description         |
|-----------------|------|---------------------|----|---------------------|
| COMPONENT_ID0   | 32   | d                   | r- | Component ID 0      |
| COMPONENT_ID1   | 32   | f0                  | r- | Component ID 1      |
| COMPONENT_ID2   | 32   | 5                   | r- | Component ID 2      |
| COMPONENT_ID3   | 32   | b1                  | r- | Component ID 3      |
| GICD_CPENDSGIR0 | 32   | 0                   | rw | SGI Clear-Pending 0 |
| GICD_CPENDSGIR1 | 32   | 0                   | rw | SGI Clear-Pending 1 |
| GICD_CPENDSGIR2 | 32   | 0                   | rw | SGI Clear-Pending 2 |
| GICD_CPENDSGIR3 | 32   | 0                   | rw | SGI Clear-Pending 3 |

| GICD_CTLR         | 32 | 0        | rw | Distributor Control        |
|-------------------|----|----------|----|----------------------------|
| GICD_ICACTIVER0   | 32 | 0        | rw | Interrupt Clear-Active 0   |
| GICD ICACTIVER1   | 32 | 0        | rw | Interrupt Clear-Active 1   |
| GICD_ICACTIVER2   | 32 | 0        | rw | Interrupt Clear-Active 1   |
| GICD ICENABLER0   | 32 | ffff     | rw | Interrupt Clear-Enable 0   |
| GICD ICENABLER1   | 32 | 0        | rw | Interrupt Clear-Enable 1   |
| GICD ICENABLER2   | 32 | 0        | rw | Interrupt Clear-Enable 2   |
| GICD ICFGR0       | 32 | aaaaaaaa | rw | Interrupt Configuration 0  |
| GICD ICFGR1       | 32 | 55540000 | rw | Interrupt Configuration 1  |
| GICD_ICFGR2       | 32 | 0        | rw | Interrupt Configuration 2  |
| GICD ICFGR3       | 32 | 0        | rw | Interrupt Configuration 3  |
| GICD_ICFGR4       | 32 | 0        | rw | Interrupt Configuration 4  |
| GICD ICFGR5       | 32 | 0        | rw | Interrupt Configuration 5  |
| GICD ICPENDR0     | 32 | 0        | rw | Interrupt Clear-Pending 0  |
| GICD_ICPENDR1     | 32 | 0        | rw | Interrupt Clear-Pending 1  |
| GICD ICPENDR2     | 32 | 0        | rw | Interrupt Clear-Pending 2  |
| GICD IGROUPR0     | 32 | 0        | rw | Interrupt Group 0          |
| GICD IGROUPR1     | 32 | 0        | rw | Interrupt Group 1          |
| GICD IGROUPR2     | 32 | 0        | rw | Interrupt Group 2          |
| GICD IIDR         | 32 | 102043b  | r- | Distributor Implementor ID |
| GICD IPRIORITYR0  | 32 | 0        | rw | Interrupt Priority 0       |
| GICD_IPRIORITYR1  | 32 | 0        | rw | Interrupt Priority 1       |
| GICD_IPRIORITYR2  | 32 | 0        | rw | Interrupt Priority 2       |
| GICD_IPRIORITYR3  | 32 | 0        | rw | Interrupt Priority 3       |
| GICD_IPRIORITYR4  | 32 | 0        | rw | Interrupt Priority 4       |
| GICD_IPRIORITYR5  | 32 | 0        | rw | Interrupt Priority 5       |
| GICD_IPRIORITYR6  | 32 | 0        | rw | Interrupt Priority 6       |
| GICD_IPRIORITYR7  | 32 | 0        | rw | Interrupt Priority 7       |
| GICD_IPRIORITYR8  | 32 | 0        | rw | Interrupt Priority 8       |
| GICD_IPRIORITYR9  | 32 | 0        | rw | Interrupt Priority 9       |
| GICD_IPRIORITYR10 | 32 | 0        | rw | Interrupt Priority 10      |
| GICD_IPRIORITYR11 | 32 | 0        | rw | Interrupt Priority 11      |
| GICD_IPRIORITYR12 | 32 | 0        | rw | Interrupt Priority 12      |
| GICD_IPRIORITYR13 | 32 | 0        | rw | Interrupt Priority 13      |
| GICD_IPRIORITYR14 | 32 | 0        | rw | Interrupt Priority 14      |
| GICD_IPRIORITYR15 | 32 | 0        | rw | Interrupt Priority 15      |
| GICD_IPRIORITYR16 | 32 | 0        | rw | Interrupt Priority 16      |
| GICD_IPRIORITYR17 | 32 | 0        | rw | Interrupt Priority 17      |
| GICD_IPRIORITYR18 | 32 | 0        | rw | Interrupt Priority 18      |
| GICD_IPRIORITYR19 | 32 | 0        | rw | Interrupt Priority 19      |
| GICD_IPRIORITYR20 | 32 | 0        | rw | Interrupt Priority 20      |
| GICD_IPRIORITYR21 | 32 | 0        | rw | Interrupt Priority 21      |

| GICD_IPRIORITYR22                      | 32 | 0        | r\A/ | Interrupt Priority 22                         |
|----------------------------------------|----|----------|------|-----------------------------------------------|
| GICD_IPRIORITYR22 GICD_IPRIORITYR23    | 32 | 0        | rw   |                                               |
| GICD_IPRIORITYR23 GICD_ISACTIVER0      | 32 | 0        | rw   | Interrupt Priority 23                         |
| GICD_ISACTIVER0                        | 32 | 0        | rw   | Interrupt Set-Active 0 Interrupt Set-Active 1 |
|                                        |    |          | rw   | ·                                             |
| GICD_ISACTIVER2                        | 32 | 0        | rw   | Interrupt Set-Active 2                        |
| GICD_ISENABLER0                        | 32 | ffff     | rw   | Interrupt Set-Enable 0                        |
| GICD_ISENABLER1                        | 32 | 0        | rw   | Interrupt Set-Enable 1                        |
| GICD_ISENABLER2                        | 32 | 0        | rw   | Interrupt Set-Enable 2                        |
| GICD_ISPENDR0                          | 32 | 0        | rw   | Interrupt Set-Pending 0                       |
| GICD_ISPENDR1                          | 32 | 0        | rw   | Interrupt Set-Pending 1                       |
| GICD_ISPENDR2                          | 32 | 0        | rw   | Interrupt Set-Pending 2                       |
| GICD_ITARGETSR0                        | 32 | 1010101  | rw   | Interrupt Processor Targets 0                 |
| GICD_ITARGETSR1                        | 32 | 1010101  | rw   | Interrupt Processor Targets 1                 |
| GICD_ITARGETSR2                        | 32 | 1010101  | rw   | Interrupt Processor Targets 2                 |
| GICD_ITARGETSR3                        | 32 | 1010101  | rw   | Interrupt Processor Targets 3                 |
| GICD_ITARGETSR4                        | 32 | 0        | rw   | Interrupt Processor Targets 4                 |
| GICD_ITARGETSR5                        | 32 | 0        | rw   | Interrupt Processor Targets 5                 |
| GICD_ITARGETSR6                        | 32 | 1010100  | rw   | Interrupt Processor Targets 6                 |
| GICD_ITARGETSR7                        | 32 | 1010101  | rw   | Interrupt Processor Targets 7                 |
| GICD_ITARGETSR8                        | 32 | 0        | rw   | Interrupt Processor Targets 8                 |
| GICD_ITARGETSR9                        | 32 | 0        | rw   | Interrupt Processor Targets 9                 |
| GICD_ITARGETSR10                       | 32 | 0        | rw   | Interrupt Processor Targets 10                |
| GICD_ITARGETSR11                       | 32 | 0        | rw   | Interrupt Processor Targets 11                |
| GICD_ITARGETSR12                       | 32 | 0        | rw   | Interrupt Processor Targets 12                |
| GICD_ITARGETSR13                       | 32 | 0        | rw   | Interrupt Processor Targets 13                |
| GICD_ITARGETSR14                       | 32 | 0        | rw   | Interrupt Processor Targets 14                |
| GICD_ITARGETSR15                       | 32 | 0        | rw   | Interrupt Processor Targets 15                |
| GICD_ITARGETSR16                       | 32 | 0        | rw   | Interrupt Processor Targets 16                |
| GICD_ITARGETSR17                       | 32 | 0        | rw   | Interrupt Processor Targets 17                |
| GICD_ITARGETSR18                       | 32 | 0        | rw   | Interrupt Processor Targets 18                |
| GICD_ITARGETSR19                       | 32 | 0        | rw   | Interrupt Processor Targets 19                |
| GICD_ITARGETSR20                       | 32 | 0        | rw   | Interrupt Processor Targets 20                |
| GICD_ITARGETSR21                       | 32 | 0        | rw   | Interrupt Processor Targets 21                |
| GICD_ITARGETSR22                       | 32 | 0        | rw   | Interrupt Processor Targets 22                |
| GICD_ITARGETSR23                       | 32 | 0        | rw   | Interrupt Processor Targets 23                |
| GICD_PPISR                             | 32 | 0        | r-   | PPI STATUS                                    |
| GICD_SGIR                              | 32 | 0        | -w   | Software-Generated Interrupt                  |
| GICD_SPENDSGIR0                        | 32 | 0        | rw   | SGI Set-Pending 0                             |
| GICD_SPENDSGIR1                        | 32 | 0        | rw   | SGI Set-Pending 1                             |
| GICD_SPENDSGIR2                        | 32 | 0        | rw   | SGI Set-Pending 2                             |
| GICD_SPENDSGIR3                        | 32 | 0        | rw   | SGI Set-Pending 3                             |
| GICD_SPISR0                            | 32 | 0        | r-   | SPI Status 0                                  |
| _= = = = = = = = = = = = = = = = = = = |    | <u> </u> |      | 1                                             |

| GICD_SPISR1 | 32 | 0    | r- | SPI Status 1              |
|-------------|----|------|----|---------------------------|
| GICD_TYPER  | 32 | fc42 | r- | Interrupt Controller Type |
| PERIPH_ID0  | 32 | 4    | r- | Peripheral ID 0           |
| PERIPH_ID1  | 32 | 0    | r- | Peripheral ID 1           |
| PERIPH_ID2  | 32 | 0    | r- | Peripheral ID 2           |
| PERIPH_ID3  | 32 | 0    | r- | Peripheral ID 3           |
| PERIPH_ID4  | 32 | 90   | r- | Peripheral ID 4           |
| PERIPH_ID5  | 32 | b3   | r- | Peripheral ID 5           |
| PERIPH_ID6  | 32 | 1b   | r- | Peripheral ID 6           |
| PERIPH_ID7  | 32 | 0    | r- | Peripheral ID 7           |

# 12.2.24 MPCore\_processor\_interface

Table 33.

| Name        | Bits | Initial<br>value (Hex) |    | Description                                |
|-------------|------|------------------------|----|--------------------------------------------|
| GICC_ABPR   | 32   | 3                      | rw | Aliased Binary Point                       |
| GICC_AEOIR  | 32   | 0                      | -w | Aliased End of Interrupt                   |
| GICC_AHPPIR | 32   | 3ff                    | r- | Aliased Highest Priority Pending Interrupt |
| GICC_AIAR   | 32   | 3ff                    | r- | Aliased Interrupt Acknowledge              |
| GICC_APR0   | 32   | 0                      | rw | Active Priorities 0                        |
| GICC_BPR    | 32   | 2                      | rw | Binary Point                               |
| GICC_CTLR   | 32   | 0                      | rw | CPU Interface Control                      |
| GICC_DIR    | 32   | 0                      | -w | Deactivate Interrupt                       |
| GICC_EOIR   | 32   | 0                      | -w | End of Interrupt                           |
| GICC_HPPIR  | 32   | 3ff                    | r- | Highest Priority Pending Interrupt         |
| GICC_IAR    | 32   | 3ff                    | r- | Interrupt Acknowledge                      |
| GICC_IIDR   | 32   | 2043b                  | r- | CPU Interface ID                           |
| GICC_NSAPR0 | 32   | 0                      | rw | Non-secure Active Priorities 0             |
| GICC_PMR    | 32   | 0                      | rw | Interrupt Priority Mask                    |
| GICC_RPR    | 32   | ff                     | r- | Running Priority                           |

# 12.2.25 MPCore\_virtual\_interface\_control

Table 34.

| Name       |    | Initial<br>value (Hex) |    | Description                  |
|------------|----|------------------------|----|------------------------------|
| GICH_APR   | 32 | 0                      | rw | Active Priorities            |
| GICH_EISR0 | 32 | 0                      | r- | End of Interrupt Status 0    |
| GICH_ELSR0 | 32 | f                      | r- | Empty List Register Status 0 |
| GICH_HCR   | 32 | 0                      | rw | Hypervisor Control           |
| GICH_LR0   | 32 | 0                      | rw | List 0                       |

| GICH_LR1  | 32 | 0        | rw | List 1                       |
|-----------|----|----------|----|------------------------------|
| GICH_LR2  | 32 | 0        | rw | List 2                       |
| GICH_LR3  | 32 | 0        | rw | List 3                       |
| GICH_MISR | 32 | 0        | r- | Maintenance Interrupt Status |
| GICH_VMCR | 32 | 4c0000   | rw | Virtual Machine Control      |
| GICH_VTR  | 32 | 90000003 | r- | VGIC Type                    |

# 12.2.26 MPCore\_virtual\_processor\_interface

Table 35.

| Name        | Bits | Initial value (Hex) |          | Description                                   |
|-------------|------|---------------------|----------|-----------------------------------------------|
|             |      | · · · ·             | <u> </u> |                                               |
| GICV_ABPR   | 32   | 3                   | rw       | VM Aliased Binary Point                       |
| GICV_AEOIR  | 32   | 0                   | -w       | VM Aliased End of Interrupt                   |
| GICV_AHPPIR | 32   | 3ff                 | r-       | VM Aliased Highest Priority Pending Interrupt |
| GICV_AIAR   | 32   | 3ff                 | r-       | VM Aliased Interrupt Acknowledge              |
| GICV_APR0   | 32   | 0                   | rw       | VM Active Priorities 0                        |
| GICV_BPR    | 32   | 2                   | rw       | VM Binary Point                               |
| GICV_CTLR   | 32   | 0                   | rw       | Virtual Machine Control                       |
| GICV_DIR    | 32   | 0                   | -w       | VM Deactivate Interrupt                       |
| GICV_EOIR   | 32   | 0                   | -w       | VM End of Interrupt                           |
| GICV_HPPIR  | 32   | 3ff                 | r-       | VM Highest Priority Pending Interrupt         |
| GICV_IAR    | 32   | 3ff                 | r-       | VM Interrupt Acknowledge                      |
| GICV_IIDR   | 32   | 2043b               | r-       | VM CPU Interface ID                           |
| GICV_PMR    | 32   | 0                   | rw       | VM Priority Mask                              |
| GICV_RPR    | 32   | ff                  | r-       | VM Running Priority                           |

#