# Introduction, Perspective, and ISAs

Computer Architecture ECE 6913

Brandon Reagen



#### Logistics and Syllabus

- Pre-reqs
  - Digital logic
  - C/Cpp
- Expectations
  - Self motivated, diligent students
  - You can't leave everything until the night before in this class!
- Grading
  - Cpp simulation projects: 55%
    - Single cycle MIPS datapath simulator: 10%
    - Pipelined MIPS datapath simulator: 20%
    - Cache simulator: 15%
    - Branch prediction simulator: 10%
  - Exams: 45%
    - Mid-term: 20%
    - Final: 25%
- Textbooks
  - Nothing required
  - Might find useful:
    - "Computer Organization and Design" Hennessy and Patterson
    - "Computer Architecture: A Quantitative Approach" Hennessy and Patterson

Late policy (in business days)
One free day
First day: 10%
After that 5% per day



#### Plagiarism

- Don't do it.
- Please don't do it!
  - You won't learn anything
  - We will have to have many unpleasant conversations over Zoom
  - You will get a zero on the assignment/exam
    - Cheat twice automatically fail the course
- All submitted code is run through MOSS
  - Automatically analyzes code for similarity
    - Changing variable names will no mask cheating.
  - <u>Https://theory.stanford.edu/~aiken/moss/</u>
- Cheating:
  - Project you can work with 1 partner. Cannot share code with any other students
  - Exams are individual, absolutely no collaboration or discussion allowed



#### First time teaching

- Feedback welcome!
  - Let me know what works... and what doesn't
  - Please be constructive ©
- Trying to focus on core material while preparing for practice
  - Hence all the coding projects
  - HW: Google what a Google/FB/MS/Amazon and Intel/AMD interview looks like
  - In a systems PhD program you need to write lots of code



#### This is not an easy class

- This class requires a lot of time
  - You'll learn how computers work
  - This class covers a lot of material
- Topics covered:
  - ISAs
  - Pipelining
  - OoO execution & Tomasulo's algorithm
  - Caches
  - Virtual memory
  - Branch prediction
  - Main memory
  - Prefectching
  - Bonus:
    - Specialized architectures & SoC design
    - Hardware support for Deep Learning





# What is this class/computer architecture?



- Architecture (ISA)
  - Specification of what machine will do
- Microarchitecture
  - How specification is implemented
- Examples
  - ISA: x86 and IBM
    - Same code runs decades later
  - Microarchitecture: Pentium -> Skylake
    - Still x86, code will work!

#### In this lecture

- Brief history lesson
  - Technology
  - Evolution of computer design
  - Scaling laws: Moore and Dennard
  - Current trends
- ISA and instructions
  - Instruction set architectures
  - Design philosophies
  - Instruction design
  - Example: MIPS ISA





#### Technology/device advancement

- Vacuum tubes (~1930s)
  - Impressive amounts of engineering and patience
  - Many initial successes (see ENIAC)
- Transistor (1947)
  - First solid-state switch
  - Win: no moving parts
- Integrated circuits (1958)
  - Initial versions of what we use today
  - More and more trying to cram everything on chip









# Computers over time

ENIAC 1945



IBM 360 1964



Pentium Pro 1995 P6 cores!



Apple A12 SoC





EDVAC



Intel 4004 1971



Intel Nahelem 2008



# Performance scaling: Moore's law

- One thing that made all this possible: device scaling
- In 1965 Moore estimated how many transistors chips would have



What were the takeaways from the paper?

- Less cost per devices
- Right: Nearly followed scaling
- Wrong: Things broke down.

How important is this?



"The future of microprocessors" Shekhar Borkar, 2011.



# What's happening today?





Original data up to the year 2010 collected and plotted by M. Horowitz, F. Labonte, O. Shacham, K. Olukotun, L. Hammond, and C. Batten New plot and data collected for 2010-2015 by K. Rupp



#### In this class

- Brief history lesson
  - Technology
  - Evolution of computer design
  - Scaling laws: Moore and Dennard
  - Current trends
- ISA and instructions
  - Instruction set architectures
  - Design philosophies
  - Instruction design
  - Example: MIPS ISA







# An abstract computer





#### Register file

- Register file
  - Array of local registers
  - The base of the machine where work starts and/or stops
  - Used to feed arithmetic operations and interface with memory
  - Limited number to keep access fast
  - We'll assume we have 32 registers
    - Q: how many address bits do we need?





#### Arithmetic Logic Unit (ALU)

#### ALU

- Core computation block
- Where operations get processed
  - E.g., ADD, MULT, OR, etc.
- Interacts directly with the Register File
- 1-2 inputs Read,1 output Written Back
- Internals mostly what seen in Digital Logic course
  - Not part of this class





## Control: Instructions and Program Counter

- "Control logic"
  - Programs are instructions
  - Instructions are interpreted by special logic and used to tell ALU and Register File what to do
    - RF: Read reg 1, reg 2
    - ALU: Add reg 1 + reg 2
    - RF: Write back sum to reg 3
- Program counter
  - Tells us where instructions "live"
  - Memory address for next instruction





## Control: Instructions and Program Counter

- "Control logic"
  - Programs are instructions
  - Instructions are interpreted by special logic and used to tell ALU and Register File what to do
    - RF: Read reg 1, reg 2
    - ALU: Add reg 1 + reg 2
    - RF: Write back sum to reg 3
- Program counter
  - Tells us where instructions "live"
  - Memory address for next instruction





#### Memory: Big, 1D array of bytes

- Memory is where everything "lives"
  - Data is sent to and from memory via the Register File
  - Special instructions allow us to access memory (more later)
  - Q: Data lives in memory, but where do instructions live?





# Memory: Where are instructions stored?

#### Von Neumann

Central Processing Unit (CPU)



Data & Inst. Memory

 Memory must be a RAM (random access memory) with read/write capability



#### Harvard

Central Processing Unit (CPU)



Inst. Memory Data Memory

- Data memory must be a RAM (random access memory) with read/write capability
- Instruction memory can be a ROM (read only memory)

# Core components of a processor





#### Instruction Set Architecture (ISA)

- Contract between the programmer (SW) and machine (HW)
  - ISA defines instructions and their functionality
    - Visible state of the machine, what the programmer/compiler can see
    - Changes to state as instructions are processed
  - Underlying machine implementation faithfully executes instructions
  - Programmers/compiler express functions as series of instructions
- Specification: Instructions and State
  - Exactly how each instruction changes the machine's state
  - Instruction and memory representation
- What does an ISA NOT do?
  - How instructions are implemented
  - Instruction performance or energy usage
  - These are left to the microarchitecture



Instructions: Terms & representation

- Operations
  - What the instruction does
  - Defined using "Op code"
- Operands
  - Input(s) and output identifiers
    - Register File addresses
  - Location and number
- Encoding
  - Everything represented as bits





Assembly language:

#### Instructions: Operand counts

| • | None | NOP | Do nothing |
|---|------|-----|------------|
|---|------|-----|------------|

• 2 Operands ADD R1, R2 
$$R1 \le R1 + R2$$

• 3 Operands ADD R1, R2, R3 
$$R1 \le R2 + R3$$

• >3 Operands MADD R3, R1, R2, R3 
$$R_4 \le R_1 + (R_2 * R_3)$$



# Instructions: Impact of operand number

Want to do:

$$A = (B + C) * (B - C)$$

And we have:

$$r_1 = A$$
  $r_2 = B$ 

$$r_3 = C$$

Questions:

Why would we want to increase it?



#### Machine state defined

#### Memory

- How addressed
- Data granularity
- Organization (where's the LSB?)
- Memory size
  - Example later
- Advanced features
  - E.g., protection

#### Registers

- Size & Type
  - PC Program Counter
  - GPRs General Program Registers
  - Special
    - E.g., hi/lo multiply
- GPR Count
  - Compiler needs to know how many
  - Physical devices! Not SW variables





#### Memory: Granularity and addresses

- What does an address mean?
  - It's just a number.. Need to be specific!
  - Smallest granularity of addressable data
    - Word: 32b per address
    - Byte: 8b per address
- Address alignment
  - Memory only addressed at fixed offset
  - If half word aligned, what's a legal address?
    - Divisible by 2
    - What's that mean for the LSB in binary?





#### Memory: Accessing operands

Question:

Sw = "store word"

What can we say about legal addresses? Answer:

Must be divisible by 4

- How do operands get their values?
  - Question of instruction agency:
    - Load-store: only explicit memory instructions can interact with memory and registers
    - **Memory-register/memory**: many instructions can directly access memory e.g., compute instructions could potentially load values directly from memory

This class will only look at Load-Store

Decouples complexity of hardware





# Memory instructions

- Load word (lw)
  - Bring a word at supplied address into core from memory
  - Saved in specified register
- Store word (sw)
  - Send a value at a register out to memory
  - Register and memory location specified in instruction
- Many ISAs have half word and "byte" versions
  - E.g., MIPS, what we'll use, allows loads and stores of bytes and half words.
- Questions
  - Why do we store words if the program is still running?
  - Why not have more registers?



#### Memory: Word organization

- Endianness: How Bytes ordered in a word
  - Little Endian (x86)
    - "The most significant Byte is stored at the highest address"
    - Backwards... to me
  - Big Endian (MIPS, ARM)
    - "The most significant Byte is stored at the lowest address"
    - Intuitive... to me
    - Think about reading a word one byte at a time, at address a:

Huge semantics headache..







#### Memory: How big is memory?

- Word size and memory size
  - Let's assume the ISA uses words with 32b and memory is Byte addressable
  - What's the maximum size memory the computer can have?

• 
$$4 \text{ GB} = 2^32 = 2^2 * 2^30 = 4 * (1024 < K > * 1024 < M > * 1024 < G >) = 4 \text{ GB}$$

- This is what is meant by 32b architecture
  - Memory addresses, and operands, use 32 bits!
- Today machines have 64b, how much memory can they have?
  - 16 EB!

- 
$$2^64 = 2^4$$
 \*  $(1024 < K > * 1024 < M > * 1024 < G > * 1024 < T > * 1024 < P > * 1024 < E >)$  =  $2^4$  EB =  $16$  EB



#### More detailed view of memory

- Divide memory into regions
  - Stack grows "down"
    - Saves registers, function inputs/outputs
  - Heap grows "up"
    - Used for dynamic data structures
  - Static data
    - Vars declared statically (outside functions)
  - Text
    - Stores instructions
    - We're discussing "stored program machines"
  - Reserved
- Special registers tell us where these are
  - Covered later





Harvard or Von Neumann?

#### Control: Finding the next instruction

#### • Program counter

- "Instruction address register"
- Stores address of current instruction
- Programs stored in "Text" memory
- What happens to find next instruction?
  - Add 4 to PC, load from memory

#### 3 Operands:



View of memory

Memory

Stack



#### MIPS ISA Overview

- 32-bit ISA
  - Instruction length: 32 bits
  - Data word length: 32 bits
  - Main memory address: 32 bits
- Load-store architecture
  - 32 GPRs
- Byte addressable main memory32-bit addresses => 4GB of memory
- RISC architecture
  - Reduced instruction set computing
  - Simple hardware, easy to implement
  - Push many complexities to software

#### Entire ISA in two pages:





#### Instruction types: Overview

- Types of MIPS instructions
  - Compute:
    - Arithmetic
    - Logical
  - Memory/Data transfer
    - Load
    - Store
  - Control:
    - Conditional (branch)
    - Unconditional jump
- MIPS has 3 instruction representations
  - Register format
  - Immediate format
  - Jump format



#### MIPS Instructions: R-Type



#### MIPS Instructions: R-Type

| opcode | rs     | rt     | rd     | shamt  | funct  |
|--------|--------|--------|--------|--------|--------|
| 6 bits | 5 bits | 5 bits | 5 bits | 5 bits | 6 bits |

```
add
            rd, rs, rt
                                    // R[rd] \leftarrow R[rs] + R[rt]; signed addition
            rd, rs, rt
                                     // R[rd] \leftarrow R[rs] + R[rt]; "unsigned" addition, only difference is doesn't overflow
addu
                                     // R[rd] \leftarrow R[rs] - R[rt]; signed subtraction
            rd, rs, rs
sub
            rd, rs, rt
                                    // R[rd] \leftarrow R[rs] | R[rt]; bit-wise Boolean OR operation
or
                             // R[rd] \leftarrow R[rt] \ll shamt; logical shift left
            rd, rt, shamt
sll
                                     // {hi, lo} \leftarrow R[rt] * R[rs]; multiply rt, rs; access result with mfli $r1, mflo $r2
mult
            rs, rt
```

Note: Machine language register order doesn't match assembly language!



### MIPS Instructions: I-Type





#### MIPS Instructions: I-Type

```
opcode
                                                                   immediate
                          rs
                                         rt
         6 bits
                         5 bits
                                       5 bits
                                                                     16 bits
                        // R[rt] \leftarrow R[rs] + \{SignExtend, imm\}; MSB of imm is extended to 32 bits
addi
        rs, rt, imm
                        // R[rt] \leftarrow R[rs] | \{ZeroExtend, imm\}; bit-wise Boolean OR operation
ori
        rs, rt, imm
        rs, rt, imm
beq
                        // if{R[rs] == R[rt]} branch to PC + 4 + BranchAddress; ("PC relative")
                         // Else go to PC+4
                         // BranchAddress = {SignExtend, imm, oo}
                        // R[rt] \leftarrow Mem[ \{SignExtend, imm\} + R[rs] ]  ("Displaced/based")
lw
        rs, rt, imm
```



### MIPS Instructions: J-Type

```
opcode address
6 bits 26 bits
```

Branch instructions verses jump? Why store PC+4?



# Supported addressing modes

- 1. Immediate
  - Addr = Constant
- 2. Register
  - Addr = Register
- 3. Base/displacementAddr = Const + Register
- 4. PC-relative
  Addr = Const + PC
- 5. Pseudodirect
  Addr = Const concat PC





#### MIPS Instructions: J-Type

| opcode | address |
|--------|---------|
| 6 bits | 26 bits |

```
j address // PC ← JumpAddress
jal address // R[31] ← PC+4; PC ← Jumpaddress;
//JacopAddress = { PC+4[31:28], address, 2'bo }
```

Branch instructions verses jump?

Why 31? Completely arbitrary? Who makes these rules..



#### Why do we need conventions?

- Let's think about functions
  - What happens when you transfer control?
  - View of registers verses memory
- MIPS calling conventions
  - We will be using a simplified convention
  - The full convention is excessively detailed
    - All core concepts provided here
  - A **great** description can be found here
    - https://sites.cs.ucsb.edu/~kyledewey/cs64w16/documentation/calling\_convention/calling\_convention.html
- Caller: function calling another function
- Callee: function being called





# The MIPS register convention

| \$zero:      | hardwired to zero              | (register o)                                   |
|--------------|--------------------------------|------------------------------------------------|
| \$at:        | assembler temporary            | (1)                                            |
| \$vo, \$v1:  | function return values         | (2, 3)                                         |
| \$ao - \$a3: | function arguments             | (4-7)                                          |
| \$to - \$t9: | temporaries                    | (8-15, 24, 25) [Can be overwritten by callee]  |
| \$so-\$s7:   | saved                          | (16-23) [Callee must save/restore before call] |
| \$gp:        | global pointer for static data | (28)                                           |
| \$sp:        | stack pointer                  | (29)                                           |
| \$fp:        | frame pointer                  | (30)                                           |
| \$ra         | return address                 | (31)                                           |

<sup>\*26-27</sup> are kernel regs, we won't use them.



# Supporting functions: Jumps and \$ra

- \$ra: return address
  - Special register to store next instruction of caller
    - What does that mean? Tells us how to get home!
- Jump instructions help us call functions
  - jal: "jump and link"
    - Will branch to specified location AND store PC+4 in \$ra (i.e., R[31])
  - jr: "jump register"
    - Will jump to location specified at register, like \$ra!
- We can use jal & jr to get in and out of functions



# Supporting functions: arguments

- How do we get arguments to functions?
  - Use reserved registers \$ao \$a3
  - To use:
    - Caller loads values into \$ao \$a3
    - Caller immediately jumps to function
    - Callee can read \$ao \$a3, will have correct values!
    - < do something >
    - Callee jumps back to Caller using: jr \$ra
- Note: when control returns to caller, \$ao-\$a3 may have changed
  - This is the whole point of the convention



#### Supporting functions: return values

- How do we get values back from function calls?
  - \$vo \$v1 are reserved for returning values from functions
  - In callee, can load \$vo-\$vı with values
  - When control returns to caller, can trust return values are there



# Supporting functions: temporary registers

- What happens if we need more than \$a\* and \$v\*?
  - \$to \$t9 can be used
  - "All bets are off" between function calls
    - Callee assumes nothing about initial \$t\* values
    - Caller assumes nothing about values of \$t\* when control returns



### Supporting functions: saved registers

- What if you're in the middle of a computation and need a function?
  - Values in \$s\* are preserved when control returns
    - Caller uses \$\$1 then calls a function
    - Callee first saves value of \$s\* in *memory*
    - Callee does its compute
    - Callee restores \$s\* values
    - Callee returns control
    - Caller assumes control, value of \$s\* is same as before function call



### Supporting functions: saving registers

- Register values are preserved in memory using the "stack"
- Each function get a unique stack frame
  - Recall: \$sp register tracks the "top" of the stack (grows?)
  - Functions can write register values to stack, then increment \$sp
  - When one calls another, it won't look "backwards"
    - Can.. But that's why conventions are important!
  - When functions return control, they reset \$sp to where caller left off
- This is super important, why?
  - Think about \$ra



# Contrived example

Q: what happens if a function calls another function..?



compute\_f1: addi \$sp, \$sp, -12 sw \$so, 8(\$sp) Procedure prep: save all used s\* regs sw \$s1, 4(\$sp) sw \$s2, o(\$sp) add \$so, \$ao, \$a1 addi \$s1, \$a1, 1 Free to compute! sub \$s2, \$a0, \$s1 mult \$\$2, \$\$1 mflo \$vo, \$lo lw \$so, 8(\$sp) Return prep: save return value lw \$s1, 4(\$sp) restore s\* regs lw \$s2, o(\$sp) restore sp! addi \$sp, \$sp, 12 jr \$ra

Return control! (Jump)

#### Visualizing the stack "Pre-configured" Stack Memory compute\_f1: Stack \$sp when addi \$sp, \$sp, -12 compute\_fi called sw \$so, 8(\$sp) - frame Setup sw \$s1, 4(\$sp) sw \$s2, o(\$sp) Heap Static data Text <sup>-</sup>lw \$so, 8(\$sp) lw \$s1, 4(\$sp) Reserved Teardown lw \$s2, o(\$sp) addi \$sp, \$sp, 12











Q: what happens if a function calls another function..?

#### MIPS Summary

- 32b architecture
  - 32 32-bit GPRs
  - Byte addressable memory
- Load-store architecture
  - All compute use values from registers
  - Only special instructions access memory
- 32 general purpose registers
  - We will assume the simplified calling convention



#### What makes a good ISA?

- Simplicity favors regularity
  - Instruction size, instruction format, data format
  - Makes hardware implementation cleaner
- Smaller is faster
  - Fewer bit to move, write, and read per instruction
  - Register file is faster than memory
- Make the common case fast
  - Constants tend to be small, immediate field optimized for this
- Good design demands compromise
  - Special formats for important exception
  - E.g., jumping far away (as we saw)



#### Summary

- That's pretty much it for architecture in this class!
- For the remainder we'll get into microarchitecture
  - How the MIPS ISA can be implemented in hardware
  - Many state-of-the-practice performance optimizations
  - Most of architecture is microarchitectural improvements
  - ISAs rarely change (x86, ARM, MIPS)
- Next time: MIPS single cycle machine and performance metrics

