# VE527 Computer-Aided Design of Integrated Circuits Written Assignment Three

Out: Oct. 21, 2018; Due: Oct. 29, 2018; 4 Questions

## 1. (8%) Static Timing Analysis: Basics

Which of the following statements about static timing analysis are correct?

- a) All nodes on the longest delay path from source to sink will have the same worst case slack value.
- b) To find the worst paths in decreasing delay order, we can use an algorithm that is similar to maze routing by storing the partial paths in a heap, where the item with most positive slack is always on top.
- c) To find the longest path, we can simply enumerate ALL the source-to-sink paths in the delay graph. This is efficient enough since the paths will not be too many.
- d) A positive slack at a node means the node does not meet timing requirement, so it is always bad to see positive slack.
- e) Negative slack is always bad and indicates a timing problem.
- f) We may get a false longest path in static timing analysis because we ignore the logic of the circuit.

#### 2. (45%) Static Timing Analysis

Consider the small logic network shown below. There are 6 primary inputs (PIs) labeled A, B, C, D, E, F. There is 1 primary output (PO) Z. There are 11 logic gates. There are 10 internal wires that represent gate outputs/inputs, labeled: w1, w2, ..., w10. The gate delay for each inverter is 2. The gate delay for each NAND2 is 3. Ignore delay for the wires. This logic operates on a clock with a cycle time = 15.



Draw the Delay Graph for this logic network, including one source and one sink node, and appropriate edges representing all the delays. Then, calculate the arrival time (AT), the required arrival time (RAT), and the slack for each node in the graph. Is there a timing violation? Report a longest path in the graph.

## 3. (4%) Elmore Delay Analysis: Basics

Which of the following statements about Elmore delay analysis are correct?

- a) According to Elmore delay, the delay between the root node and a leaf node in an RC tree equals to the root node resistance times the downstream capacitance.
- b) Elmore delay is the most precise and accurate measure of the electrical delay through an RC network. Thus it is very popular.
- c) The capacitance of a metal wire is proportional to its width and its length.
- d) The resistance of a metal wire segment is proportional to its width and inversely proportional to its length.
- e) In a multi-point net, the Elmore delay from the root to each leaf is the same.

### 4. (43%) Elmore Delay Calculation

Consider a chip-level long interconnect wire shown in the figure below. The wire is a 4-point net: gate a drives the net; gates b, c, and d are driven by the net. The wire decomposes into 6 separate metal segments, with 3 internal nodes labeled 1, 2, and 3 in the figure. The length of each wire is labeled next to each wire.



The table below further gives the detailed dimension of each wire segment (including the width).

| Segment | Length L | Width W |
|---------|----------|---------|
| a-1     | 1200     | 1       |
| 1-b     | 800      | 0.5     |
| 1-2     | 1600     | 1       |
| 2-3     | 600      | 0.5     |
| 3-с     | 600      | 0.5     |
| 3-d     | 1000     | 0.5     |

We further assume the following electrical parameters:

- Resistance of driver gate a: 500
- Capacitance of the driven gates b, c, d:  $1 \times 10^{-7}$
- Resistance constant  $r = \frac{\rho}{H} = 0.5$
- Capacitance constant  $c = \frac{\varepsilon}{d} = 1 \times 10^{-9}$

Don't worry about the units. Do the following:

- (a) (25%) Draw the RC tree model for this wire, including the effect from driver and driven gates.
- (b) (18%) Calculate the Elmore delay from the driver to each of the driven gates, i.e., the delay from a to b, the delay from a to c, and the delay from a to d.