# Charles Hong

## charleshong3.github.io | linkedin.com/in/charleshong3

## EDUCATION

#### University of California, Berkeley

Expected May 2022

MS, Electrical Engineering and Computer Science

Berkeley, CA

• GPA: N/A

· Apple Scholar

## University of California, Berkeley

August 2017 - May 2021

BS, Electrical Engineering and Computer Science

Berkeley, CA

• GPA: 3.97/4.00

• Graduated with high honors

#### EXPERIENCE

## University of California, Berkeley

June 2020 - Present

Undergraduate/Graduate Student Researcher

Berkeley, CA

• Advised by Professor Sophia Shao

## University of California, Berkeley

August 2018 – Present

Undergraduate/Graduate Student Instructor

Berkeley, CA

• Six-time (U)GSI for CS 61A (programming fundamentals), CS 61C (computer architecture), and EECS 151 (digital design, FPGAs)

Apple

May 2021 – August 2021

Hardware Technology Intern

Cupertino, CA

• Developed CPU Emulation Flow 2.0, which enhances support for internal emulation users, increases test throughput, and reduces runtime of common queries

**NVIDIA** 

May 2020 – August 2020

System Architect Intern

Santa Clara, CA

• Applied machine learning to CPU networking workload analysis, predicting costs to within 15% accuracy

NVIDIA

May 2019 – August 2019

System Architect Intern

Santa Clara, CA

- Modeled power data of SoC use cases based on task scheduling and per-IP workload parameters
- Still in use as of following internship

#### Oski Technology

June 2018 – August 2018

Formal Verification Intern

San Jose, CA

• Verified an interconnect bridge design and prototyped Chisel FV flow

## COMMUNITY & LEADERSHIP

#### Pioneers in Engineering

September 2017 – Present

Advisor, Director of Engineering, Project Manager, Software Developer

Berkeley, CA

- Various roles helping run robotics competition for local underserved high schools
- Two years as project manager; one year as engineering director, managing 30+
- Led team that built robot simulator web app (pimulator.pierobotics.org)

## Honors

| University of California, Berkeley   Apple  Master's Scholarship in Integrated Systems                                                                                                            | 2021          |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| • Full-tuition (plus stipend) master's degree fellowship                                                                                                                                          |               |
| University of California, Berkeley   Apple<br>EECS 151 Design Award                                                                                                                               | 2019          |
| • Top 3 FPGA project teams in digital design course                                                                                                                                               |               |
| IEEE-HKN Honor Society  Member                                                                                                                                                                    | 018 – Present |
| Projects & Publications                                                                                                                                                                           |               |
| Learning a Continuous and Reconstructible Design Space for Hardware (Paper under submission 4 Applies VAE-based optimization to improve sample efficiency of accelerator architecture exploration | ,             |
| Modeling DNN Layer Performance Across Accelerators (Paper) (Poster)  • Compares accuracy and interpretability of learned models for layer schedule performance                                    | 2021          |
| Fast Thread Migration in a Heterogeneous ISA System (Poster)  • Devises a mechanism for automatic firmware-level migration of programs to appropriate heterogeneous                               | 2021 ous core |
| Enhancing Yelp Rating Predictions (Paper)  • Applies novel ensembling and multi-head approaches to improve the classification accuracy of BERT                                                    | 2021          |
| Monte Carlo Tree Search for Query Optimization  • Implements database join order optimization using Monte Carlo tree search and reinforcement learn                                               | 2020<br>ing   |
| A Chipyard Comparison of NVDLA and Gemmini (Paper)  • Integrates NVDLA into RISC-V SoC environment and compares its performance to Gemmini's                                                      | 2020          |
| Technical Skills                                                                                                                                                                                  |               |

Languages: Python, C/C++, Java, Go, RISC-V, Verilog, Chisel, HTML/CSS, JavaScript, SQL

Frameworks: CUDA, OpenMP/MPI, Spark, Ray

Developer Tools: Git, Perforce, SVN

Libraries: PyTorch, TensorFlow/Keras, NumPy, Pandas, Matplotlib

Frameworks/Applications: Vivado, JasperGold