# ELEC-311 Project 1 Combinational Circuit Analysis

Charles Pittman September 17, 2013

# 1 Objective

## First Objective

Analyze a combinational logic circuit and determine its behavior.

#### Second Objective

Objective 2 text

## 2 Discussion

The circuit being studied is shown in Figure 1. Working from right to left, the Boolean equation for the circuit can be written:  $(\overline{S} \cdot I_0 + I_1) \cdot E \cdot (I_0 + S \cdot I_1)$ . A truth table for this equation is shown in Table 2.

Figure 1: Circuit to be analyzed.

| $I_0$                 | E      | $I_1$ | S                | Z                                                                                      |
|-----------------------|--------|-------|------------------|----------------------------------------------------------------------------------------|
| 0                     | 0      | 0     | 0                | 0                                                                                      |
| $0 \\ 0$              | 0      | 0     | 1                | 0                                                                                      |
| 0                     | 0      | 1     | 1<br>0           |                                                                                        |
| 0                     | 0      | 1     | 1                | 0                                                                                      |
| 0                     | 1      | 0     | 1<br>0           | 0                                                                                      |
| 0<br>0<br>0<br>0<br>0 | 1      | 0     |                  | 0                                                                                      |
| 0                     | 1      | 1     | 1<br>0           | 0                                                                                      |
| 0                     |        | 1     | 1                | 1                                                                                      |
| 1                     | 1<br>0 | 0     | 1<br>0<br>1<br>0 | 0                                                                                      |
| 1                     | 0      | 0     | 1                | 0                                                                                      |
| 1                     | 0      | 1     | 0                | 0                                                                                      |
| 1                     | 0      | 1     |                  | 0                                                                                      |
| 1                     | 1      | 0     | 1<br>0           | 1                                                                                      |
| 1                     | 1      | 0     | 1                | 0                                                                                      |
| 1                     | 1      | 1     | 1<br>0           | 0<br>0<br>0<br>0<br>0<br>1<br>0<br>0<br>0<br>0<br>1<br>0<br>0<br>1<br>1<br>0<br>1<br>1 |
| 1                     | 1      | 1     | 1                | 1                                                                                      |

Table 1: Truth table for circuit in Figure 1

## 3 Results

# 4 Conclusions

Nullam eu ante vel est convallis dignissim. Fusce suscipit, wisi nec facilisis facilisis, est dui fermentum leo, quis tempor ligula erat quis odio. Nunc porta

vulputate tellus. Nunc rutrum turpis sed pede. Sed bibendum. Aliquam posuere. Nunc aliquet, augue nec adipiscing interdum, lacus tellus malesuada massa, quis varius mi purus non odio. Pellentesque condimentum, magna ut suscipit hendrerit, ipsum augue ornare nulla, non luctus diam neque sit amet urna. Curabitur vulputate vestibulum lorem. Fusce sagittis, libero non molestie mollis, magna orci ultrices dolor, at vulputate neque nulla lacinia eros. Sed id ligula quis est convallis tempor. Curabitur lacinia pulvinar nibh. Nam a sapien.