### Latches and Flip-Flops

# ELEC 311 Digital Logic and Circuits Dr. Ron Hayne

Images Courtesy of Cengage Learning











# Switch Debouncing



### D Latch



# Edge-Triggered D Flip-Flop



# Timing Parameters

#### **FIGURE 11-20**

Setup and Hold Times for an Edge-Triggered D Flip-Flop

© Cengage Learning 2014



# J-K and T Flip-Flops





311\_11

# J-K FF Timing Diagram

#### **FIGURE 11-24**

J-K Flip-Flop (Q Changes on the Rising Edge)

© Cengage Learning 2014



(a) J-K flip-flop

| J | K | Q | $Q^+$ |
|---|---|---|-------|
| 0 | 0 | 0 | 0     |
| 0 | 0 | 1 | 1     |
| 0 | 1 | 0 | 0     |
| 0 | 1 | 1 | 0     |
| 1 | 0 | 0 | 1     |
| 1 | 0 | 1 | 1     |
| 1 | 1 | 0 | 1     |
| 1 | 1 | 1 | 0     |
|   |   |   |       |

$$Q^+ = JQ' + K'Q$$

(b) Truth table and characteristic equation



(c) J-K flip-flop timing

# T FF Timing Diagram

#### **FIGURE 11-27**

Timing Diagram for T Flip-Flop (Falling-Edge Trigger)

© Cengage Learning 2014



(Falling-Edge Triggered)

311\_11

12

# Additional Inputs



311\_11

13

## Sequential Circuits



311\_11

14

### Summary

- Latches
  - S-R (Set-Reset)
  - D (Data)
- Flip-Flops (Edge-Triggered)
  - D (Data)
  - J-K (Set-Reset-Toggle)
  - T (Toggle)