## C and cache misses (warmup 1)

```
int array[4];
...
int even_sum = 0, odd_sum = 0;
even_sum += array[0];
odd_sum += array[1];
even_sum += array[2];
odd_sum += array[3];
```

Assume everything but array is kept in registers (and the compiler does not do anything funny).

How many data cache misses on a 1-set direct-mapped cache with 8B blocks?

### some possiblities



Q1: how do cache blocks correspond to array elements? not enough information provided!

### some possiblities

one cache block

if array[0] starts at beginning of a cache block... array split across two cache blocks

| memory access        | cache contents afterwards |
|----------------------|---------------------------|
| _                    | (empty)                   |
| read array[0] (miss) | {array[0], array[1]}      |
| read array[1] (hit)  | {array[0], array[1]}      |
| read array[2] (miss) | {array[2], array[3]}      |
| read array[3] (hit)  | {array[2], array[3]}      |

### some possiblities

one cache block

|  |  |  |  |  |  |  | *: | ** | * | arra | y[0] | array[1 | ]array[2] | ]array[3] |  | ++ | ++ |  |  |  |  |  |  |  |  |
|--|--|--|--|--|--|--|----|----|---|------|------|---------|-----------|-----------|--|----|----|--|--|--|--|--|--|--|--|
|--|--|--|--|--|--|--|----|----|---|------|------|---------|-----------|-----------|--|----|----|--|--|--|--|--|--|--|--|

if array[0] starts right in the middle of a cache block array split across three cache blocks

| memory access        | cache contents afterwards |
|----------------------|---------------------------|
|                      | (empty)                   |
| read array[0] (miss) | {****, array[0]}          |
| read array[1] (miss) | {array[1], array[2]}      |
| read array[2] (hit)  | {array[1], array[2]}      |
| read array[3] (miss) | {array[3], ++++}          |



if array[0] starts at an odd place in a cache block, need to read two cache blocks to get most array elements

| memory access                  | cache contents afterwards                           |
|--------------------------------|-----------------------------------------------------|
| _                              | (empty)                                             |
| read array[0] byte 0 (miss)    | { ****, array[0] byte 0 }                           |
| read array [0] byte 1-3 (miss) | $\{ array[0] byte 1-3, array[2], array[3] byte 0 }$ |
| read array[1] (hit)            | $\{ array[0] byte 1-3, array[2], array[3] byte 0 }$ |
| read array[2] byte 0 (hit)     | $\{ array[0] byte 1-3, array[2], array[3] byte 0 }$ |
| read array[2] byte 1-3 (miss)  | {part of array[2], array[3], $++++$ }               |
| read array[3] (hit)            | ${part of array[2], array[3], ++++}$                |

### aside: alignment

compilers and malloc/new implementations usually try align values align = make address be multiple of something

most important reason: don't cross cache block boundaries

## C and cache misses (warmup 2)

```
int array[4];
int even_sum = 0, odd_sum = 0;
even_sum += array[0];
even_sum += array[2];
odd_sum += array[1];
odd_sum += array[3];
```

Assume everything but array is kept in registers (and the compiler does not do anything funny).

Assume array[0] at beginning of cache block.

How many data cache misses on a 1-set direct-mapped cache with 8B blocks?

# C and cache misses (warmup 3)

```
int array[8];
...
int even_sum = 0, odd_sum = 0;
even_sum += array[0];
odd_sum += array[1];
even_sum += array[2];
odd_sum += array[3];
even_sum += array[4];
odd_sum += array[5];
even_sum += array[6];
odd_sum += array[7];
```

Assume everything but array is kept in registers (and the compiler does not do anything funny), and array[0] at beginning of cache block.

How many data cache misses on a **2**-set direct-mapped cache with 8B blocks?





| one cache block (index 1)   | one cache block<br>(index 0) | _        | he block<br>ex 1)    | one cache block<br>(index 0) |          |      |  |
|-----------------------------|------------------------------|----------|----------------------|------------------------------|----------|------|--|
|                             | array[0]array[1]             | array[2] | array[3]             | array[4]                     | array[5] | arra |  |
| n <del>nemolty access</del> | set 0 afterwards             |          | set 1 af             | terwards                     |          |      |  |
| _                           | (empty)                      |          |                      | (empty)                      |          |      |  |
| read array[0] (miss)        | {array[0], arra              | (empt    | (empty)              |                              |          |      |  |
| read array[1] (hit)         | {array[0], arra              | y[1]}    | (empt                | (empty)                      |          |      |  |
| read array[2] (miss)        | {array[0], arra              | {arra    | {array[2], array[3]} |                              |          |      |  |
| read array[3] (hit)         | {array[0], arra              | {arra    | {array[2], array[3]} |                              |          |      |  |
| read array[4] (miss)        | {array[4], arra              | {arra    | {array[2], array[3]} |                              |          |      |  |
| read array[5] (hit)         | {array[4], arra              | y[5]}    | {arra                | y[2], ar                     | ray[3]}  |      |  |
| read array[6] (miss)        | {array[4], arra              | {arra    | {array[6], array[7]} |                              |          |      |  |
| read array[7] (hit)         | {array[4], arra              | {arra    | {array[6], array[7]} |                              |          |      |  |









# arrays and cache misses (1)

```
int array[1024]; // 4KB array
int even_sum = 0, odd_sum = 0;
for (int i = 0; i < 1024; i += 2) {
    even_sum += array[i + 0];
    odd_sum += array[i + 1];
}</pre>
```

Assume everything but array is kept in registers (and the compiler does not do anything funny).

How many data cache misses on a 2KB direct-mapped cache with 16B cache blocks?

# arrays and cache misses (2)

```
int array[1024]; // 4KB array
int even_sum = 0, odd_sum = 0;
for (int i = 0; i < 1024; i += 2)
    even_sum += array[i + 0];
for (int i = 0; i < 1024; i += 2)
    odd_sum += array[i + 1];</pre>
```

Assume everything but array is kept in registers (and the compiler does not do anything funny).

How many data cache misses on a 2KB direct-mapped cache with 16B cache blocks?

## actual misses: BST lookups



## actual misses: matrix multiplies



## misses with skipping

```
int array1[512]; int array2[512];
...
for (int i = 0; i < 512; i += 1)
    sum += array1[i] * array2[i];
}</pre>
```

Assume everything but array1, array2 is kept in registers (and the compiler does not do anything funny).

About how many data cache misses on a 2KB direct-mapped cache with 16B cache blocks?

Hint: depends on relative placement of array1, array2

## best/worst case

```
array1[i] and array2[i] always different sets:
    2 misses every 4 i
    = distance from array1 to array2 not multiple of # sets × bytes/set
array1[i] and array2[i] same sets:
    2 misses every i
    = distance from array1 to array2 is multiple of # sets × bytes/set
```

### worst case in practice?

two rows of matrix?

often sizeof(row) bytes apart

if the row size is multiple of number of sets  $\times$  bytes per block, oops!

2-way set associative, 2 byte blocks, 2 sets

| index | valid | tag | value | valid | tag | value |
|-------|-------|-----|-------|-------|-----|-------|
| 0     | 0     |     |       | 0     |     |       |
| 1     | 0     |     |       | 0     |     |       |

multiple places to put values with same index avoid conflict misses

| index | valid | tag | value | valid | tag | value |
|-------|-------|-----|-------|-------|-----|-------|
| 0     | 0     |     | set 0 | 0     |     |       |
| 1     | 0     |     | set 1 | 0     |     |       |

| index | valid | tag  | value        | valid | tag  | value    |
|-------|-------|------|--------------|-------|------|----------|
| 0     | 0     | M/2) | , n          | 0     | M/2) | , 1      |
| 1     | 0     | — wa | y U ————<br> | 0     | — wa | y 1 ———— |

| index | valid | tag | value | valid | tag | value |
|-------|-------|-----|-------|-------|-----|-------|
| 0     | 0     |     |       | 0     |     |       |
| 1     | 0     |     |       | 0     |     |       |

$$m=8$$
 bit addresses  $S=2=2^s$  sets  $s=1$  (set) index bits

$$B=2=2^b$$
 byte block size  $b=1$  (block) offset bits  $t=m-(s+b)=6$  tag bits

| index | l | _      | value                  | valid | tag | value |
|-------|---|--------|------------------------|-------|-----|-------|
| 0     | 1 | 000000 | mem[0x00]<br>mem[0x01] | 0     |     |       |
| 1     | 0 |        |                        | 0     |     |       |

| address | result |      |      |
|---------|--------|------|------|
| 000000  | 00     | (00) | miss |
| 000000  | 01     | (01) |      |
| 011000  | 11     | (63) |      |
| 011000  | 01     | (61) |      |
| 011000  | 10     | (62) |      |
| 000000  | 00     | (00) |      |
| 011001  | 00     | (64) |      |

| index | valid | tag    | value                  | valid | tag | value |
|-------|-------|--------|------------------------|-------|-----|-------|
| 0     | 1     | 000000 | mem[0x00]<br>mem[0x01] | 0     |     |       |
| 1     | 0     |        |                        | 0     |     |       |

| address (hex)               | result |
|-----------------------------|--------|
| 00000000 (00)               | miss   |
| 00000001 (01)               | hit    |
| 01100011 (63)               |        |
| 01100001 (61)               |        |
| 0110001 <mark>0</mark> (62) |        |
| 0000000 (00)                |        |
| 01100100 (64)               |        |

| index | valid | tag    | value                  | valid | tag | value |
|-------|-------|--------|------------------------|-------|-----|-------|
| 0     | 1     | 000000 | mem[0x00]<br>mem[0x01] | 0     |     |       |
| U     | _     | 000000 | mem[0x01]              | 0     |     |       |
| 1     | 1     | 011000 | mem[0x62]<br>mem[0x63] | 0     |     |       |
|       | 1     | 011000 | mem[0x63]              | 0     |     |       |

| address (hex) | result |
|---------------|--------|
| 0000000 (00)  | miss   |
| 00000001 (01) | hit    |
| 01100011 (63) | miss   |
| 01100001 (61) |        |
| 01100010 (62) |        |
| 0000000 (00)  |        |
| 01100100 (64) |        |

| index | valid | tag    | value                  | valid | tag    | value               |
|-------|-------|--------|------------------------|-------|--------|---------------------|
| Θ     | 1     | 000000 | mem[0x00]<br>mem[0x01] | 1     | 011000 | mem[0x60] mem[0x61] |
| O     |       | 000000 | mem[0x01]              | 1     | 011000 | mem[0x61]           |
| 1     | 1     | 011000 | mem[0x62]<br>mem[0x63] | 0     |        |                     |
| 1     | Т     | 011000 | mem[0x63]              | 0     |        |                     |

| address | (he | ex)  | result |
|---------|-----|------|--------|
| 000000  | 00  | (00) | miss   |
| 000000  | 01  | (01) | hit    |
| 011000  | 11  | (63) | miss   |
| 011000  | 01  | (61) | miss   |
| 011000  | 10  | (62) |        |
| 000000  | 00  | (00) |        |
| 011001  | 00  | (64) |        |

| index | valid | tag    | value                  | valid | tag    | value               |
|-------|-------|--------|------------------------|-------|--------|---------------------|
| 0     | 1     | 000000 | mem[0x00]<br>mem[0x01] | 1     | 011000 | mem[0x60] mem[0x61] |
| U     |       | 000000 | mem[0x01]              |       | 011000 | mem[0x61]           |
| 1     | 1     | 011000 | mem[0x62]<br>mem[0x63] | 0     |        |                     |
| 1     | Т     | 011000 | mem[0x63]              | 0     |        |                     |

| address (hex) | result |
|---------------|--------|
| 0000000 (00)  | miss   |
| 00000001 (01) | hit    |
| 01100011 (63) | miss   |
| 01100001 (61) | miss   |
| 01100010 (62) | hit    |
| 0000000 (00)  |        |
| 01100100 (64) |        |

| index | valid | tag    | value                  | valid | tag    | value               |
|-------|-------|--------|------------------------|-------|--------|---------------------|
| 0     | 1     | 000000 | mem[0x00]<br>mem[0x01] | 1     | 011000 | mem[0x60] mem[0x61] |
| U     |       | 000000 | mem[0x01]   1          | -     | 011000 | mem[0x61]           |
| 1     | 1     | 011000 | mem[0x62]<br>mem[0x63] | 0     |        |                     |
| 1     | Т     | 011000 | mem[0x63]              | 0     |        |                     |

| address (h | ıex) | result |
|------------|------|--------|
| 0000000    | (00) | miss   |
| 00000001   | (01) | hit    |
| 01100011   | (63) | miss   |
| 01100001   | (61) | miss   |
| 01100016   | (62) | hit    |
| 0000000    | (00) | hit    |
| 01100100   | (64) |        |

| index | valid | tag    | value                  | valid | tag    | value                  |
|-------|-------|--------|------------------------|-------|--------|------------------------|
| 0     | 1     | 000000 | mem[0x00]<br>mem[0x01] | 1     | 011000 | mem[0x60]<br>mem[0x61] |
| O     |       | 000000 | mem[0x01]              |       | 011000 | mem[0x61]              |
| 1     | 1     | 011000 | mem[0x62]<br>mem[0x63] | 0     |        |                        |
| _     | 1     | 011000 | mem[0x63]              | 0     |        |                        |

| address (hex) | result                               |
|---------------|--------------------------------------|
| 0000000 (00)  | miss                                 |
| 00000001 (01) | hit                                  |
| 01100011 (63) | miss                                 |
| 01100001 (61) | mire                                 |
| 01100010 (62) | hit needs to replace block in set 0! |
| 0000000 (00)  | hit                                  |
| 01100100 (64) | miss                                 |

| index | valid | tag    | value     | valid | tag    | value     |
|-------|-------|--------|-----------|-------|--------|-----------|
| 0     | 1     | 000000 | mem[0x00] | 1     | 011000 | mem[0x60] |
|       |       |        | mem[0x01] |       |        | mem[0x61] |
| 1     | 1     | 011000 | mem[0x62] | 0     |        |           |
|       |       |        | mem[0x63] |       |        |           |

| address | result |      |      |
|---------|--------|------|------|
| 000000  | 00     | (00) | miss |
| 000000  | 01     | (01) | hit  |
| 011000  | 11     | (63) | miss |
| 011000  | 01     | (61) | miss |
| 011000  | 10     | (62) | hit  |
| 000000  | 00     | (00) | hit  |
| 011001  | 00     | (64) | miss |

## cache operation (associative)



# cache operation (associative)



# cache operation (associative)



#### associative lookup possibilities

none of the blocks for the index are valid

none of the valid blocks for the index match the tag something else is stored there

one of the blocks for the index is valid and matches the tag

#### associativity terminology

direct-mapped — one block per set

 $E ext{-way set associative} - E ext{ blocks per set}$   $E ext{ ways in the cache}$ 

fully associative — one set total (everything in one set)

# **Tag-Index-Offset formulas**

| moct formatas                     |
|-----------------------------------|
| memory addreses bits              |
| number of blocks per set ("ways") |
| number of sets                    |
| (set) index bits                  |
| block size                        |
| (block) offset bits               |
| tag bits                          |
| cache size (excluding metadata)   |
|                                   |

#### Tag-Index-Offset exercise

```
m memory addreses bits (Y86-64: 64)
E number of blocks per set ("ways")
```

$$S=2^s$$
 number of sets  $s$  (set) index bits

$$B=2^b$$
 block size

$$t = m - (s + b)$$
 tag bits

$$C = B \times S \times E$$
 cache size (excluding metadata)

#### My desktop:

L1 Data Cache: 32 KB, 8 blocks/set, 64 byte blocks

L2 Cache: 256 KB, 4 blocks/set, 64 byte blocks

L3 Cache: 8 MB, 16 blocks/set, 64 byte blocks

Divide the address 0x34567 into tag, index, offset for each cache.

| quantity           | value for L1                   |
|--------------------|--------------------------------|
| block size (given) | B=64Byte                       |
|                    | $B=2^b$ (b: block offset bits) |

| quantity           | value for L1                   |
|--------------------|--------------------------------|
| block size (given) | B = 64Byte                     |
|                    | $B=2^b$ (b: block offset bits) |
| block offset bits  | b = 6                          |

| quantity           | value for L1                     |
|--------------------|----------------------------------|
| block size (given) | B=64Byte                         |
|                    | $B=2^b$ (b: block offset bits)   |
| block offset bits  | b = 6                            |
| blocks/set (given) | E=8                              |
| cache size (given) | $C = 32KB = E \times B \times S$ |

| quantity           | value for L1                                    |
|--------------------|-------------------------------------------------|
| block size (given) | B=64Byte                                        |
|                    | $B=2^b$ (b: block offset bits)                  |
| block offset bits  | b = 6                                           |
| blocks/set (given) | E=8                                             |
| cache size (given) | $C = 32KB = E \times B \times S$                |
|                    | $S = \frac{C}{B \times E} $ (S: number of sets) |

| quantity           | value for L1                                            |
|--------------------|---------------------------------------------------------|
| block size (given) | B=64Byte                                                |
|                    | $B=2^b$ (b: block offset bits)                          |
| block offset bits  | b = 6                                                   |
| blocks/set (given) | E = 8                                                   |
| cache size (given) | $C = 32KB = E \times B \times S$                        |
|                    | $S = \frac{C}{B \times E}$ (S: number of sets)          |
| number of sets     | $S = \frac{32 \text{KB}}{64 \text{Byte} \times 8} = 64$ |

| quantity           | value for L1                                                     |
|--------------------|------------------------------------------------------------------|
| block size (given) | B=64Byte                                                         |
|                    | $B=2^b$ (b: block offset bits)                                   |
| block offset bits  | b = 6                                                            |
| blocks/set (given) | E=8                                                              |
| cache size (given) | $C = 32KB = E \times B \times S$                                 |
|                    | $S = \frac{C}{B \times E} $ (S: number of sets)                  |
| number of sets     | $S = \frac{32\overline{\text{KB}}}{64\text{Byte} \times 8} = 64$ |
|                    | $S=2^s$ (s: set index bits)                                      |
| set index bits     | $s = \log_2(64) = 6$                                             |

#### T-I-O results

|                   | L1 | L2      | L3   |
|-------------------|----|---------|------|
| sets              | 64 | 1024    | 8192 |
| block offset bits | 6  | 6       | 6    |
| set index bits    | 6  | 10      | 13   |
| tag bits          |    | (the re | st)  |

```
L1 L2 L3
block offset bits 6 6
                      6
set index bits 6 10 13
tag bits
                (the rest)
0x34567:
                 0100
                        0101
```

bits 0-5 (all offsets): 100111 = 0x27

```
L1 L2 L3
block offset bits 6 6
                       6
set index bits 6 10 13
tag bits
                (the rest)
0x34567:
                        0101
                  0100
bits 0-5 (all offsets): 100111 = 0x27
```

```
L1 L2 L3
block offset bits 6 6
                         6
set index bits 6 10 13
tag bits
                  (the rest)
0x34567:
                    0100
                           0101
                                  0110
bits 0-5 (all offsets): 100111 = 0x27
L1:
    bits 6-11 (L1 set): 01 \ 0101 = 0 \times 15
    bits 12- (L1 tag): 0x34
```

```
L1 L2 L3
block offset bits 6 6
                         6
set index bits 6 10 13
tag bits
                  (the rest)
0x34567:
                    0100
                           0101
bits 0-5 (all offsets): 100111 = 0x27
L1:
    bits 6-11 (L1 set): 01 \ 0101 = 0 \times 15
    bits 12- (L1 tag): 0x34
```

```
11 12 13
block offset bits 6 6
                         6
set index bits 6 10 13
tag bits
                  (the rest)
0x34567:
                    0100
                           0101
                                   0110
bits 0-5 (all offsets): 100111 = 0x27
L2:
    bits 6-15 (set for L2): 01 \ 0001 \ 0101 = 0 \times 115
    bits 16-: 0x3
```

```
11 12 13
block offset bits 6 6
                         6
set index bits 6 10 13
tag bits
                  (the rest)
0x34567:
                   0100
                           0101
bits 0-5 (all offsets): 100111 = 0x27
L2:
    bits 6-15 (set for L2): 01 0001 0101 = 0 \times 115
    bits 16-: 0x3
```

29

```
11 12 13
block offset bits 6 6
                       6
set index bits 6 10 13
tag bits
                (the rest)
0x34567:
                  0100
                         0101
bits 0-5 (all offsets): 100111 = 0x27
L3:
```

bits 6-18 (set for L3): 0 1101 0001 0101 =  $0 \times D15$  bits 18-:  $0 \times 0$ 

# actual misses: BST lookups



# actual misses: matrix multiplies



# C and cache misses (warmup 4)

```
int array[8];
int even sum = 0, odd sum = 0;
even sum += array[0];
even_sum += array[2];
even_sum += array[4];
even sum += array[6];
odd_sum += array[1];
odd_sum += array[3];
odd_sum += array[5];
odd sum += array[7];
```

Assume everything but array is kept in registers (and the compiler does not do anything funny).

How many data cache misses on a **2**-set direct-mapped cache with 8B blocks?

#### exercise solution

|         | one cache block (index 1) | one cache block<br>(index 0) |                      |                      |                      |           |          |          |                   |
|---------|---------------------------|------------------------------|----------------------|----------------------|----------------------|-----------|----------|----------|-------------------|
|         |                           | array[0]                     | array[1]             | array[2]             | ar                   | ray[3]    | array[4] | array[5] | arra <sub>!</sub> |
| memor   | ry access                 | set 0 after                  | wards                |                      |                      | set 1 aft | terwards |          |                   |
| _       |                           | (empty)                      |                      |                      |                      | (empty)   |          |          |                   |
| read ar | ray[0] (miss)             | {array[                      | y[1]}                |                      | (empty)              |           |          |          |                   |
| read ar | ray[2] (miss)             | {array[                      | y[1]}                |                      | {array[2], array[3]} |           |          |          |                   |
| read ar | ray[4] (miss)             | {array[4                     | y[5]}                |                      | {array[2], array[3]} |           |          |          |                   |
| read ar | ray[6] (miss)             | {array[4                     | 4], arra             | y[5]}                |                      | {array    | /[6], ar | ray[7]}  |                   |
| read ar | ray[1] (miss)             | {array[                      | $\{array[6], array[$ |                      | ray[7]}              |           |          |          |                   |
| read ar | ray[3] (miss)             | {array[                      | y[1]}                |                      | {array               | /[2], ar  | ray[3]}  |          |                   |
| read ar | ray[5] (miss)             | {array[4                     | y[5]}                | {array[2], array[3]} |                      |           | ray[3]}  |          |                   |
| read ar | ray[7] (miss)             | {array[4                     | 4], arra             | y[5]}                |                      | {array    | /[6], ar | ray[7]}  |                   |

#### exercise solution



#### exercise solution



# arrays and cache misses (2)

```
int array[1024]; // 4KB array
int even_sum = 0, odd_sum = 0;
for (int i = 0; i < 1024; i += 2)
    even_sum += array[i + 0];
for (int i = 0; i < 1024; i += 2)
    odd_sum += array[i + 1];</pre>
```

Assume everything but array is kept in registers (and the compiler does not do anything funny).

How many data cache misses on a 2KB direct-mapped cache with 16B cache blocks? Would a set-associtiave cache be better?

# replacement policies

2-way set associative, 2 byte blocks, 2 sets

|                                                           |       | -      |                |                |       |        |                        |
|-----------------------------------------------------------|-------|--------|----------------|----------------|-------|--------|------------------------|
| index                                                     | valid | tag    | va             | lue            | valid | tag    | value                  |
| 0                                                         | 1     | 000000 | mem[0<br>mem[0 | 0x00]<br>0x01] | 1     | 011000 | mem[0x60]<br>mem[0x61] |
| 1                                                         | 1     | 011000 | mem[0          | x62]<br>x63]   | 0     |        |                        |
| address (hex) result  how to decide where to insert 0x64? |       |        |                |                |       |        |                        |
| ىم 000                                                    | TOOC  |        | πι             |                |       |        |                        |
| 01100                                                     | 9011  | (63) I | miss           |                |       |        |                        |
| 01100                                                     | 9001  | (61) I | miss           |                |       |        |                        |
| 01100                                                     | 9010  | (62) I | nit            |                |       |        |                        |
| 00000                                                     | 9000  | (00) I | nit            | 7              |       |        |                        |
| 01100                                                     | 2100  | (64)   | miss           |                |       |        |                        |

# replacement policies

2-way set associative, 2 byte blocks, 2 sets

| index | valid | tag    | value                  | valid | tag    | value                  | LRU |
|-------|-------|--------|------------------------|-------|--------|------------------------|-----|
| 0     | 1     | 000000 | mem[0x00]<br>mem[0x01] | 1     | 011000 | mem[0x60]<br>mem[0x61] | 1   |
| 1     | 1     | 011000 | mem[0x62]<br>mem[0x63] | 0     |        |                        | 1   |

| address (hex) | result  |                                        |
|---------------|---------|----------------------------------------|
| 00000000 (00) | mi trac | ck which block was read least recently |
| 00000001 (01) | hit     | lated on every access                  |
| 01100011 (63) | mi upc  | lated on every access                  |
| 01100001 (61) | miss    |                                        |
| 01100010 (62) | hit     |                                        |
| 00000000 (00) | hit     |                                        |
| 01100100 (64) | miss    |                                        |

#### example replacement policies

```
least recently used
     take advantage of temporal locality
     at least \lceil \log_2(E!) \rceil bits per set for E-way cache
           (need to store order of all blocks)
approximations of least recently used
     implementing least recently used is expensive
     really just need "avoid recently used" — much faster/simpler
     good approximations: E to 2E bits
first-in. first-out
     counter per set — where to replace next
```

```
(pseudo-)random
no extra information!
actually works pretty well in practice
```

option 1: write-through





option 1: write-through



option 2: write-back





option 2: write-back





38

# writeback policy

changed value!

2-way set associative, 4 byte blocks, 2 sets

| index | valid | tag    | value                  | dirty | valid | tag    | value                 | dirty | LRU |
|-------|-------|--------|------------------------|-------|-------|--------|-----------------------|-------|-----|
| 0     | 1     | 000000 | mem[0x00]<br>mem[0x01] | 0     | 1     | 011000 | mem[0x60]* mem[0x61]* |       | 1   |
| 1     | 1     | 011000 | mem[0x62]<br>mem[0x63] | 0     | 0     |        |                       |       | 0   |

1 = dirty (different than memory) needs to be written if evicted

#### allocate on write?

processor writes less than whole cache block

block not yet in cache

two options:

#### write-allocate

fetch rest of cache block, replace written part (then follow write-through or write-back policy)

#### write-no-allocate

don't use cache at all (send write to memory *instead*) guess: not read soon?

2-way set associative, LRU, writeback

| index | valid | tag | value                  | dirty | valid | tag | value                  | dirty | LRU |
|-------|-------|-----|------------------------|-------|-------|-----|------------------------|-------|-----|
| 0     | 1     |     | mem[0x00]<br>mem[0x01] | 0     | 1     |     | mem[0x60]<br>mem[0x61] |       | 1   |
| 1     | 1     |     | mem[0x62]<br>mem[0x63] |       | 0     |     |                        |       | 0   |

writing 0xFF into address 0x04? index 0, tag 000001

2-way set associative, LRU, writeback

| index | valid | tag | value                  | dirty | valid | tag    | value                  | dirty      | LRU |
|-------|-------|-----|------------------------|-------|-------|--------|------------------------|------------|-----|
| 0     | 1     |     | mem[0x00]<br>mem[0x01] | 0     | 1     | 011000 | mem[0x60]<br>mem[0x61] | * <b>1</b> | 1   |
| 1     | 1     |     | mem[0x62]<br>mem[0x63] | 0     | 0     |        |                        |            | 0   |

writing 0xFF into address 0x04?

index 0, tag 000001

step 1: find least recently used block

2-way set associative, LRU, writeback

| index | valid | tag | value                  | dirty | valid | tag | value                  | dirty | LRU |
|-------|-------|-----|------------------------|-------|-------|-----|------------------------|-------|-----|
| 0     | 1     |     | mem[0x00]<br>mem[0x01] | 0     | 1     |     | mem[0x60]<br>mem[0x61] |       | 1   |
| 1     | 1     |     | mem[0x62]<br>mem[0x63] | 0     | 0     |     |                        |       | 0   |

writing 0xFF into address 0x04?

index 0, tag 000001

step 1: find least recently used block

step 2: possibly writeback old block

2-way set associative, LRU, writeback

| index | valid | tag | value                  | dirty | valid | tag    | value             | dirty | LRU |
|-------|-------|-----|------------------------|-------|-------|--------|-------------------|-------|-----|
| 0     | 1     |     | mem[0x00]<br>mem[0x01] | 0     | 1     | 000001 | 0xFF<br>mem[0x05] | 1     | 0   |
| 1     | 1     |     | mem[0x62]<br>mem[0x63] | 0     | 0     |        |                   |       | 0   |

writing 0xFF into address 0x04?

index 0, tag 000001

step 1: find least recently used block

step 2: possibly writeback old block

step 3a: read in new block – to get mem[0x05]

step 3b: update LRU information

2-way set associative, LRU, writeback

| index | valid | tag    | value                  | dirty | valid | tag    | value                  | dirty      | LRU |
|-------|-------|--------|------------------------|-------|-------|--------|------------------------|------------|-----|
| 0     | 1     | 000000 | mem[0x00]<br>mem[0x01] | 0     | 1     | 011000 | mem[0x60]<br>mem[0x61] | * <b>1</b> | 1   |
| 1     | 1     | 011000 | mem[0x62]<br>mem[0x63] | 0     | 0     |        |                        |            | 0   |

writing 0xFF into address 0x04?

step 1: is it in cache yet?

step 2: no, just send it to memory

## exercise (1)

2-way set associative, LRU, write-allocate, writeback

| index | valid | tag    | value                  | dirty | valid | tag    | value                  | dirty | LRU |
|-------|-------|--------|------------------------|-------|-------|--------|------------------------|-------|-----|
| 0     | 1     | 001100 | mem[0x30]<br>mem[0x31] | 0     | 1     | 010000 | mem[0x40]<br>mem[0x41] | * 1   | 0   |
| 1     | 1     | 011000 | mem[0x62]<br>mem[0x63] | 0     | 1     | 001100 | mem[0x32]<br>mem[0x33] | * 1   | 1   |

for each of the following accesses, performed alone, would it require (a) reading a value from memory (or next level of cache) and (b) writing a value to the memory (or next level of cache)?

writing 1 byte to 0x33 reading 1 byte from 0x52 reading 1 byte from 0x50

## exercise (1, solution)

2-way set associative, LRU, write-allocate, writeback

| index | valid | tag    | value                  | dirty | valid | tag    | value                    | dirty          | LRU |
|-------|-------|--------|------------------------|-------|-------|--------|--------------------------|----------------|-----|
| 0     | 1     | 001100 | mem[0x30]<br>mem[0x31] | 0     | 1     | 010000 | mem[0x40]* mem[0x41]*    | 1              | 0   |
| 1     | 1     | 011000 | mem[0x62]<br>mem[0x63] | 0     | 1     | 001100 | mem[0x32]*<br>mem[0x33]* | <del>1</del> 0 | 1   |

writing 1 byte to 0x33: (set 1, offset 1) no read or write

reading 1 byte from 0x52:

reading 1 byte from 0x50:

## exercise (1, solution)

2-way set associative, LRU, write-allocate, writeback

| index | valid | tag    | value                  | dirty | valid | tag    | value                  | dirty | LRU |
|-------|-------|--------|------------------------|-------|-------|--------|------------------------|-------|-----|
| 0     | 1     | 001100 | mem[0x30]<br>mem[0x31] | 0     | 1     | 010000 | mem[0x40]* mem[0x41]*  | 1     | 0   |
| 1     | 1     | 011000 | mem[0x62]<br>mem[0x63] | 0     | 1     | 001100 | mem[0x50]<br>mem[0x51] | 01    | 1   |

writing 1 byte to 0x33: (set 1, offset 1) no read or write

reading 1 byte from 0x52: (set 1, offset 0) write back 0x32-0x33; read 0x52-0x53

reading 1 byte from 0x50:

## exercise (1, solution)

2-way set associative, LRU, write-allocate, writeback

| index | valid | tag    | value                  | dirty | valid | tag    | value                 | dirty | LRU |
|-------|-------|--------|------------------------|-------|-------|--------|-----------------------|-------|-----|
| 0     | 1     | 001100 | mem[0x30]<br>mem[0x31] | 0     | 1     | 010000 | mem[0x40]* mem[0x41]* | 1     | 0   |
| 1     | 1     | 011000 | mem[0x62]<br>mem[0x63] | 0     | 1     | 001100 | mem[0x32]* mem[0x33]* | 1     | 1   |

writing 1 byte to 0x33: (set 1, offset 1) no read or write

reading 1 byte from 0x52: (set 1, offset 0) **write** back 0x32-0x33; **read** 0x52-0x53

reading 1 byte from 0x50: (set 0, offset 0) replace 0x30-0x31 (no write back); **read** 0x50-0x51

# exercise (2)

2-way set associative, LRU, write-no-allocate, write-through

| index | valid | tag    | value                  | valid | tag    | value                  | LRU |
|-------|-------|--------|------------------------|-------|--------|------------------------|-----|
| 0     | 1     | 001100 | mem[0x30]<br>mem[0x31] | 1     | 010000 | mem[0x40]<br>mem[0x41] | 0   |
| 1     | 1     | 011000 | mem[0x62]<br>mem[0x63] | 1     | 001100 | mem[0x32]<br>mem[0x33] | 1   |

for each of the following accesses, performed alone, would it require (a) reading a value from memory and (b) writing a value to the memory?

writing 1 byte to 0x33 reading 1 byte from 0x52 reading 1 byte from 0x50

## exercise (2, solution)

2-way set associative, LRU, write-no-allocate, write-through

| index | valid | tag    | value                  | valid | tag    | value                  | LRU            |
|-------|-------|--------|------------------------|-------|--------|------------------------|----------------|
| 0     | 1     | 001100 | mem[0x30]<br>mem[0x31] | 1     | 010000 | mem[0x40]<br>mem[0x41] | 0              |
| 1     | 1     | 011000 | mem[0x62]<br>mem[0x63] | 1     | 001100 | mem[0x32]<br>mem[0x33] | <del>1</del> 0 |

writing 1 byte to 0x33: (set 1, offset 1) write-through 0x33 modification

reading 1 byte from 0x52:

reading 1 byte from 0x50:

## exercise (2, solution)

2-way set associative, LRU, write-no-allocate, write-through

| index | valid | tag    | value                  | valid | tag    | value                  | LRU            |
|-------|-------|--------|------------------------|-------|--------|------------------------|----------------|
| 0     | 1     | 001100 | mem[0x50]<br>mem[0x51] | 1     | 010000 | mem[0x40]<br>mem[0x41] | 01             |
| 1     | 1     | 011000 | mem[0x62]<br>mem[0x63] | 1     | 001100 | mem[0x52]<br>mem[0x53] | <del>1</del> 0 |

writing 1 byte to 0x33: (set 1, offset 1) write-through 0x33 modification

reading 1 byte from 0x52: (set 1, offset 0) replace 0x32-0x33; **read** 0x52-0x53

reading 1 byte from 0x50:

## exercise (2, solution)

2-way set associative, LRU, write-no-allocate, write-through

| index | valid | tag    | value                  | valid | tag    | value                  | LRU |
|-------|-------|--------|------------------------|-------|--------|------------------------|-----|
| 0     | 1     | 001100 | mem[0x30]<br>mem[0x31] | 1     | 010000 | mem[0x40]<br>mem[0x41] | 0   |
| 1     | 1     | 011000 | mem[0x62]<br>mem[0x63] | 1     | 001100 | mem[0x32]<br>mem[0x33] | 1   |

writing 1 byte to 0x33: (set 1, offset 1) write-through 0x33 modification

reading 1 byte from 0x52: (set 1, offset 0) replace 0x32-0x33; **read** 0x52-0x53

reading 1 byte from 0x50: (set 0, offset 0) replace 0x30-0x31; read 0x50-0x51

#### fast writes



write appears to complete immediately when placed in buffer memory can be much slower

#### cache miss types

common to categorize misses: roughly "cause" of miss assuming cache block size fixed

compulsory (or cold) — first time accessing something adding more sets or blocks/set wouldn't change

conflict — sets aren't big/flexible enough a fully-associtive (1-set) cache of the same size would have done better

capacity — cache was not big enough

#### making any cache look bad

- 1. access enough blocks, to fill the cache
- 2. access an additional block, replacing something
- 3. access last block replaced
- 4. access last block replaced
- 5. access last block replaced

...

but — typical real programs have locality

#### cache optimizations

```
(assuming typical locality + keeping cache size constant if possible...)
                        miss rate hit time miss penalty
increase cache size
                        better
                                   worse
increase associativity
                        better
                                             worse?
                                   worse
increase block size
                        depends
                                   worse
                                              worse
add secondary cache
                                              better
write-allocate
                        better
writeback
LRU replacement
                        better
                                              worse?
prefetching
                        better
 prefetching = guess what program will use, access in advance
         average time = hit time + miss rate \times miss penalty
```

## cache optimizations by miss type

| (assuming other listed | parameters rem | nain constant) |              |
|------------------------|----------------|----------------|--------------|
|                        | capacity       | conflict       | compulsory   |
| increase cache size    | fewer misses   | fewer misses   | _            |
| increase associativity | _              | fewer misses   | _            |
| increase block size    | more misses?   | more misses?   | fewer misses |
|                        |                |                |              |
| LRU replacement        | _              | fewer misses   | _            |
| prefetching            | _              | _              | fewer misses |

#### cache accesses and multi-level PTs

four-level page tables — five cache accesses per program memory access

L1 cache hits — typically a couple cycles each?

so add 8 cycles to each program memory access?

not acceptable

#### program memory active sets



0xFFFF FFFF FFFF

0xFFFF 8000 0000 0000

0x7F...

small areas of memory active at a time one or two pages in each area?

0x0000 0000 0040 0000

#### page table entries and locality

page table entries have excellent temporal locality

typically one or two pages of the stack active

typically one or two pages of code active

typically one or two pages of heap/globals active

each page contains whole functions, arrays, stack frames, etc.

#### page table entries and locality

page table entries have excellent temporal locality

typically one or two pages of the stack active

typically one or two pages of code active

typically one or two pages of heap/globals active

each page contains whole functions, arrays, stack frames, etc.

needed page table entries are very small

caled a **TLB** (translation lookaside buffer)

very small cache of page table entries

| L1 cache                    | TLB                            |
|-----------------------------|--------------------------------|
| physical addresses          | virtual page numbers           |
| bytes from memory           | page table entries             |
| tens of bytes per block     | one page table entry per block |
| usually thousands of blocks | usually tens of entries        |

caled a **TLB** (translation lookaside buffer)

very small cache of page table entries

| L1 cache                |                                                          | TLB                            |  |
|-------------------------|----------------------------------------------------------|--------------------------------|--|
| physical addresses      |                                                          | virtual page numbers           |  |
| bytes from memory       |                                                          | page table entries             |  |
| tens of bytes per block |                                                          | one page hable entry per block |  |
| usually thou            | sands of blocks                                          | usually te is of entries       |  |
| j                       | only caches the page table lookup itself                 |                                |  |
|                         | (generally) just entries from the last-level page tables |                                |  |

caled a TLB (translation lookaside buffer)

very small cache of page table entries

| L1 cache                    | TLB                            |
|-----------------------------|--------------------------------|
| physical addresses          | virtual page numbers           |
| bytes from memory           | page table entries             |
| tens of bytes per block     | one page table entry per block |
| usually thousands of blocks | usually tens of entries        |

not much spatial locality between page table entries (they're used for kilobytes of data already)

(and if spatial locality, maybe use larger page size?)

caled a **TLB** (translation lookaside buffer)

very small cache of page table entries

| L1 cache                    | TLB                            |
|-----------------------------|--------------------------------|
| physical addresses          | virtual page numbers           |
| bytes from memory           | page table entries             |
| tens of bytes per block     | one page table entry per block |
| usually thousands of blocks | usually tens of entries        |
|                             |                                |

few active page table entries at a time enables highly associative cache designs

#### TLB and multi-level page tables

TLB caches valid last-level page table entries

doesn't matter which last-level page table

means TLB output can be used directly to form address

## TLB and two-level lookup



## TLB and two-level lookup













# address splitting for TLBs (1)

```
my desktop:
```

4KB ( $2^{12}$  byte) pages; 48-bit virtual address

64-entry, 4-way L1 data TLB

TLB index bits?

TLB tag bits?

# address splitting for TLBs (1)

my desktop:

4KB ( $2^{12}$  byte) pages; 48-bit virtual address

64-entry, 4-way L1 data TLB

```
TLB index bits? 64/4 = 16 \text{ sets} - 4 \text{ bits}
```

TLB tag bits?

48-12=36 bit virtual page number — 36-4=32 bit TLB tag

# address splitting for TLBs (2)

my desktop:

4KB ( $2^{12}$  byte) pages; 48-bit virtual address

1536-entry  $(3 \cdot 2^9)$ , 12-way L2 TLB

TLB index bits?

TLB tag bits?

# address splitting for TLBs (2)

```
my desktop:
```

```
4KB (2^{12} byte) pages; 48-bit virtual address
```

1536-entry  $(3 \cdot 2^9)$ , 12-way L2 TLB

```
TLB index bits?
```

$$1536/12 = 128 \text{ sets} - 7 \text{ bits}$$

#### TLB tag bits?

$$48-12=36$$
 bit virtual page number —  $36-7=29$  bit TLB tag

# exercise: TLB access pattern (setup)

4-entry, 2-way TLB, LRU replacement policy, initially empty

4096 byte pages

how many index bits?

TLB index of virtual address 0x12345?

#### exercise: TLB access pattern

4-entry, 2-way TLB, LRU replacement policy, initially empty

4096 byte pages

| type  | virtual    | physical |
|-------|------------|----------|
| read  | 0x440030   | 0x554030 |
| write | 0x440034   | 0x554034 |
| read  | 0x7FFFE008 | 0x556008 |
| read  | 0x7FFFE000 | 0x556000 |
| read  | 0x7FFFDFF8 | 0x5F8FF8 |
| read  | 0x664080   | 0x5F9080 |
| read  | 0x440038   | 0x554038 |
| write | 0x7FFFDFF0 | 0x5F8FF0 |
|       |            |          |

which are TLB hits? which are TLB misses? final contents of TLB?

64

#### exercise: TLB access pattern

4-entry, 2-way TLB, LRU replacement policy, initially empty

4096 byte pages

| , J   | 1.00       |          |        |                          |         |  |  |
|-------|------------|----------|--------|--------------------------|---------|--|--|
|       |            |          |        | VPNs of PTEs held in TLB |         |  |  |
| type  | virtual    | physical | result | set 0                    | set 1   |  |  |
| read  | 0x440030   | 0x554030 | miss   | 0×440                    |         |  |  |
| write | 0x440034   | 0x554034 | hit    | 0×440                    |         |  |  |
| read  | 0x7FFFE008 | 0x556008 | miss   | 0×440                    |         |  |  |
| read  | 0x7FFFE000 | 0x556000 | hit    | 0x440, 0x7FFFE           |         |  |  |
| read  | 0x7FFFDFF8 | 0x5F8FF8 | miss   | 0x440, 0x7FFFE           | 0x7FFFD |  |  |
| read  | 0x664080   | 0x5F9080 | miss   | 0x664, 0x7FFFE           | 0x7FFFD |  |  |
| read  | 0x440038   | 0x554038 | miss   | 0x664, 0x440             | 0x7FFFD |  |  |
| write | 0x7FFFDFF0 | 0x5F8FF0 | hit    | 0x664, 0x440             | 0x7FFFD |  |  |

which are TLB hits? which are TLB misses? final contents of TLB?

### exercise: TLB access pattern

4-entry, 2-way TLB, LRU replacement policy, initially empty

4096 byte pages

|       | )     | -   | 0      |                     |      |               |        |         |     |      |
|-------|-------|-----|--------|---------------------|------|---------------|--------|---------|-----|------|
|       | set   |     |        |                     |      |               |        | I       |     |      |
| type  | idx   | V   | tag    |                     |      | physical page | write? | kernel? |     | LRU? |
| read  |       | 1   | 0x0022 | <b>9</b> (0×440 ≫ 1 | .)   | 0x554         | 1      | 0       | ••• | no   |
| writ  | 0     | 1   | 0x0033 | 2 (0×00664 ≫        | 1)   | 0x5F9         | 1      | 0       | ••• | yes  |
| read  |       |     |        |                     |      |               |        |         |     |      |
| read  | 1     | 1   | 0x3FFF | $F$ (0x7FFFD $\gg$  | 1)   | 0x5F8         | 1      | 0       | ••• | no   |
| read  | Т     | 0   |        |                     |      |               | _      | _       | ••• | yes  |
| read  |       |     |        |                     |      |               |        |         |     |      |
| read  | 0     | ×44 | 0038   | 0x554038            | miss | 0x664, 0x440  | 0x7F   | FFD     |     |      |
| write | ല  0: | x7F | FFDFF0 | 0x5F8FF0            | hit  | 0x664. 0x440  | 0×7F   | FFD     |     |      |

which are TLB hits? which are TLB misses? final contents of TLB?

### changing page tables

what happens to TLB when page table base pointer is changed? e.g. context switch

most entries in TLB refer to things from wrong process oops — read from the wrong process's stack?

### changing page tables

what happens to TLB when page table base pointer is changed? e.g. context switch

most entries in TLB refer to things from wrong process oops — read from the wrong process's stack?

option 1: invalidate all TLB entries side effect on "change page table base register" instruction

### changing page tables

what happens to TLB when page table base pointer is changed? e.g. context switch

most entries in TLB refer to things from wrong process oops — read from the wrong process's stack?

option 1: invalidate all TLB entries side effect on "change page table base register" instruction

option 2: TLB entries contain process ID set by OS (special register) checked by TLB in addition to TLB tag, valid bit

## editing page tables

what happens to TLB when OS changes a page table entry?

most common choice: has to be handled in software

## editing page tables

what happens to TLB when OS changes a page table entry?

most common choice: has to be handled in software

invalid to valid — nothing needed

TLB doesn't contain invalid entries

MMU will check memory again

valid to invalid — OS needs to tell processor to invalidate it special instruction (x86: invlpg)

valid to other valid — OS needs to tell processor to invalidate it

#### inclusive versus exclusive

L2 inclusive of L1 everything in L1 cache duplicated in L2 adding to L1 also adds to L2



#### L2 exclusive of L1

L2 contains different data than L1 adding to L1 must remove from L2 probably evicting from L1 adds to L2 L2 cache



#### inclusive versus exclusive



#### inclusive versus exclusive

#### L2 inclusive of L1

everything in L1 cache duplicated in L2 adding to L1 also adds to L2

#### L2 cache

exclusive policy: avoid duplicated data sometimes called *victim cache* (contains cache eviction victims)

makes less sense with multicore

#### L2 exclusive of L1

L2 contains different data than L1 adding to L1 must remove from L2 probably evicting from L1 adds to L2 L2 cache





## **Tag-Index-Offset formulas (direct-mapped)**

(formulas derivable from prior slides)

$$S = 2^s$$

number of sets

(set) index bits

block size

 $B = 2^{b}$ 

(block) offset bits

m

memory addreses bits

t = m - (s + b) tag bits

 $C = B \times S$  cache size (if direct-mapped)

## **Tag-Index-Offset formulas (direct-mapped)**

(formulas derivable from prior slides)

$$S = 2^s$$

number of sets

(set) index bits

 $B = 2^{b}$ 

block size

(block) offset bits

m

memory addreses bits

t = m - (s + b) tag bits

 $C = B \times S$  cache size (if direct-mapped)