## changelog

4 Feb 2025: use x instead of s for extra SIB register bit in REX prefix

## x86 instruction encoding

x86-64 encoding is quite complicated reason we don't teach it in CS 2130

mostly complicated because of history

#### the 8086

- 1979 Intel processor
- 4 general purpose 16-bit registers: AX, BX, CX, DX
- 4 special 16-bit registers: SI, DI, BP, SP

## 8086 instruction encoding: simple

```
special cases: 1-byte instructions:
    anything with no arguments
    push ax, push bx, push cx, ...(dedicated opcodes)
    pop ax, ...
```

## 8086 instruction encoding: two-arg

1-byte opcode

```
sometimes ModRM byte:
    2-bit "mod" and
    3-bit register number (source or dest, depends on opcode) and
    3-bit "r/m" (register or memory)
"mod" + "r/m" specify one of:
    %reg (mod = 11)
     (%bx/%bp, %si/%di)
     (%bx/%si/%di)
    offset(%bx/%bp/,%si/%di) (8- or 16-byte offset)
```

non-intuitive table

#### 16-bit ModRM table

| Effective Address                                                                                                                                                            | Mod | R/M                                                  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------------------------------------------------|
| [BX+SI]<br>BX+DI]<br>BP+SI]<br>[BP+DI]<br>[SI]<br>Odi<br>disp16 <sup>2</sup><br>[BX]                                                                                         | 00  | 000<br>001<br>010<br>011<br>100<br>101<br>110<br>111 |
| (BX+S1)+disp8³<br>(BX+D1)+disp8<br>(BP+S1)+disp8<br>(BP+D1)+disp8<br>(S1)+disp8<br>(D1)+disp8<br>(BP)+disp8<br>(BX)+disp8<br>(BX)+disp8                                      | 01  | 000<br>001<br>010<br>011<br>100<br>101<br>110<br>111 |
| (BX+S1)+disp16<br>(BX+D1)+disp16<br>(BP+D1)+disp16<br>(BP+D1)+disp16<br>(S1)+disp16<br>(D1)+disp16<br>(BP)+disp16<br>(BX)+disp16                                             | 10  | 000<br>001<br>010<br>011<br>100<br>101<br>110<br>111 |
| EAX/AX/AL/MM0/XMM0<br>ECX/CX/CL/MM1/XMM1<br>EDX/DX/DL/MM2/XMM2<br>EBX/BX/BL/MM3/XMM3<br>ESP/SP/AL/MM3/XMM4<br>EBP/BP/CL/MM5/XMM5<br>ESI/SI/DL/MM6/XMM6<br>EDI/DI/BL/MM7/XMM7 | 11  | 000<br>001<br>010<br>011<br>100<br>101<br>110<br>111 |

#### 16-bit ModRM table

| Effective Address                                                                                                                                                            | Mod | R/M                                                  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------------------------------------------------|
| [BX+SI]<br>[BX+DI]<br>[BP+DI]<br>[BP+DI]<br>[SI]<br>[DI]<br>(disp16 <sup>2</sup><br>[BX]                                                                                     | 00  | 000<br>001<br>010<br>011<br>100<br>101<br>110<br>111 |
| [BX+SI]+disp8<br>[BX+DI]+disp8<br>BP+DI]+disp8<br>BP+DI]+disp8<br>SI]+disp8<br>DI]+disp8<br>BP+disp8<br>BP+disp8<br>BX}+disp8                                                | 01  | 000<br>001<br>010<br>011<br>100<br>101<br>110<br>111 |
| [BX+SI]+disp16<br>[BX+DI]+disp16<br>[BP+SI]+disp16<br>[BP+DI]+disp16<br>[SI]+disp16<br>[DI]+disp16<br>[BP]+disp16<br>[BX]+disp16                                             | 10  | 000<br>001<br>010<br>011<br>100<br>101<br>110<br>111 |
| EAX/AX/AL/MMD/XMM0<br>ECX/CX/CL/MM1/XMM1<br>EDX/DX/DL/MM2/XMM2<br>EBX/BX/BL/MM3/XMM3<br>EBX/SP/ALMM3/XMM4<br>EBY/SP/CL/MM5/XMM5<br>ESI/SI/DH/XMM/GXMM6<br>EDI/DI/BH/MM7/XMM7 | 11  | 000<br>001<br>010<br>011<br>100<br>101<br>110<br>111 |

```
e.g. add %bl, %cl
(Intel syntax: add CL, BL)
Intel manual:
02 /r: ADD r8 (dest), r/m8
/r means ModRm byte with reg set to reg#
 \mathsf{opcode} = \mathtt{0x02} \; \mathsf{ModRM} \; \mathsf{byte} =
 11 (mod) / 001 (reg: %cl) / 011 (r/m: %bl)
 final encoding: 02 cb
```

#### 8086 evolution

Intel 8086 — 1979, 16-bit registers

Intel (80)386 — 1986, 32-bit registers

AMD K8 — 2003, 64-bit registers

#### x86 modes

x86 has multiple *modes* 

maintains compatiblity

e.g.: modern x86 processor can work like 8086 called "real mode"

different mode for 32-bit/64-bit

same basic encoding; some sizes change

#### 32-bit ModRM table

| r8(r)<br>r16(r)<br>r32(r)<br>mm(/r)<br>xmm(/r)<br>(In decimal) /digit (Opcode)<br>(In binary) REG =                                                                        |     |                                               |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------------------------------------------|
| Effective Address                                                                                                                                                          | Mod | R/M                                           |
| [EAX]<br>[ECX]<br>[EDX]<br>[EBX]<br>(EBX]<br>(disp3)2 <sup>2</sup><br>[ESI]<br>[EDI]                                                                                       | 00  | 000<br>001<br>010<br>011<br>100<br>101<br>110 |
| [EAX]+disp8 <sup>3</sup><br>[ECX]+disp8<br>[EDX]+disp8<br>[EBX]+disp8<br>[EBX]+disp8<br>[EBP]+disp8<br>[EBP]+disp8<br>[ESI]+disp8                                          | 01  | 000<br>001<br>010<br>011<br>100<br>101<br>110 |
| [EAX]+disp32<br>[ECX]+disp32<br>[EDX]+disp32<br>[EBX]+disp32<br>[-I]-I+disp32<br>[EBP]+disp32<br>[ESI]+disp32<br>[EOI]+disp32                                              | 10  | 000<br>001<br>010<br>011<br>100<br>101<br>110 |
| EAX/AX/AL/MM0/XMM0<br>ECX/CX/CU/MM/XMM1<br>EDX/DX/DU/MM2/XMM2<br>EBX/BX/BL/MM3/XMM3<br>ESP/SP/AH/M4/XMM4<br>EBP/BP/CH/MM5/XMM5<br>ESI/SU/DH/MM5/XMM6<br>EDI/DU/BH/MM7/XMM7 | 11  | 000<br>001<br>010<br>011<br>100<br>101<br>110 |

#### 32-bit ModRM table



general pattern for 32-bit x86 register numbering: AX = 0, CX, DX, BX, SP, BP, SI, DI = 7

not all registers treated equally to make space for special types of addressing:

(base + index \* scale, constant address)

8086 addressing modes made registers different

32-bit mode got rid of this (mostly)

problem: not enough spare bits in ModRM byte

solution: if "r/m" bits = 100 (4, normally ESP), extra "SIB" byte:

- 2 bit scale: 00 is 1, 01 is 2, 10 is 4, 11 is 8
- 3 bit index: index register number
- 3 bit base: base register number

(%baseReg,%indexReg,scale)

8086 addressing modes made registers different

32-bit mode got rid of this (mostly)

problem: not enough spare bits in ModRM byte

solution: if "r/m" bits = 100 (4, normally ESP), extra "SIB" byte:

- 2 bit *scale*: 00 is 1, 01 is 2, 10 is 4, 11 is 8
- 3 bit index: index register number
- 3 bit base: base register number

(%baseReg,%indexReg,scale)

8086 addressing modes made registers different

32-bit mode got rid of this (mostly)

problem: not enough spare bits in ModRM byte

solution: if "r/m" bits = 100 (4, normally ESP), extra "SIB" byte:

- 2 bit scale: 00 is 1, 01 is 2, 10 is 4, 11 is 8
- 3 bit *index*: index register number
- 3 bit base: base register number

(%baseReg, %indexReg, scale)

8086 addressing modes made registers different

32-bit mode got rid of this (mostly)

problem: not enough spare bits in ModRM byte

solution: if "r/m" bits = 100 (4, normally ESP), extra "SIB" byte:

- 2 bit scale: 00 is 1, 01 is 2, 10 is 4, 11 is 8
- 3 bit index: index register number
- 3 bit *base*: base register number

(%baseReg, %indexReg, scale)

#### intel manual: SIB table

Table 2-3. 32-Bit Addressing Forms with the SIB Byte

| Table 2 3. 32 bit Addressing Forms with the Sib Byte                              |    |                                                      |                                              |                                              |                                              |                                              |                                              |                                              |                                              |                                              |
|-----------------------------------------------------------------------------------|----|------------------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|
| r32<br>(In decimal) Base =<br>(In binary) Base =                                  |    |                                                      | EAX<br>0<br>000                              | ECX<br>1<br>001                              | EDX<br>2<br>010                              | EBX<br>3<br>011                              | ESP<br>4<br>100                              | [*]<br>5<br>101                              | ESI<br>6<br>110                              | EDI<br>7<br>111                              |
| Scaled Index                                                                      | SS | Index                                                | Value of SIB Byte (in Hexadecimal)           |                                              |                                              |                                              |                                              |                                              |                                              |                                              |
| [EAX] [ECX] [EDX] [EBX] none [EBP] [ESI] [EDI]                                    | 00 | 000<br>001<br>010<br>011<br>100<br>101<br>110<br>111 | 00<br>08<br>10<br>18<br>20<br>28<br>30<br>38 | 01<br>09<br>11<br>19<br>21<br>29<br>31<br>39 | 02<br>0A<br>12<br>1A<br>22<br>2A<br>32<br>3A | 03<br>0B<br>13<br>1B<br>23<br>2B<br>33<br>3B | 04<br>0C<br>14<br>1C<br>24<br>2C<br>34<br>3C | 05<br>0D<br>15<br>1D<br>25<br>2D<br>35<br>3D | 06<br>0E<br>16<br>1E<br>26<br>2E<br>36<br>3E | 07<br>0F<br>17<br>1F<br>27<br>2F<br>37<br>3F |
| [EAX*2]<br>[ECX*2]<br>[EDX*2]<br>[EBX*2]<br>none<br>[EBP*2]<br>[ESI*2]<br>[EDI*2] | 01 | 000<br>001<br>010<br>011<br>100<br>101<br>110        | 40<br>48<br>50<br>58<br>60<br>68<br>70<br>78 | 41<br>49<br>51<br>59<br>61<br>69<br>71<br>79 | 42<br>4A<br>52<br>5A<br>62<br>6A<br>72<br>7A | 43<br>4B<br>53<br>5B<br>63<br>6B<br>73<br>7B | 44<br>4C<br>54<br>5C<br>64<br>6C<br>74<br>7C | 45<br>4D<br>55<br>5D<br>65<br>6D<br>75<br>7D | 46<br>4E<br>56<br>5E<br>66<br>6E<br>76<br>7E | 47<br>4F<br>57<br>5F<br>67<br>6F<br>77<br>7F |
| [EAX*4]<br>[ECX*4]<br>[EDX*4]<br>[EBX*4]<br>none<br>[EBP*4]<br>[ESI*4]<br>[EDI*4] | 10 | 000<br>001<br>010<br>011<br>100<br>101<br>110        | 80<br>88<br>90<br>98<br>A0<br>A8<br>B0<br>B8 | 81<br>89<br>91<br>99<br>A1<br>A9<br>B1<br>B9 | 82<br>8A<br>92<br>9A<br>A2<br>AA<br>B2<br>BA | 83<br>8B<br>93<br>9B<br>A3<br>AB<br>B3<br>BB | 84<br>8C<br>94<br>9C<br>A4<br>AC<br>B4<br>BC | 85<br>8D<br>95<br>9D<br>A5<br>AD<br>85<br>BD | 86<br>8E<br>96<br>9E<br>A6<br>AE<br>B6<br>BE | 87<br>8F<br>97<br>9F<br>A7<br>AF<br>B7<br>BF |
| [EAX*8]<br>[ECX*8]<br>[EDX*8]<br>[EBX*8]<br>none<br>[EBP*8]<br>[ESI*8]<br>[EDI*8] | 11 | 000<br>001<br>010<br>011<br>100<br>101<br>110<br>111 | CO<br>C8<br>DO<br>D8<br>E0<br>E8<br>FO<br>F8 | C1<br>C9<br>D1<br>D9<br>E1<br>E9<br>F1<br>F9 | C2<br>CA<br>D2<br>DA<br>E2<br>EA<br>F2<br>FA | C3<br>CB<br>D3<br>DB<br>E3<br>EB<br>F3<br>FB | C4<br>CC<br>D4<br>DC<br>E4<br>EC<br>F4<br>FC | C5<br>CD<br>D5<br>DD<br>E5<br>ED<br>F5<br>FD | C6<br>CE<br>D6<br>DE<br>E6<br>E6<br>F6<br>F6 | C7<br>CF<br>D7<br>DF<br>E7<br>EF<br>F7       |

#### NOTES

# basic 32-bit encoding

```
opcode | Mod | Reg/Opcode | R/M | SIB byte | displacement | immediate
```

dashed: not always present

opcodes: 1-3 bytes

some 5-bit opcodes, with 3-bit register field

(alternate view: 8-bit opcode with fixed register)

sometimes Reg part of ModRM used as add'tl part of opcode

displacement, immediate: 1, 2, or 4 bytes

or, rarely, 8 bytes

#### exercise 1

opcode mod reg/opcode r/m scale / idx / base displacement immediate

rB(r) r1b(r) r32(r) mm(r) (m decima) /digit (Opcode) (in binary) REG =

| Effective Address                                                                                                            | Mod | R/M                                                  |
|------------------------------------------------------------------------------------------------------------------------------|-----|------------------------------------------------------|
| [EAX]<br>[ECX]<br>[EDX]<br>[EBX]<br>[disp32 <sup>2</sup><br>[ESI]<br>[ED]                                                    | 00  | 000<br>001<br>010<br>011<br>100<br>101<br>110<br>111 |
| [EAX]+disp8³<br>[ECX]+disp8<br>[EDX]+disp8<br>[EBX]+disp8<br>[-1]]+disp8<br>[EBP]+disp8<br>[ESI]+disp8<br>[EDI]+disp8        | 01  | 000<br>001<br>010<br>011<br>100<br>101<br>110<br>111 |
| [EAX]+disp32<br>[ECX]+disp32<br>[EDX]+disp32<br>[EBX]+disp32<br>[EBP]+disp32<br>[EBP]+disp32<br>[ESI]+disp32<br>[EDI]+disp32 | 10  | 000<br>001<br>010<br>011<br>100<br>101<br>110<br>111 |
| EAX/AX/AL/MMO/XMMO<br>ECX/CX/CL/MM/XMM1<br>EDX/DX/DL/MM2/XMM2<br>EDX/BX/BL/MM3/XMM3<br>ESD/SD/AH/MM4/XMM4                    | 11  | 000<br>001<br>010<br>011                             |

BTS—Bit Test and Set

| RIZ—BIT Test and Set |                 |           |                |                     |                                        |  |  |
|----------------------|-----------------|-----------|----------------|---------------------|----------------------------------------|--|--|
| Opcode               | Instruction     | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                            |  |  |
| OF AB /r             | BTS r/m16, r16  | MR        | Valid          | Valid               | Store selected bit in CF flag and set. |  |  |
| OF AB /r             | BTS r/m32, r32  | MR        | Valid          | Valid               | Store selected bit in CF flag and set. |  |  |
| REX.W + OF AB /r     | BTS r/m64, r64  | MR        | Valid          | N.E.                | Store selected bit in CF flag and set. |  |  |
| OF BA /5 ib          | BTS r/m16, imm8 | MI        | Valid          | Valid               | Store selected bit in CF flag and set. |  |  |
| OF BA /5 ib          | BTS r/m32, imm8 | MI        | Valid          | Valid               | Store selected bit in CF flag and set. |  |  |
| REX.W + OF BA /5 ib  | BTS r/m64, imm8 | МІ        | Valid          | N.E.                | Store selected bit in CF flag and set. |  |  |

Instruction Operand Encoding

| moderation operating |                  |                             |    |           |  |  |
|----------------------|------------------|-----------------------------|----|-----------|--|--|
| Op/En                | Operand 1        | erand 1 Operand 2 Operand 3 |    | Operand 4 |  |  |
| MR                   | ModRM:r/m (r, w) | ModRM:reg (r)               | NA | NA        |  |  |
| MI                   | ModRM:r/m (r, w) | imm8                        | NA | NA        |  |  |

exercise: encode btsl \$7, 4(%rax)
(Intel syntax: BTS DWORD PTR[RAX+4], 7)

#### what about 64-bit?

adds 8 more registers — more bits for reg #? didn't change encoding for existing instructions, so...

instruction prefix "REX"

32-bit x86 already had many prefixes

also selects 64-bit version of instruction

# **REX** prefix

REX prefix byte



16

# 64-bit REX exercise (1)

```
add %eax, %ecx (Intel: ADD ecx, eax)
    01 (opcode) c1 (MOD: 11 / REG: 000 (eax) / RM: 001 (ecx))
exercise 2a: add %eax, %r10d (Intel: ADD r9d, eax) =
777
    REX prefix + 01 + MOD-REG-R/M byte
REX prefix:
    0100
    w (is 64-bit values?)
    r (extra bit for Reg field)
    s (extra bit for SIB index reg)
    b (extra bit for R/M or SIB base field)
```

# 64-bit REX exercise (2)

```
add %eax, %ecx (Intel: ADD ecx, eax) 01 (opcode) c1 (MOD: 11 / REG: 000 (eax) / RM: 001 (ecx)) exercise 2b: add %rax, %rcx (Intel: ADD rcx, rax) = ??? REX prefix + 01 + MOD-REG-R/M byte
```

```
REX prefix:

0100
w (is 64-bit values?)
r (extra bit for Reg field)
s (extra bit for SIB index reg)
b (extra bit for R/M or SIB base field)
```

## overall encoding



- 1. The REX prefix is optional, but if used must be immediately before the opcode; see Section 2.2.1. "REX Prefixes" for additional information.
- 2. For VEX encoding information, see Section 2.3, "Intel® Advanced Vector Extensions (Intel® AVX)".
- 3. Some rare instructions can take an 8B immediate or 8B displacement.

## instruction prefixes

```
REX (64-bit and/or extra register bits)
```

VEX (SSE/AVX instructions; other new instrs.)

operand/address-size change (64/32 to 16 or vice-versa)

LOCK — synchronization between processors

REPNE/REPNZ/REP/REPE/REPZ — turns instruction into loop segment overrides

```
pushq %rax encoded as 50
5-bit opcode 01010 plus 3-bit register number 000

| 50+rd | PUSH r64 |
```

```
pushq %r13 encoded as 41 55
41: REX prefix 0010 (constant), w:0, r:0, s:0, b:1
w = 0 because push is never 32-bit in 64-bit mode
55: 5-bit opcode 01010; 3-bit reg \# 101
4-bit reg \# 1101 = 13
```

addl 0x12345678(%rax,%rbx,2), %ecx

03: opcode — add r/m32 into r32

```
03 /r ADD r32, r/m32 RM RM ModRM:reg (r, w) ModRM:r/m (r)
```

- 8c: ModRM: mod = 10; reg = 001, r/m: 100 reg = 001 = %ecx (table) SIB byte + 32-bit displacement (table)
- 58: SIB: scale = 01, index = 011, base = 000 index 011 = %rbx; base 000 = %rax;
- 78 56 32 12: 32-bit constant 0x12345678

```
addq 0x12345678(%r10,%r11,2), %rax
```

- 4b: REX prefix 0100+w:1, r:0, s:1, b:1
- 03: opcode add r/m64 to r64 (with REX.w)
- 84: ModRM: mod = 10; reg = 000, r/m: 100 reg = 0000 = %rax SIB byte + 32-bit displacement (table)
- 5a: SIB: scale = 01, index = 011, base = 010 with REX: index = 1011 (11), base = 1010 (10)
- 78 56 32 12: 32-bit constant 0x12345678

```
addq 0x12345678(%r10,%r11,2), %rax
```

- 4b: REX prefix 0100+w:1, r:0, s:1, b:1
- 03: opcode add r/m64 to r64 (with REX.w)
- 84: ModRM: mod = 10; reg = 000, r/m: 100 reg = 0000 = %rax SIB byte + 32-bit displacement (table)
- 5a: SIB: scale = 01, index = 011, base = 010 with REX: index = 1011 (11), base = 1010 (10)
- 78 56 32 12: 32-bit constant 0x12345678

```
addq 0x12345678(%r10,%r11,2), %rax
```

- 4b: REX prefix 0100+w:1, r:0, s:1, b:1
- 03: opcode add r/m64 to r64 (with REX.w)
  - 84: ModRM: mod = 10; reg = 000, r/m: 100 reg = 0000 = %rax SIB byte + 32-bit displacement (table)
- 5a: SIB: scale = 01, index = 011, base = 010 with REX: index = 1011 (11), base = 1010 (10)
- 78 56 32 12: 32-bit constant 0x12345678

```
addq 0x12345678(%r10,%r11,2), %rax
```

- 4b: REX prefix 0100+w:1, r:0, s:1, b:1
- 03: opcode add r/m64 to r64 (with REX.w)
- 84: ModRM: mod = 10; reg = 000, r/m: 100 reg = 0000 = %rax SIB byte + 32-bit displacement (table)
- 5a: SIB: scale = 01, index = 011, base = 010 with REX: index = 1011 (11), base = 1010 (10)
- 78 56 32 12: 32-bit constant 0x12345678

```
addq 0x12345678(%r10,%r11,2), %rax
```

- 4b: REX prefix 0100+w:1, r:0, s:1, b:1
- 03: opcode add r/m64 to r64 (with REX.w)
- 84: ModRM: mod = 10; reg = 000, r/m: 100 reg = 0000 = %rax SIB byte + 32-bit displacement (table)
- 5a: SIB: scale = 01, index = 011, base = 010 with REX: index = 1011 (11), base =  $\frac{1}{2}$ 010 (10)
- 78 56 32 12: 32-bit constant 0x12345678

```
movq %fs:0x10,%r13
```

- 64: FS segment override
- 48: REX: w: 1 (64-bit), r: 1, s: 0, b: 0
- 8b: opcode for MOV memory to register
- 2c: ModRM: mod = 00, reg = 101, r/m: 100 with REX: reg = 1101 [%r12]; r/m = 100 (SIB follows)
- 25: SIB: scale = 00; index = (0) 100; base = (0) 101 no register/no register in table
- 10 00 00 00: 4-byte constant 0x10

```
movq %fs:0x10,%r13
```

- 64: FS segment override
- 48: REX: w: 1 (64-bit), r: 1, s: 0, b: 0
- 8b: opcode for MOV memory to register
- 2c: ModRM: mod = 00, reg = 101, r/m: 100 with REX: reg =  $\frac{1}{101}$  [%r12]; r/m = 100 (SIB follows)
- 25: SIB: scale = 00; index = (0)100; base = (0)101 no register/no register in table
- 10 00 00 00: 4-byte constant 0x10

```
movq %fs:0x10,%r13
```

- 64: FS segment override
- 48: REX: w: 1 (64-bit), r: 1, s: 0, b: 0
- 8b: opcode for MOV memory to register
- 2c: ModRM: mod = 00, reg = 101, r/m: 100 with REX: reg = 1101 [%r12]; r/m = 100 (SIB follows)
- 25: SIB: scale = 00; index = ( $^{\circ}$ ) 100; base = ( $^{\circ}$ ) 101 no register/no register in table
- 10 00 00 00: 4-byte constant 0x10

```
movq %fs:0x10,%r13
```

- 64: FS segment override
- 48: REX: w: 1 (64-bit), r: 1, s: 0, b: 0
- 8b: opcode for MOV memory to register
- 2c: ModRM: mod = 00, reg = 101, r/m: 100 with REX: reg = 1101 [%r12]; r/m = 100 (SIB follows)
- 25: SIB: scale = 00; index = (0)100; base = (0)101 no register/no register in table
- 10 00 00 00: 4-byte constant 0x10

## x86-64 impossibilities

```
illegal: movq 0x12345678ab(%rax), %rax
    maximum 32-bit displacement
    movg 0x12345678ab, %rax okay
         extra mov opcode for %rax only
illegal: movg $0x12345678ab, %rbx
    maximum 32-bit constant
    movg $0x12345678ab, %rax okav
illegal: pushl %eax
    no 32-bit push/pop in 64-bit mode
    but 16-bit allowed (operand size prefix byte 66)
illegal: movq (%rax, %rsp), %rax
    cannot use %rsp as index register
    movg (%rsp, %rax), %rax okay
```

#### position dependence

Intel NASM: jmp [REL label]

how to know which? — check manual

```
two ways of encoding addresses in x86-64 assembly:
     address in little endian (typically 32-bits — limit on executable size)
     difference between address and %rip (next instruction address)
```

```
movb label, %al
                                 8a 04 25 label's addr (32 bit)
Intel: mov AL, [label]
imp *label
                                 ff 24 25 label's addr (32 bit)
Intel: imp [label]
```

movb label(%rip), %al 8a 05 %rip - label's addr (32 bit) Intel NASM: mov AL, [REL label] imp \*label(%rip) e9 %rip - label's addr (32 bit)

## position-independence: which to use?

suppose we're inserting "evil" code at changing addresses in executable's memory

which of the following do we want absolute encoding for? (i.e. which would absolute encoding be easier than relative)

- A. address of a jump from evil code to function at fixed loc in executable
- B. address of a jump in a loop in the "evil" code
- C. address of a string in the "evil" code
- D. address of a string in the executable