#### 1.

what backside power delivery is:

Aims to separate power and I/O wiring, shifting power lines to the back of the wafer.

## how it works:

In the chip manufacturing process using PowerVia backside power delivery technology, all complex logic layers and signal lines are first constructed. Then, the wafer is flipped, and the power supply network is built above the logic layers.

### what advantages it has:

Address the connectivity bottlenecks in area scaling, improve transistor performance, and reduce its power consumption. It can also eliminate potential interference between data and power lines while increasing the logic transistor density.

#### what difficulties it has to overcome:

Creating a backside power delivery is very different from traditional front-side power supply methods. Each wafer's fabrication begins with the most complex M0 transistor layer, using cutting-edge manufacturing tools like EUV scanners. Then, chip manufacturers build less complex transistor layers on top of the first layer and gradually increase in size while connecting all layers and powering all transistors as needed, such that the physical I/O and power lines appear massive, and each generation of new products becomes more expensive.



參考資料: <u>Intel Details PowerVia Backside Power Delivery Technology | Tom's Hardware (tomshardware.com)</u>

# 多家。温 的502016. 番赞三

2 (d)



(b) Y= ABB. C+5 = (A'EB). (C+5) = (A'B+ AB). (C+5)





$$A = V_{DD}$$
  $B = V_{OO} - V_{EN}$   
 $C = V_{DD} - V_{EN}$ 

$$A = V_{DD} - V_{AM}$$

$$B = V_{DD} - V_{AM}$$

$$C = V_{DD} - V_{AM}$$

$$D = V_{DD} - 2V_{AM}$$

$$\frac{336}{252} = \frac{1 - \sqrt{k}}{0.8 - \sqrt{k}} \Rightarrow \sqrt{k} = 0.2$$

$$\frac{252}{168} = \frac{0.8 - \sqrt{k}}{0.6 - \sqrt{k}} \Rightarrow \sqrt{4} = 0.2$$

$$\frac{336}{168} = \frac{0.8 - \sqrt{k}}{0.6 - \sqrt{k}} \Rightarrow \sqrt{4} = 0.2$$

$$\frac{336}{168} = \frac{1 - \sqrt{k}}{0.6 - \sqrt{k}} \Rightarrow \sqrt{4} = 0.2$$

(6)

着 A=O B=O = from, mitston-gate NMO) is on. シー(=O No bud zero.

葡 A=0 -8=1 AMPI 3 on on -1=1 -no bad one.

着A=1. B=0, コンYangmission-gate pmos is on ローに). no bad one

A=1-B=1 . A MINI on => T=0 - NO bad zero

in no any bad zero or bad one on this circuit