# COMPUTER SYSTEMS AND ORGANIZATION Adders

**Daniel Graham** 



**ENGINEERING** 

## **REVIEW**



#### **ENDIANNESS**



#### **EXAM QUESTION FALL 2018**

Question 13 [2 pt]: If the 32-bit number 0x12345678 is stored in little-endian at address 0x20, what is the value of the byte at address 0x22? Answer in hexadecimal.

Question 14 [2 pt]: If you read the bytes [fe, dc] as an unsigned bigendian 16-bit number, what is that number? Answer in hexadecimal.

Answer:

Answer:

#### **EXAM QUESTION FALL 2018**

Question 13 [2 pt]: If the 32-bit number 0x12345678 is stored in little-endian at address 0x20, what is the value of the byte at address 0x22? Answer in hexadecimal.

Question 14 [2 pt]: If you read the bytes [fe, dc] as an unsigned bigendian 16-bit number, what is that number? Answer in hexadecimal.

Answer:

0x34

Answer:

**Oxfedc** 



# **EXAM QUESTIONS FALL 2019**

Suppose an array of two 32-bit values ([0xabcdef01, 0x7645231]) is stored at address 0x200. What byte is stored at address 0x204? Answer in hexadecimal.

Question 13 [2 pt]: (see above) Assume little-endian storage.

Question 14 [1 pt]: (see above) Assume big-endian storage.

Remember to draw a picture of how arrays are stored in memory.

(Remember to group second number into bytes)

Answer:

#### **EXAM QUESTIONS FALL 2019**

Suppose an array of two 32-bit values ([0xabcdef01, 0x7645231]) is stored at address 0x200. What byte is stored at address 0x204? Answer in hexadecimal.

Question 13 [2 pt]: (see above) Assume little-endian storage.

Question 14 [1 pt]: (see above) Assume big-endian storage.

Answer:

0x31

Answer:

0x07



#### **CONVERSION**

No quite 0.1

#### **EXAM QUESTION**

CS 2130 Exam 1, Spring 2023

Page 5 of 6

UVA computing id:

#### **Page 5: Floating Point and Bitwise Operations**

8. [9 points] Write the following binary number as an 8-bit floating point number assuming a 4-bit exponent value.

+0.00001110011

Answer

#### **EXAM QUESTION**

CS 2130 Exam 1, Spring 2023

Page 5 of 6

UVA computing id:

#### **Page 5: Floating Point and Bitwise Operations**

8. [9 points] Write the following binary number as an 8-bit floating point number assuming a 4-bit exponent value.

+0.00001110011

Answer

0 0010 110

# **TODAY'S LECTURE**





- 1. Revisit our Goals
- 2. Build a Half Adder
- 3. Build a Full Adder
- 4. Build a Ripple Carry Adder

## THE IDEA



#### **4-BIT ADDER**



Great now let's build it with gates.

#### **ADDING**



Let start by building a half adder something that just adds two bits.

Let's build a truth table.

| Α | В | A + B | C.out |
|---|---|-------|-------|
| 0 | 0 | 0     | 0     |
| 0 | 1 | 1     | 0     |
| 1 | 0 | 1     | 0     |
| 1 | 1 | 0     | 1     |

We can implement
A + B with an XOR gate
And the C.out (Carry out)
With an AND gate

#### **ADDING**



Let start by building a half adder something that just adds two bits.

Let's build a truth table.

| Α | В | A + B | C.out |
|---|---|-------|-------|
| 0 | 0 | 0     | 0     |
| 0 | 1 | 1     | 0     |
| 1 | 0 | 1     | 0     |
| 1 | 1 | 0     | 1     |

We can implement
A + B with an XOR gate
And the C.out (Carry out)
With an AND gate



#### **ADDING**

We can implement
A + B with an XOR gate
And the C.out (Carry out)
With an AND gate



#### Half Adder



| Α | В | C <sub>out</sub> | S |
|---|---|------------------|---|
| 0 | 0 | 0                | 0 |
| 0 | 1 | 0                | 1 |
| 1 | 0 | 0                | 1 |
| 1 | 1 | 1                | 0 |

$$S = A \oplus B$$
  
 $C_{out} = AB$ 

← Carries

1111

0111

+ 1011

1110

#### Half Adder



| Α | В | $C_{\text{out}}$ | S |
|---|---|------------------|---|
| 0 | 0 | 0                | 0 |
| 0 | 1 | 0                | 1 |
| 1 | 0 | 0                | 1 |
| 1 | 1 | 1                | 0 |

$$S = A \oplus B$$
  
 $C_{out} = AB$ 

# Full Adder



| $C_{in}$ | Α | В | C <sub>out</sub> | S |
|----------|---|---|------------------|---|
| 0        | 0 | 0 | 0                | 0 |
| 0        | 0 | 1 | 0                | 1 |
| 0        | 1 | 0 | 0                | 1 |
| 0        | 1 | 1 | 1                | 0 |
| 1        | 0 | 0 | 0                | 1 |
| 1        | 0 | 1 | 1                | 0 |
| 1        | 1 | 0 | 1                | 0 |
| 1        | 1 | 1 | 1                | 1 |

$$S = A \oplus B \oplus C_{in}$$

$$C_{out} = AB + AC_{in} + BC_{in}$$

#### Full **Adder**



| $C_in$ | Α | В | $C_{out}$ | S |
|--------|---|---|-----------|---|
| 0      | 0 | 0 | 0         | 0 |
| 0      | 0 | 1 | 0         | 1 |
| 0      | 1 | 0 | 0         | 1 |
| 0      | 1 | 1 | 1         | 0 |
| 1      | 0 | 0 | 0         | 1 |
| 1      | 0 | 1 | 1         | 0 |
| 1      | 1 | 0 | 1         | 0 |
| 1      | 1 | 1 | 1         | 1 |

$$S = A \oplus B \oplus C_{in}$$

$$C_{out} = AB + AC_{in} + BC_{in}$$





C.out has been rewritten to reduce the number of gates needed.

#### RIPPLE CARRY ADDER

Next let's build a full adder



# Χ<sub>0</sub> ο-•Z<sub>2</sub>

#### RIPPLE CARRY ADDER

```
1111 ← Carries
0111
+1011
1110
```

#### **CLOCKS**

A clock is something that produces a periodic signal Period is length of time for one clock cycle Example



#### **CLOCKS**

Clock frequency Intel Core i-9 3.0GHz

Frequency = 1/ period

Period = 1/frequency







#### **CLOCKS**

Clock frequency Intel Core i-9  $3.0 \, \text{GHz}$ . =  $3*10^9 = 3,000,000,000$  cycles per second Thank is fast.





#### **CLOCKS EDGES**

Rising Edge



#### **CLOCKS EDGES**

Falling Edge.



We will build a single cycle machine it will complete all the computation in a single cycle

#### USING RING OSCILLATORS TO GENERATE CLOCKS

A clock is something that produces a periodic signal



Let's walk through an example assume that Q starts of as 0

Frequency = 1/(2\*t\*n)

Where t is time delay of an inverter and n is number of inverters

