

Auxiliary Arithmetic Unit

Final Report

**Authors:** Radek Kučera, Jakub Charvot

**Date:** 14.01.2024



Auxiliary Arithmetic Unit Final Report 

 Doc-No:
 AAU-RP-001

 Version:
 Draft 1.0

 Date:
 14.01.2024

 Pages:
 1 of 57

## Document Change Log

| Version | Date      | Author(s)       | Description of Changes |
|---------|-----------|-----------------|------------------------|
| 1.0     | 14.1.2024 | Kučera, Charvot | First version          |



Auxiliary Arithmetic Unit Final Report Doc-No: AAU-RP-001
 Version: Draft 1.0
 Date: 14.01.2024
 Pages: 2 of 57

## Contents

| 1            | INTI  | RODU            | JCTION                                                     | 4             |
|--------------|-------|-----------------|------------------------------------------------------------|---------------|
| 2            | 2.1   | List of         | BLE AND REFERENCED DOCUMENTS  applicable documents         | <b>5</b><br>5 |
| 3            |       |                 | ONS AND LIST OF ABBREVIATIONS                              | <b>6</b>      |
|              | 3.2   | Writing         | g Numbers                                                  | 6             |
|              |       |                 | riations                                                   | 6<br>6        |
| 4            | PRO   | JECT            | PRESENTATION                                               | 8             |
| 5            | DEV   | ELOF            | PMENT PLAN                                                 | 9             |
| 6            | DES   | IGN I           | DESCRIPTION                                                | 10            |
|              | 6.1   | SPI int         | erface                                                     | 10            |
|              |       | 6.1.1           | DDF                                                        | 10            |
|              |       | 6.1.2           | Edge detector                                              | 10            |
|              | (     | 6.1.3           | Serializer/Deserializer                                    | 10            |
|              | (     | 6.1.4           | Frame detector                                             | 11            |
|              | 6.2   |                 | control                                                    | 11            |
|              | 6.3   | Arithm          | etic unit                                                  | 11            |
| 7            |       |                 | ATION PLAN                                                 | 12            |
|              | 7.1   | Verifica        | ation Matrix                                               | 12            |
|              | 7.2   | Descrip         | otion of the Verification Environment                      | 13            |
|              | ,     | 7.2.1           | Data generation in Python                                  | 13            |
|              | ,     | 7.2.2           | Input text file                                            | 14            |
|              | ,     | 7.2.3           | AAU_tb.vhd                                                 | 14            |
|              | ,     | 7.2.4           | $tb\_verification.vhd\ldots\ldots\ldots\ldots\ldots\ldots$ | 14            |
|              | ,     | 7.2.5           | Output text file and Output waveform                       | 14            |
|              | ,     | 7.2.6           | DUT                                                        | 14            |
|              | ,     | 7.2.7           | Xilinx ISE                                                 | 14            |
|              |       | 7.2.8           | Reports                                                    | 14            |
|              | ,     | 7.2.9           | GHDL                                                       | 14            |
|              | 7.3   | Verifica        | ation Tests                                                | 15            |
| 8            | IMP   | LEME            | ENTATION RESULTS                                           | 19            |
|              | 8.1   | $_{ m ISE}$ rep | oorts                                                      | 19            |
|              |       | 8.1.1           | FSM Safe Implementation                                    | 20            |
|              | ;     | 8.1.2           | Synchronous design                                         | 20            |
|              |       | 8.1.3           | Static Time Analysis                                       | 20            |
| $\mathbf{A}$ | Outp  | out Re          | esults                                                     | <b>2</b> 1    |
| В            | Pyth  | on sci          | ript                                                       | <b>25</b>     |
| $\mathbf{C}$ | Desig | gn Re           | ports                                                      | 27            |



 Doc-No:
 AAU-RP-001

 Version:
 Draft 1.0

 Date:
 14.01.2024

 Pages:
 3 of 57

## List of Figures

| 1    | Development Diagram                           |
|------|-----------------------------------------------|
| 2    | Architecture block diagram                    |
| 3    | FSM diagram for Packet control                |
| 4    | Block diagram of the verification environment |
| 5    | Waveform from tc-spi-001                      |
| 6    | Xilinx Design Summary (from Xilinx ISE)       |
| List | of Tables                                     |
| 1    | List of applicable documents                  |
| 2    | List of referenced documents                  |
| 3    | Verification Matrix                           |
| 4    | Xilinx ISE settings applied                   |
| 5    | List of Xilinx ISE reports                    |



 Doc-No:
 AAU-RP-001

 Version:
 Draft 1.0

 Date:
 14.01.2024

 Pages:
 4 of 57

## 1 INTRODUCTION

This document is part of the documentation for the Auxiliary Arithmetic Unit (AAU), which was a topic for semestral project in the BPC-NDI course. As it is a final report, document describes several things. As the first, development of the AAU is presented and its architecture is also briefly discussed. Subsequently, the document focuses on the description of the design verification and its results are presented in detail.



Auxiliary Arithmetic Unit Final Report 

 Doc-No:
 AAU-RP-001

 Version:
 Draft 1.0

 Date:
 14.01.2024

 Pages:
 5 of 57

### 2 APPLICABLE AND REFERENCED DOCUMENTS

The applicable and reference documents used during document preparation are listed in tables bellow. If exact date of issue is unknown the 1<sup>st</sup> day of the month is used. If either month is unknown the 1<sup>st</sup> of January is used. If revision of the document is unknown number 0 is used.

## 2.1 List of applicable documents

The following documents of the exact issue and/or revision shown form a part of this document to the extend specification herein. Where no issue is shown the latest issue is applicable.

Table 1: List of applicable documents

| Ref. | Name                      | Document Number | Version |
|------|---------------------------|-----------------|---------|
| AD01 | Requirement Specification | AAU-RS-BUT-0001 | 2.1     |

#### 2.2 List of referenced documents

The following documents are for reference and/or guideline only.

Table 2: List of referenced documents

| Ref. | Name                      | Document Number | Version |
|------|---------------------------|-----------------|---------|
| RD01 | Requirement Specification | AAU-RS-BUT-0001 | 2.1     |



 $\begin{array}{c} {\rm Auxiliary~Arithmetic~Unit}\\ {\rm Final~Report} \end{array}$ 

 Doc-No:
 AAU-RP-001

 Version:
 Draft 1.0

 Date:
 14.01.2024

 Pages:
 6 of 57

## 3 DEFINITIONS AND LIST OF ABBREVIATIONS

The formal part of the document, we recommend drawing inspiration from a similar chapter in the specification request.

#### 3.1 Definitions

In description of individual testcases used for design verification the following terms are used:

• Empty packet - means a packet where both frames are 0.

Each verification test has its number which is in the following format: tc\_tested-block\_xxx

- tc stands for Test Case
- tested-block is substitute for abbreviation of block to which is test case related
- xxx is substitute for three digit number of the test
- Example: tc\_spi\_001

### 3.2 Writing Numbers

Numbers in this document are written mainly in human-readable format, that means number with decimal point interpreted in ten-base system, eg. -3.75. For the processing in the AAU, numbers are converted to proper binary form in VHDL procedure and vica-versa for number received from the AAU.

#### 3.3 Units

Only SI units are used in the text.

### 3.4 Abbreviations

**AAU** Auxiliary Arithmetic Unit

CLK Clock

**CS** Chip Select

**DDF** Double D Flip-Flop

**DUT** Device Under Test

FPGA Field-Programmable Gate Array

**FSM** Finite State Machine

**HDL** Hardware Description Language

**ISE** Integrated Synthesis Environment

LSB Least Significant Bit

MCU Microcontroller Unit

MISO Master In Slave Out

 $\mathbf{MOSI}$  Master Out Slave In

<sup>©</sup> Brno University of Technology. This document shall not be used for other purposes than those for which it was established. Unauthorized distribution, dissemination or disclosure is forbidden.



 Doc-No:
 AAU-RP-001

 Version:
 Draft 1.0

 Date:
 14.01.2024

 Pages:
 7 of 57

**P&R** Place and Route

SCLK Signal CLK

SI Système International

**SPI** Serial Peripheral Interface

STA Static Timing Analyses

TB Test Bench

VHDL VHSIC Hardware Description Language



Auxiliary Arithmetic Unit Final Report 

 Doc-No:
 AAU-RP-001

 Version:
 Draft 1.0

 Date:
 14.01.2024

 Pages:
 8 of 57

## 4 PROJECT PRESENTATION

In the project, an Auxiliary Arithmetic Unit (AAU) is incorporated as an enhancement to a basic microcontroller (MCU) for arithmetic tasks. The AAU is connected to the MCU via a Serial Peripheral Interface (SPI), with the MCU acting as the master and the AAU as the slave in the communication schema. Data transmission is carried out from the master to the slave, and the AAU independently returns the results of arithmetic operations in the subsequent packet. The AAU is designed to perform two arithmetic operations: addition and multiplication, with numbers being processed in a fixed-point format.

While the master unit drives the data transfer, there is a possibility of errors occurring in the link. Therefore, it is essential to verify the completeness of incoming data before carrying out arithmetic operations and transmitting the results.



Auxiliary Arithmetic Unit Final Report 

 Doc-No:
 AAU-RP-001

 Version:
 Draft 1.0

 Date:
 14.01.2024

 Pages:
 9 of 57

## 5 DEVELOPMENT PLAN

The development plan, as shown in Figure 1, includes a structured approach to project implementation. First, requirements as specified in AD01 are identified, followed by an architecture design process that includes the creation of functional blocks and simulations. This phase is followed by integration into the final circuit and subsequent verification to ensure that all specifications are met. If inconsistencies are found during verification, a cyclic process is initiated that returns to the design phase for necessary changes and further verification until the criteria are met. Upon successful verification, the design is considered complete.



Figure 1: Development Diagram



Auxiliary Arithmetic Unit Final Report 

 Doc-No:
 AAU-RP-001

 Version:
 Draft 1.0

 Date:
 14.01.2024

 Pages:
 10 of 57

## 6 DESIGN DESCRIPTION

In Figure 2, the block diagram of the AAU unit architecture is shown. The individual blocks within the AAU are further described in more detail in the following subsections.



Figure 2: Architecture block diagram.

#### 6.1 SPI interface

The SPI is the block that handles communication with the master, receiving and sending packets. It is also responsible for detecting an error frame.

#### 6.1.1 DDF

The Double D Flip-Flop (DDF) is crucial for managing asynchronous signals, specifically for meeting the requirement REQ\_AAU\_G\_004. It ensures that the asynchronous inputs are synchronized with the FPGA's clock, minimizing the risk of metastability.

#### 6.1.2 Edge detector

Detects rising or falling edges and generate a single pulse on the corresponding output signal.

### 6.1.3 Serializer/Deserializer

The Deserializer converts serial data from the MOSI bus to parallel data. The Serializer converts parallel data to serial data for sending to the MISO bus. The core of both modules is a shift register which also guarantees the fulfilment of the requirement REQ\_AAU\_G\_003 because the MISO pin (which is the only one output signal) is connected directly to the output of that register.



 Doc-No:
 AAU-RP-001

 Version:
 Draft 1.0

 Date:
 14.01.2024

 Pages:
 11 of 57

#### 6.1.4 Frame detector

This block is responsible for detection of valid or an erroneous frame. It detects frame start, counts received bits and after detection of frame end it checks the frame length.

#### 6.2 Packet control

Ensures packets are received and sent correctly. In case of receiving an invalid packet, it is considered a empty packet. For controlling the process a FSM is used, its diagram is shown in Figure 3. Packet control block is able to control data flow in both directions and reset Arithmetical unit.



Figure 3: FSM diagram for Packet control.

#### 6.3 Arithmetic unit

Performs sum and product calculations from received data, rounding and flooring the results as defined in the referenced documentation.



Auxiliary Arithmetic Unit Final Report

Doc-No: AAU-RP-001 Version: Draft 1.0 14.01.2024 Date:  $12 \ \mathrm{of} \ 57$ Pages:

## VERIFICATION PLAN

The verification plan is designed to systematically evaluate the design against its predefined requirements. Verification is carried out through three main methods: documentation review (R), simulation (S) and analysis (A).

In the documentation check, the verification process consists of referring to specific sections of the document that match and satisfy the requirements. This approach ensures that all documented aspects of the design comply with the set criteria.

Verification through simulation uses test vectors that are systematically applied to the design to elicit responses that are then evaluated to determine if the design meets the necessary requirements.

#### 7.1Verification Matrix

In Table 3

| Table 3: Verification Matrix. |                                   |             |   |                      |                |           |
|-------------------------------|-----------------------------------|-------------|---|----------------------|----------------|-----------|
| REQ ID                        | Name                              | Ver. method |   | $\operatorname{rod}$ | Verification   | Fulfilled |
|                               |                                   | R           |   | A                    | of Requirement |           |
| REQ_AAU_G_001                 | Target technology                 | Y           | - | -                    | Section 8.1    | Y         |
| REQ_AAU_G_002                 | Synchronous design                | Y           | - | -                    | Section 8.1.2  | Y         |
| REQ_AAU_G_003                 | Output signals                    | Y           | - | -                    | Section 6.1.3  | Y         |
| REQ_AAU_G_004                 | Input signals                     | Y           | - | -                    | Section 6.1.1  | Y         |
| REQ_AAU_G_005                 | FSM Safe Implementation           | Y           | - | -                    | Section 8.1.1  | Y         |
| REQ_AAU_G_006                 | Documentation                     | Y           | - | -                    |                | Y         |
| REQ_AAU_F_010                 | Auxiliary Arithmetic Unit         | Y           | - | -                    | tc_au_001      | Y         |
| REQ_AAU_F_011                 | Format of numbers                 | -           | Y | -                    | tc_spi_002     | Y         |
| REQ_AAU_F_012                 | Number rounding                   | -           | Y | -                    | tc_au_001      | Y         |
| REQ_AAU_F_013                 | Overflow of arithmetic operations | -           | Y | -                    | tc_au_001      | Y         |
| REQ_AAU_I_020                 | SPI clock frequency               | -           | Y | -                    | $tc\_spi\_002$ | Y         |
| REQ_AAU_I_021                 | Bit ordering                      | -           | Y | -                    | tc_spi_001     | Y         |
| REQ_AAU_I_022                 | Incomplete frame                  | -           | Y | -                    | tc_pckctrl_001 | Y         |
| REQ_AAU_I_023                 | Link reset                        | -           | Y | -                    | tc_pckctrl_001 | Y         |
| REQ_AAU_I_024                 | Packet format                     | - 7         |   | -                    | tc_spi_001     | Y         |

<sup>©</sup> Brno University of Technology. This document shall not be used for other purposes than those for which it was established. Unauthorized distribution, dissemination or disclosure is forbidden.



Auxiliary Arithmetic Unit Final Report 
 Doc-No:
 AAU-RP-001

 Version:
 Draft 1.0

 Date:
 14.01.2024

 Pages:
 13 of 57

## 7.2 Description of the Verification Environment

This chapter describes the structure of the verification environment and the function of its individual components. Similarly to the design description, initially, the overall structure is presented seen in Figure 4, and the data transfer between individual components is described. Then, the individual components are presented in more detail.



Figure 4: Block diagram of the verification environment.

Python script generates testing vectors for multiple test-cases as well as the correct arithmetic results for later verification. This generated data is stored in text files (Input text files), for groups of related requests, which are then read by test bench AAU\_tb.vhd. This test-bench uses records and procedures, functions and constants defined in custom VHDL package (tb\_verification.vhd). Furthermore, this test bench interacts with the DUT, simulating it for the defined test cases. The outputs of these simulations are Output text file and Output waveform. In the next step DUT is analysed in Xilinx ISE which produces Reports.

#### 7.2.1 Data generation in Python

This python script (listing 8 in Appendix B) generates a list of numbers from two input numbers written in float format, with corresponding requirement. It generates their sum and product in fixed-point arithmetic with 16 bit numbers, where whole part is 8 bits and fractional part is 8 bits, just like AAU. It also computes the product by simple multiplication, which is used to test the functionality of the floor method. Sets of generated numbers for independent test cases are converted to float format and written to a corresponding Input text file.



Auxiliary Arithmetic Unit Final Report 

 Doc-No:
 AAU-RP-001

 Version:
 Draft 1.0

 Date:
 14.01.2024

 Pages:
 14 of 57

### 7.2.2 Input text file

The results from the **Python** script are stored in this file. Where all the numbers and requirements are on a separate line, because of the way VHDL reads input files.

#### 7.2.3 AAU\_tb.vhd

This file deals with reading input text files and writing results to output text files. Simulations for all test-cases are performed here.

#### 7.2.4 tb\_verification.vhd

This file contains defined records, constants, procedures and functions and is used in AAU\_tb.vhd. The record is used for defining packet, which contains both frames data of type real, and SPI\_bus\_t, which contains all SPI signals of type std\_logic. The constants are used for defining CLK and SCLK period and for bit width of the design, because the whole design is written parametrically by passing a generic parameter g\_DATA\_SIZE to all modules. The procedures are used for sending and receiving data packets and validating the correctness of the communication process. The functions are used for data conversion from real to std\_logic\_vector and vice versa. This conversions are useful, so that the numbers can be entered into procedures in a human readable format, instead of 16 bit binary numbers, and the results will be also converted back into this readable format.

#### 7.2.5 Output text file and Output waveform

These two blocks are the output of the simulation. The Output text file stores formatted results of each test-case. Waveform is the output of the simulator, where the waveform of the signals over time can be seen and analysed.

#### 7.2.6 DUT

The DUT (Device Under Test) is an already designed AAU that is being tested. Its design is described in Section 6.

#### 7.2.7 Xilinx ISE

Xilinx ISE is a software tool for the creating HDL designs and their synthesis and analysis. It is used to implement the design on the target technology, also the STA is done. Xilinx ISE generates detailed reports of the performed steps.

#### 7.2.8 Reports

Reports are files generated after synthesis, STA and design implementation. More information can be seen in Section 8.1.

#### 7.2.9 GHDL

GHDL is an open-source simulator for the VHDL language. It's been used for simulations in this project. Simulations were done for VHDL 2008 standard, but the code is compatible with VHDL 93 standard, except for the to\_string function, which is only used to read and write from input and output text files.



 Doc-No:
 AAU-RP-001

 Version:
 Draft 1.0

 Date:
 14.01.2024

 Pages:
 15 of 57

## 7.3 Verification Tests

In this chapter, all tests for verifying the functionality of the design (to meet requirements) are listed.

| Test Number: tc_au_001 |                                                                                                                                                                                                                                                                         |  |  |  |
|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Name of Test           | Correct arithmetic operations                                                                                                                                                                                                                                           |  |  |  |
| Test Description       | The purpose of this test is to verify that <b>DUT</b> gets and returns numbers in correct format and performs arithmetic operations according to related requirements. Test is done by sending different combinations of input numbers to match all possible scenarios. |  |  |  |
| Reflected Requirements | $REQ\_AAU\_F\_010,REQ\_AAU\_F\_012,REQ\_AAU\_F\_013$                                                                                                                                                                                                                    |  |  |  |
| Test Procedure         | 1. Reset DUT                                                                                                                                                                                                                                                            |  |  |  |
|                        | 2. Start generating clock signals:<br>system clock 50 MHz<br>SCLK 1 MHz                                                                                                                                                                                                 |  |  |  |
|                        | 3. TB: Loop throw the input numbers from text file:                                                                                                                                                                                                                     |  |  |  |
|                        | • TB: Send valid packet with a pair of input numbers.                                                                                                                                                                                                                   |  |  |  |
|                        | • TB: Send empty packet and receive results packet from DUT.                                                                                                                                                                                                            |  |  |  |
|                        | • TB: Validate results according to python generated correct numbers.                                                                                                                                                                                                   |  |  |  |
|                        | • TB: Add report to output text file.                                                                                                                                                                                                                                   |  |  |  |
|                        | 4. Check output text file for possible errors.                                                                                                                                                                                                                          |  |  |  |
| Output file            | Listing 4 in Appendix A                                                                                                                                                                                                                                                 |  |  |  |



Doc-No: AAU-RP-001
 Version: Draft 1.0
 Date: 14.01.2024
 Pages: 16 of 57

Test Number: tc\_spi\_001 Name of Test Packet and frame format This test ensures that **DUT** uses correct packet format for re-Test Description ceiving input numbers and sending arithmetic results back on the SPI bus. REQ\_AAU\_F\_011, REQ\_AAU\_I\_021, REQ\_AAU\_I\_024 Reflected Requirements Test Procedure 1. Reset DUT 2. Start generating clock signals: system clock ... 50 MHz SCLK ...1 MHz 3. TB: Send valid packet with numbers 15.12109375, -3.50 4. TB: Send empty packet and receive results packet from DUT. 5. TB: Validate results according to python generated correct numbers. 6. TB: Add report to output text file. 7. Check output text file for possible errors. 8. View generated waveforms of the SPI bus. • Check the transmition on MOSI and MISO, LSB should be first. • Numbers should be in 2nd complement format. • Check result packet, sumation result should be first followed by multiplication result. Output file Listing 5 in Appendix A Output waveform Figure 6 in Appendix A



 Doc-No:
 AAU-RP-001

 Version:
 Draft 1.0

 Date:
 14.01.2024

 Pages:
 17 of 57

Test Number: tc\_spi\_002

| Test Number: tc_spi_002 |                                                                                                                                                                                                                                                                       |  |  |  |
|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Name of Test            | SPI clock frequency                                                                                                                                                                                                                                                   |  |  |  |
| Test Description        | The purpose of the test is to ensure the correct function of DUT with multiple SPI clock frequencies.                                                                                                                                                                 |  |  |  |
| Reflected Requirements  | REQ_AAU_I_020                                                                                                                                                                                                                                                         |  |  |  |
| Test Procedure          | 1. Reset DUT                                                                                                                                                                                                                                                          |  |  |  |
|                         | 2. Start generating clock signals: system clock 50 MHz SCLK 1 MHz                                                                                                                                                                                                     |  |  |  |
|                         | 3. TB: Loop throw the input numbers from text file:                                                                                                                                                                                                                   |  |  |  |
|                         | <ul> <li>TB: Send valid packet with a pair of input numbers.</li> <li>TB: Send empty packet and receive results packet from DUT.</li> <li>TB: Validate results according to python generated correct numbers.</li> <li>TB: Add report to output text file.</li> </ul> |  |  |  |
|                         | 4. TB: Change SCLK period to match frequency of $100\mathrm{kHz}$ .                                                                                                                                                                                                   |  |  |  |
|                         | 5. TB: Reset DUT and repeat sequence above for the same numbers.                                                                                                                                                                                                      |  |  |  |
|                         | 6. TB: Change SCLK period to match frequency of $10\mathrm{kHz}$ .                                                                                                                                                                                                    |  |  |  |
|                         | 7. TB: Reset DUT and repeat sequence above for the same numbers.                                                                                                                                                                                                      |  |  |  |
|                         | 8. Check output text file for possible errors.                                                                                                                                                                                                                        |  |  |  |
| Output file             | Listing 6 in Appendix A                                                                                                                                                                                                                                               |  |  |  |



Auxiliary Arithmetic Unit Final Report Doc-No: AAU-RP-001
 Version: Draft 1.0
 Date: 14.01.2024
 Pages: 18 of 57

Test Number: tc\_pckctrl\_001 Name of Test Detection of Erroneous Frame on SPI Bus Test Description This test verify a correct function of packet\_control module of DUT. This module should detect frame with wrong number of bits and also packet with too long delay between its frames. Those packets should be discarded. In the test correct packet and multiple erroneous will be provided to DUT and the reaction will me monitored. REQ\_AAU\_I\_022, REQ\_AAU\_I\_023 Reflected Requirements Test Procedure If not specified, delay between frames is 1 µs and between packets is  $1 \mu s$ . For getting DUT response a valid empty packet is sent and than the result is verified. 1. Reset DUT 2. Start generating clock signals: system clock ... 50 MHz SCLK ...1 MHz 3. TB: Send a valid packet to ensure a proper function on the start. 4. TB: Receive response and verify it. 5. TB: Send packet with shorter both frames (8 bit). 6. TB: Send packet with shorter second frame (8 bit). 7. TB: Send packet with longer both frames (20 bit). 8. TB: Send packet with longer second frames (20 bit). 9. TB: Verify responses, all results from the steps above should be empty. 10. TB: Send packet with shorter first frame (8 bit). 11. TB: Send packet with longer first frame (20 bit). 12. TB: Send packet with 1.2 ms delay between frames. 13. TB: Verify responses. In those three scenarios the first frame of the packet is ignored as expected. Because of that, the second frame is from the DUT perspective perceived as the first frame and all following frames are shifted. In place where TB expect to be the multiplication result (zero) is actually result of sumation of number from second frame and first zero of the empty frame. This behaviour is in compliance with the requirements.



## BPC-NDI uxiliary Arithmetic 1

Auxiliary Arithmetic Unit Final Report 

 Doc-No:
 AAU-RP-001

 Version:
 Draft 1.0

 Date:
 14.01.2024

 Pages:
 19 of 57

## 8 IMPLEMENTATION RESULTS

After successful verification (done by simulation) is necessary to finally implement design for the target technology which is FPGA Xilinx Spartan 3, according to REQ\_AAU\_G\_001. Xilinx ISE is used for the implementation because it is the only environment that supports the target technology.

First step is to proper set the environment. To match all the requirements, settings from the Table 4 were applied.

Table 4: Xilinx ISE settings applied.

| Design properties              |          |  |  |  |  |
|--------------------------------|----------|--|--|--|--|
| Family                         | Spartan3 |  |  |  |  |
| Device                         | XC3S200  |  |  |  |  |
| Package                        | FT256    |  |  |  |  |
|                                |          |  |  |  |  |
| VHDL Source Analysis Standard  | VHDL-93  |  |  |  |  |
|                                |          |  |  |  |  |
| Synthesis Options              |          |  |  |  |  |
| Optimization Goal              | Speed    |  |  |  |  |
| Optimization Effort            | Normal   |  |  |  |  |
| Use Synthesis Constraints File | YES      |  |  |  |  |
|                                |          |  |  |  |  |
| HDL Options                    |          |  |  |  |  |
| FSM Encoding Algorithm         | Auto     |  |  |  |  |
| Safe Implementation            | YES      |  |  |  |  |

#### 8.1 ISE reports

All relevant reports from Xilinx ISE are placed in the Appendix. For better orientation, they are also listed in Table 5. Important parts of the reports are also discussed in following subsections.

Table 5: List of Xilinx ISE reports.

| Report name            | Reference                |
|------------------------|--------------------------|
| Synthesis Report       | Listing 9 in Appendix C  |
| STA Report             | Listing 10 in Appendix C |
| Place and Route Report | Listing 11 in Appendix C |



Auxiliary Arithmetic Unit Final Report 
 Doc-No:
 AAU-RP-001

 Version:
 Draft 1.0

 Date:
 14.01.2024

 Pages:
 20 of 57

### 8.1.1 FSM Safe Implementation

Below in Listing 1 a snippet from Synthesis Report can be seen confirming REQ\_AAU\_G\_005

Listing 1: Snippet from Synthesis Report (AAU.syr).

#### 8.1.2 Synchronous design

Below in Listing 2 a snippet from Synthesis Report can be seen confirming REQ\_AAU\_G\_002

Listing 2: Snippet from Synthesis Report (AAU.syr).

```
Asynchronous Control Signals Information:
-----
No asynchronous control signals found in this design
...
```

#### 8.1.3 Static Time Analysis

STA is executed after Synthesis and P&R so the timing estimate is better than the one from Synthesis. From the Listing 3 can be seen the timing constraint used in the simulation and also the simulated value of minimal possible CLK period 11.528 ns which correspond to frequency of 86.75 MHz. The system works on frequency of 50 MHz so there is a significant design margin.

Listing 3: Snippet from STA Report (AAU.twr).

```
Timing constraint: TS_clk = PERIOD TIMEGRP "clk" 50 MHz HIGH 50%;
For more information, see Period Analysis in the Timing Closure User Guide (UG612).

16427 paths analyzed, 476 endpoints analyzed, 0 failing endpoints
0 timing errors detected. (0 setup errors, 0 hold errors, 0 component switching limit errors)
Minimum period is 11.528ns.
...
```

<sup>©</sup> Brno University of Technology. This document shall not be used for other purposes than those for which it was established. Unauthorized distribution, dissemination or disclosure is forbidden.



Auxiliary Arithmetic Unit Final Report 
 Doc-No:
 AAU-RP-001

 Version:
 Draft 1.0

 Date:
 14.01.2024

 Pages:
 21 of 57

## A Output Results

Listing 4: tc-au-001.log

```
REQ_AAU_F_012:
For numbers: 0.01171875 and 0.50000000
Add res. was: 0.51171875, Should be: 0.51171875, raw: 0.51171875
Mul res. was: 0.00390625, Should be: 0.00390625, raw: 0.00585937
PASSED
REQ_AAU_F_012:
For numbers: 0.01171875 and -0.50000000
Add res. was: -0.48828125, Should be: -0.48828125, raw: -0.48828125
Mul res. was: -0.00781250, Should be: -0.00781250, raw: -0.00585937
PASSED
_____
REQ_AAU_F_012:
For numbers: 0.01171875 and 0.25000000
Add res. was: 0.26171875, Should be: 0.26171875, raw: 0.26171875
Mul res. was: 0.00000000, Should be: 0.00000000, raw: 0.00292969
PASSED
REQ_AAU_F_013:
For numbers: 120.0000000 and 90.0000000
Add res. was: 127.99609375, Should be: 127.99609375, raw: 210.00000000
Mul res. was: 127.99609375, Should be: 127.99609375, raw: 10800.0000000
PASSED
______
REQ_AAU_F_013:
For numbers: -90.00000000 and -100.00000000
Add res. was: -128.00000000, Should be: -128.00000000, raw: -190.00000000
Mul res. was: 127.99609375, Should be: 127.99609375, raw: 9000.00000000
PASSED
REQ_AAU_F_013:
For numbers: -100.12500000 and 1.50000000
Add res. was: -98.62500000, Should be: -98.62500000, raw: -98.62500000
Mul res. was: -128.00000000, Should be: -128.00000000, raw: -150.18750000
PASSED
REQ_AAU_F_013:
For numbers: 120.0000000 and 2.00000000
Add res. was: 122.00000000, Should be: 122.00000000, raw: 122.00000000
Mul res. was: 127.99609375, Should be: 127.99609375, raw: 240.00000000
PASSED
```



Auxiliary Arithmetic Unit Final Report Doc-No: AAU-RP-001
 Version: Draft 1.0
 Date: 14.01.2024
 Pages: 22 of 57

### Listing 5: tc-spi-001.log

```
REQ_AAU_F_011:
For numbers: 15.12109375 and -3.50000000
In binary: 0000111100011111 and 111111001000000
Add res. was: 11.62109375, Should be: 11.62109375, raw: 11.62109375
In binary: 0000101110011111
Mul res. was: -52.92578125, Should be: -52.92578125, raw: -52.92382812
In binary: 1100101100010011
PASSED
For requirements verification please see output waveform file.
```



Figure 5: Waveform from tc-spi-001



Auxiliary Arithmetic Unit Final Report 
 Doc-No:
 AAU-RP-001

 Version:
 Draft 1.0

 Date:
 14.01.2024

 Pages:
 23 of 57

#### Listing 6: tc-spi-002.log

```
REQ_AAU_I_020 for SCLK: 1000000000 fs:
For numbers: 15.12109375 and -3.50000000
Add res. was: 11.62109375, Should be: 11.62109375, raw: 11.62109375
Mul res. was: -52.92578125, Should be: -52.92578125, raw: -52.92382812
PASSED
REQ_AAU_I_020 for SCLK: 1000000000 fs:
For numbers: 100.25000000 and -40.00000000
Add res. was: 60.25000000, Should be: 60.25000000, raw: 60.25000000
Mul res. was: -128.00000000, Should be: -128.00000000, raw: -4010.00000000
PASSED
REQ_AAU_I_020 for SCLK: 1000000000 fs:
For numbers: 69.42187500 and 1.69140625
Add res. was: 71.11328125, Should be: 71.11328125, raw: 71.11328125
Mul res. was: 117.41796875, Should be: 117.41796875, raw: 117.42059326
PASSED
REQ_AAU_I_020 for SCLK: 1000000000 fs:
For numbers: 15.12109375 and -3.50000000
Add res. was: 11.62109375, Should be: 11.62109375, raw: 11.62109375
Mul res. was: -52.92578125, Should be: -52.92578125, raw: -52.92382812
PASSED
_____
REQ_AAU_I_020 for SCLK: 1000000000 fs:
For numbers: 100.25000000 and -40.00000000
Add res. was: 60.25000000, Should be: 60.25000000, raw: 60.25000000
Mul res. was: -128.00000000, Should be: -128.00000000, raw: -4010.00000000
PASSED
REQ_AAU_I_020 for SCLK: 1000000000 fs:
For numbers: 69.42187500 and 1.69140625
Add res. was: 71.11328125, Should be: 71.11328125, raw: 71.11328125
Mul res. was: 117.41796875, Should be: 117.41796875, raw: 117.42059326
PASSED
REQ_AAU_I_020 for SCLK: 10000000000 fs:
For numbers: 15.12109375 and -3.50000000
Add res. was: 11.62109375, Should be: 11.62109375, raw: 11.62109375
Mul res. was: -52.92578125, Should be: -52.92578125, raw: -52.92382812
PASSED
______
REQ_AAU_I_020 for SCLK: 10000000000 fs:
For numbers: 100.25000000 and -40.00000000
Add res. was: 60.25000000, Should be: 60.25000000, raw: 60.25000000
Mul res. was: -128.00000000, Should be: -128.00000000, raw: -4010.00000000
PASSED
REQ_AAU_I_020 for SCLK: 10000000000 fs:
For numbers: 69.42187500 and 1.69140625
Add res. was: 71.11328125, Should be: 71.11328125, raw: 71.11328125
Mul res. was: 117.41796875, Should be: 117.41796875, raw: 117.42059326
PASSED
```



Auxiliary Arithmetic Unit Final Report Doc-No: AAU-RP-001
 Version: Draft 1.0
 Date: 14.01.2024
 Pages: 24 of 57

#### Listing 7: tc-pckctrl-001.log

```
REQ_AAU_I_022 for bit size 1=16 and bit size 2=16:
For numbers: 6.50000000 and 15.25000000
Add res. was: 21.75000000, Should be: 21.75000000, raw: 21.75000000
Mul res. was: 99.12500000, Should be: 99.12500000, raw: 99.12500000
PASSED
REQ_AAU_I_022 for bit size 1=8 and bit size 2=8:
For numbers: 6.50000000 and 15.25000000
Add res. was: 0.00000000, Should be: 0.00000000, raw: 21.75000000
Mul res. was: 0.00000000, Should be: 0.00000000, raw: 99.12500000
PASSED
REQ_AAU_I_022 for bit size 1=16 and bit size 2=8:
For numbers: 6.50000000 and 15.25000000
Add res. was: 0.00000000, Should be: 0.00000000, raw: 21.75000000
Mul res. was: 0.00000000, Should be: 0.00000000, raw: 99.12500000
PASSED
REQ_AAU_I_022 for bit size 1=20 and bit size 2=20:
For numbers: 6.50000000 and 15.25000000
Add res. was: 0.00000000, Should be: 0.00000000, raw: 21.75000000
Mul res. was: 0.00000000, Should be: 0.00000000, raw: 99.12500000
PASSED
_____
REQ_AAU_I_022 for bit size 1=8 and bit size 2=16:
For numbers: 6.50000000 and 15.25000000
Add res. was: 0.00000000, Should be: 0.00000000, raw: 21.75000000
Mul res. was: 15.25000000, Should be: 15.25000000, raw: 99.12500000
PASSED
REQ_AAU_I_023 delay between frames=120000000000 fs:
For numbers: 6.50000000 and 15.25000000
Add res. was: 0.00000000, Should be: 0.00000000, raw: 21.75000000
Mul res. was: 15.25000000, Should be: 15.25000000, raw: 99.12500000
PASSED
```



Auxiliary Arithmetic Unit Final Report 
 Doc-No:
 AAU-RP-001

 Version:
 Draft 1.0

 Date:
 14.01.2024

 Pages:
 25 of 57

## B Python script

Listing 8: Script for generating data

```
def main():
      # generate_nbit(4)
2
      generate_nbit(16, 12)
3
                 <-128, 127.99609375> for n=16
      # number
      # tc_au_001 - Correct arithmetic operations
      tc_au_001 = [
6
          [0.01171875, 0.5, 'REQ_AAU_F_012'], # Number rounding
          [0.01171875, -0.5, 'REQ_AAU_F_012'], # Number rounding
          [0.01171875, 0.25, 'REQ_AAU_F_012'],# Number rounding
9
          [120.0, 90.0, 'REQ_AAU_F_013'],
                                                # Overflow - Add, Mul oflw
10
          [-90.0, -100.0, 'REQ_AAU_F_013'],
                                                # Overflow - Add uflw, Mull oflw
11
          [-100.125, 1.5, 'REQ_AAU_F_013'],
                                               # Overflow - Mul uflw
12
          [120.0, 2.0, 'REQ_AAU_F_013'],
                                                # Overflow - Mul oflw
13
14
      generate_nbit(16,customDataset=tc_au_001,name='input-data-tc-au-001')
      # tc_spi_001 - Packet and frame format
16
      tc_spi_001 = [ [15.12109375, -3.50, 'REQ_AAU_F_011'] ]
      generate_nbit(16,customDataset=tc_spi_001,name='input-data-tc-spi-001')
18
      # tc_spi_002 - desc
19
      tc_spi_002 = [
20
          [15.12109375, -3.50, 'REQ_AAU_I_020'],
                                                             # Clock freq
          [100.25, -40.0, 'REQ_AAU_I_020'],
                                                       # Clock freq
22
          [69.421875, 1.69140625, 'REQ_AAU_I_020'],
                                                                # Clock freq
23
24
      generate_nbit(16,customDataset=tc_spi_002,name='input-data-tc-spi-002')
25
   Function generates data for assertion in VHDL testbench
26
   Desired format is fixed point number with decimal point in the middle of the
     bits
    Parameters:
28
          ... number of bits for number generation, e.g. for n=4 generated nubers
29
      will be between -2 and 1.75
30 #
      nth ... take only 2**nth element (to generate smaller dataset), default 0 (
     taking every number)
  #
          ! WARNING: function always taking the last number, does not depend on
31
     nth parameter
  def generate_nbit(n, nth=0, customDataset=None,name='default'):
32
      binary_numbers = [(i-(2**n)/2)*2**-(n/2) for i in range(2**n)]
      testCases = []
      if (customDataset == None):
35
          for i,numA in enumerate(binary_numbers):
36
              if(i \% (2**nth) == 0 or i==(2**n)-1):
                   for j,numB in enumerate(binary_numbers):
38
                       if(j \% (2**nth) == 0 \text{ or } j==(2**n)-1):
39
                           testCases.append(['NOT_REQ_TEST_',numA,numB,sumNums(
40
     numA, numB, n), mulNums(numA, numB, n), numA+numB, numB*numA])
      else:
          for nums in customDataset:
                   testCases.append([nums[2],nums[0],nums[1],sumNums(nums[0],nums
43
     [1],n),mulNums(nums[0],nums[1],n),nums[0]+nums[1],nums[0]*nums[1]])
44
      fileName = ""
      if(name == 'default'):
46
          fileName = f"data_test_{n}_{nth}_bit"
```



Auxiliary Arithmetic Unit Final Report Doc-No: AAU-RP-001
 Version: Draft 1.0
 Date: 14.01.2024
 Pages: 26 of 57

```
else:
           fileName = name
49
      with open(fileName+'.txt', "w") as file:
50
           for i in testCases:
51
52
               for ii in range(len(i)):
                    file.write(f"{i[ii]}\n")
      with open(fileName+"_human.txt", "w") as file:
55
           for i in testCases:
56
               file.write(f"{i[0]},{i[1]},{i[2]},{i[3]}\n")
57
58
  def sumNums(numA:float,numB:float,n:int) -> float:
59
      min = (0-(2**n)/2)*2**-(n/2)
60
      \max = ((2**n-1)-(2**n)/2)*2**-(n/2)
61
      sum = numA + numB
62
      if(sum > max):
63
           sum = max
64
      if(sum < min):</pre>
65
           sum = min
66
67
      return sum
68
  def mulNums(numA:float,numB:float,n:int) -> float:
70
      min = (0-(2**n)/2)*2**-(n/2)
71
      \max = ((2**n-1)-(2**n)/2)*2**-(n/2)
72
      mul = numA * numB
73
      if(mul > max):
           mul = max
75
      if(mul < min):</pre>
76
           mul = min
77
78
      factor = 2 ** (n / 2)
79
      floored_result = (mul * factor) // 1 / factor
80
      if floored_result == -0.0:
           floored_result = 0.0
83
84
      return floored_result
85
86
    __name__ == '__main__':
87
      main()s
```



 Doc-No:
 AAU-RP-001

 Version:
 Draft 1.0

 Date:
 14.01.2024

 Pages:
 27 of 57

## C Design Reports

| AAU Project Status (01/14/2024 - 11:11:16) |                           |                       |                               |  |  |  |
|--------------------------------------------|---------------------------|-----------------------|-------------------------------|--|--|--|
| Project File:                              | AAU.xise                  | Parser Errors:        | No Errors                     |  |  |  |
| Module Name:                               | AAU                       | Implementation State: | Placed and Routed             |  |  |  |
| Target Device:                             | xc3s200-5ft256            | • Errors:             | No Errors                     |  |  |  |
| Product Version:                           | ISE 14.7                  | Warnings:             | 2 Warnings (0 new)            |  |  |  |
| Design Goal:                               | Balanced                  | Routing Results:      | All Signals Completely Routed |  |  |  |
| Design Strategy:                           | Xilinx Default (unlocked) | Timing Constraints:   | All Constraints Met           |  |  |  |
| Environment: System Settings               |                           | Final Timing Score:   | 0 (Timing Report)             |  |  |  |

| Device Utilization Summary                     |      |           |             |         |  |
|------------------------------------------------|------|-----------|-------------|---------|--|
| Logic Utilization                              | Used | Available | Utilization | Note(s) |  |
| Number of Slice Flip Flops                     | 129  | 3,840     | 3%          |         |  |
| Number of 4 input LUTs                         | 119  | 3,840     | 3%          |         |  |
| Number of occupied Slices                      | 102  | 1,920     | 5%          |         |  |
| Number of Slices containing only related logic | 102  | 102       | 100%        |         |  |
| Number of Slices containing unrelated logic    | 0    | 102       | 0%          |         |  |
| Total Number of 4 input LUTs                   | 137  | 3,840     | 3%          |         |  |
| Number used as logic                           | 116  |           |             |         |  |
| Number used as a route-thru                    | 18   |           |             |         |  |
| Number used as Shift registers                 | 3    |           |             |         |  |
| Number of bonded IOBs                          | 6    | 173       | 3%          |         |  |
| Number of MULT18X18s                           | 1    | 12        | 8%          |         |  |
| Number of BUFGMUXs                             | 1    | 8         | 12%         |         |  |
| Average Fanout of Non-Clock Nets               | 3.11 |           |             |         |  |

| Performance Summary        |                                                     |              |               |    |  |
|----------------------------|-----------------------------------------------------|--------------|---------------|----|--|
| Final Timing Score:        | 0 (Setup: 0, Hold: 0, Component Switching Limit: 0) | Pinout Data: | Pinout Report |    |  |
| <b>Routing Results:</b>    | All Signals Completely Routed                       | Clock Data:  | Clock Repor   | rt |  |
| <b>Timing Constraints:</b> | All Constraints Met                                 |              |               |    |  |

| Detailed Reports [-              |         |                             |        |                    |                 |  |
|----------------------------------|---------|-----------------------------|--------|--------------------|-----------------|--|
| Report Name                      | Status  | Generated                   | Errors | Warnings           | Infos           |  |
| Synthesis Report                 | Current | ne 14. led 11:08:32<br>2024 | 0      | 2 Warnings (0 new) | 0               |  |
| Translation Report               | Current | ne 14. led 11:08:49<br>2024 | 0      | 0                  | 0               |  |
| Map Report                       | Current | ne 14. led 11:09:05<br>2024 | 0      | 0                  | 2 Infos (0 new) |  |
| Place and Route Report           | Current | ne 14. led 11:09:15<br>2024 | 0      | 0                  | 0               |  |
| Power Report                     |         |                             |        |                    |                 |  |
| Post-PAR Static Timing<br>Report | Current | ne 14. led 11:09:22<br>2024 | 0      | 0                  | 5 Infos (0 new) |  |

Figure 6: Xilinx Design Summary (from Xilinx ISE).



Auxiliary Arithmetic Unit Final Report 
 Doc-No:
 AAU-RP-001

 Version:
 Draft 1.0

 Date:
 14.01.2024

 Pages:
 28 of 57

#### Listing 9: Synthesis Report

```
Release 14.7 - xst P.20131013 (nt)
Copyright (c) 1995-2013 Xilinx, Inc. All rights reserved.
--> Parameter TMPDIR set to xst/projnav.tmp
Total REAL time to Xst completion: 0.00 secs
Total CPU time to Xst completion: 0.09 secs
--> Parameter xsthdpdir set to xst
Total REAL time to Xst completion: 0.00 secs
Total CPU time to Xst completion: 0.09 secs
--> Reading design: AAU.prj
TABLE OF CONTENTS
 1) Synthesis Options Summary
 2) HDL Compilation
 3) Design Hierarchy Analysis
 4) HDL Analysis
 5) HDL Synthesis
    5.1) HDL Synthesis Report
 6) Advanced HDL Synthesis
    6.1) Advanced HDL Synthesis Report
 7) Low Level Synthesis
 8) Partition Report
 9) Final Report
  9.1) Device utilization summary
 9.2) Partition Resource Summary
  9.3) TIMING REPORT
______
                    Synthesis Options Summary
______
---- Source Parameters
Input File Name
                                : "AAU.prj"
Input Format
                                : mixed
Ignore Synthesis Constraint File : NO
---- Target Parameters
                                : "AAU"
Output File Name
Output Format
                                : NGC
Target Device
                                : xc3s200-5-ft256
---- Source Options
Top Module Name
                               : AAU
Automatic FSM Extraction
                               : YES
FSM Encoding Algorithm
                               : Auto
Safe Implementation
                                : Yes
FSM Style
                                : LUT
RAM Extraction
                                : Yes
RAM Style
                                : Auto
ROM Extraction
                                : Yes
```



 Doc-No:
 AAU-RP-001

 Version:
 Draft 1.0

 Date:
 14.01.2024

 Pages:
 29 of 57

```
Mux Style
                                 : Auto
Mux Style : Auto
Decoder Extraction : YES
Priority Encoder Extraction : Yes
Shift Register Extraction : YES
Logical Shifter Extraction : YES
XOR Collapsing : YES
BOM Style : Auto
ROM Style
                                      : Auto
Mux Extraction
                                      : Yes
Resource Sharing
                                      : YES
Asynchronous To Synchronous : NO Multiplier Style : Auto
Automatic Register Balancing : No
---- Target Options
Global Maximum Fanout . 100
Add Generic Clock Buffer(BUFG) : 8
Register Duplication
Add Generic Orocin
Register Duplication
Slice Packing
                                      : YES
Optimize Instantiated Primitives : NO
Use Clock Enable : Yes
Use Synchronous Set : Yes
Use Synchronous Reset : Yes
Use Synchronous Set
Use Synchronous Reset
Use Synchronous Reset : Yes
Pack IO Registers into IOBs : Auto
Equivalent register Removal : YES
---- General Options
Optimization Goal
                                  : Speed
Optimization Effort
                                       : 1
Optimization
Keep Hierarchy
                                 : No
: As_Optimized
: Yes
RTL Output
Global Optimization
                                      : AllClockNets
Read Cores
                                      : YES
Write Timing Constraints
Cross Clock Analysis
Hierarchy Separator
Bus Delimiter
Case Specifier
                                      : NO
                                       : NO
case Specifier : Maintain
Slice Utilization Ratio : 100
BRAM Utilization Ratio : 100
Verilog 2001
Auto BRAM Packing
Auto BRAM Packing
Slice Utilization Ratio Delta : 5
______
______
                      HDL Compilation
______
Compiling vhdl file "Z:/home/jakub/Plocha/NDI/Projekt/src/arith_unit/
 n_bit_register.vhd" in Library work.
Architecture behavioral of Entity n_bit_register is up to date.
Compiling vhdl file "Z:/home/jakub/Plocha/NDI/Projekt/src/packet_control/timer.
vhd" in Library work.
```



 Doc-No:
 AAU-RP-001

 Version:
 Draft 1.0

 Date:
 14.01.2024

 Pages:
 30 of 57

```
Architecture behavioral of Entity timer is up to date.
Compiling vhdl file "Z:/home/jakub/Plocha/NDI/Projekt/src/SPI/edge_detector.vhd
   " in Library work.
Architecture behavioral of Entity edge_detector is up to date.
Compiling vhdl file "Z:/home/jakub/Plocha/NDI/Projekt/src/SPI/ser.vhd" in
  Library work.
Architecture behavioral of Entity ser is up to date.
Compiling vhdl file "Z:/home/jakub/Plocha/NDI/Projekt/src/SPI/deser.vhd" in
  Library work.
Architecture behavioral of Entity deser is up to date.
Compiling vhdl file "Z:/home/jakub/Plocha/NDI/Projekt/src/SPI/DDF.vhd" in
  Library work.
Architecture behavioral of Entity ddf is up to date.
Compiling vhdl file "Z:/home/jakub/Plocha/NDI/Projekt/src/SPI/FDAC.vhd" in
  Library work.
Architecture behavioral of Entity fdac is up to date.
Compiling vhdl file "Z:/home/jakub/Plocha/NDI/Projekt/src/SPI/SPI.vhd" in
  Library work.
Architecture behavioral of Entity spi is up to date.
Compiling vhdl file "Z:/home/jakub/Plocha/NDI/Projekt/src/packet_control/
  packet_control.vhd" in Library work.
Architecture behavioral of Entity packet_control is up to date.
Compiling vhdl file "Z:/home/jakub/Plocha/NDI/Projekt/src/arith_unit/arith_unit
  .vhd" in Library work.
Architecture behavioral of Entity arith_unit is up to date.
Compiling vhdl file "Z:/home/jakub/Plocha/NDI/Projekt/src/AAU.vhd" in Library
Architecture behavioral of Entity aau is up to date.
______
                    Design Hierarchy Analysis
______
Analyzing hierarchy for entity <AAU> in library <work> (architecture <
  behavioral >) with generics.
 g_CLK_PERIOD_NS = 20
 g_DATA_SIZE = 16
Analyzing hierarchy for entity <SPI> in library <work> (architecture <
  Behavioral >) with generics.
 g_DATA_SIZE = 16
Analyzing hierarchy for entity <packet_control> in library <work> (architecture
    <Behavioral>) with generics.
 g_CLK_PERIOD_NS = 20
 g_DATA_SIZE = 16
Analyzing hierarchy for entity <arith_unit> in library <work> (architecture <
  Behavioral >) with generics.
 g_DATA_SIZE = 16
Analyzing hierarchy for entity <edge_detector> in library <work> (architecture
  <Behavioral>).
Analyzing hierarchy for entity <ser> in library <work> (architecture <
  Behavioral >) with generics.
g_DATA_SIZE = 16
```



Doc-No: AAU-RP-001
 Version: Draft 1.0
 Date: 14.01.2024
 Pages: 31 of 57

```
Analyzing hierarchy for entity <deser> in library <work> (architecture <
  Behavioral >) with generics.
  g_DATA_SIZE = 16
Analyzing hierarchy for entity <DDF> in library <work> (architecture <
  Behavioral >).
Analyzing hierarchy for entity <FDAC> in library <work> (architecture <
  Behavioral >) with generics.
  g_DATA_SIZE = 16
Analyzing hierarchy for entity <Timer> in library <work> (architecture <
  Behavioral >) with generics.
  g_CLK_PERIOD_NS = 20
  g_COUNT_TO_MS = 1
Analyzing hierarchy for entity <n_bit_register> in library <work> (architecture
   <Behavioral>) with generics.
  g_DATA_SIZE = 16
______
                          HDL Analysis
-----
Analyzing generic Entity <AAU> in library <work> (Architecture <behavioral>).
  g_CLK_PERIOD_NS = 20
  g_DATA_SIZE = 16
Entity <AAU> analyzed. Unit <AAU> generated.
Analyzing generic Entity <SPI> in library <work> (Architecture <Behavioral>).
 g_DATA_SIZE = 16
Entity <SPI > analyzed. Unit <SPI > generated.
Analyzing Entity <edge_detector> in library <work> (Architecture <Behavioral>).
Entity <edge_detector> analyzed. Unit <edge_detector> generated.
Analyzing generic Entity <ser> in library <work> (Architecture <Behavioral>).
 g_DATA_SIZE = 16
Entity <ser> analyzed. Unit <ser> generated.
Analyzing generic Entity <deser> in library <work> (Architecture <Behavioral>).
  g_DATA_SIZE = 16
Entity <deser> analyzed. Unit <deser> generated.
Analyzing Entity <DDF> in library <work> (Architecture <Behavioral>).
Entity <DDF> analyzed. Unit <DDF> generated.
Analyzing generic Entity <FDAC> in library <work> (Architecture <Behavioral>).
 g_DATA_SIZE = 16
Entity <FDAC> analyzed. Unit <FDAC> generated.
Analyzing generic Entity <packet_control> in library <work> (Architecture <
 Behavioral >).
 g_CLK_PERIOD_NS = 20
g_DATA_SIZE = 16
```



 Doc-No:
 AAU-RP-001

 Version:
 Draft 1.0

 Date:
 14.01.2024

 Pages:
 32 of 57

```
Entity <packet_control> analyzed. Unit <packet_control> generated.
Analyzing generic Entity <Timer> in library <work> (Architecture <Behavioral>).
  g_CLK_PERIOD_NS = 20
  g_COUNT_TO_MS = 1
Entity <Timer> analyzed. Unit <Timer> generated.
Analyzing generic Entity <arith_unit> in library <work> (Architecture <
  Behavioral >).
  g_DATA_SIZE = 16
Entity <arith_unit > analyzed. Unit <arith_unit > generated.
Analyzing generic Entity <n_bit_register> in library <work> (Architecture <
  Behavioral >).
  g_DATA_SIZE = 16
Entity <n_bit_register> analyzed. Unit <n_bit_register> generated.
______
                         HDL Synthesis
______
Performing bidirectional port resolution...
Synthesizing Unit <edge_detector>.
   Related source file is "Z:/home/jakub/Plocha/NDI/Projekt/src/SPI/
   edge_detector.vhd".
   Found 1-bit register for signal <reg_s>.
   Summary:
  inferred
            1 D-type flip-flop(s).
Unit <edge_detector> synthesized.
Synthesizing Unit <ser>.
   Related source file is "Z:/home/jakub/Plocha/NDI/Projekt/src/SPI/ser.vhd".
   Found 17-bit register for signal <reg_q>.
   Summary:
 inferred 17 D-type flip-flop(s).
Unit <ser> synthesized.
Synthesizing Unit <deser>.
   Related source file is "Z:/home/jakub/Plocha/NDI/Projekt/src/SPI/deser.vhd
   Found 16-bit register for signal <reg_q>.
   Summary:
  inferred 16 D-type flip-flop(s).
Unit <deser> synthesized.
Synthesizing Unit <DDF>.
   Related source file is "Z:/home/jakub/Plocha/NDI/Projekt/src/SPI/DDF.vhd".
   Found 1-bit register for signal <reg_q1>.
   Found 1-bit register for signal <reg_q2>.
   Summary:
 inferred 2 D-type flip-flop(s).
```



 Doc-No:
 AAU-RP-001

 Version:
 Draft 1.0

 Date:
 14.01.2024

 Pages:
 33 of 57

```
Unit <DDF> synthesized.
Synthesizing Unit <FDAC>.
    Related source file is "Z:/home/jakub/Plocha/NDI/Projekt/src/SPI/FDAC.vhd".
    Found 5-bit up counter for signal <cnt_q>.
    Summary:
  inferred 1 Counter(s).
Unit <FDAC> synthesized.
Synthesizing Unit <Timer>.
    Related source file is "Z:/home/jakub/Plocha/NDI/Projekt/src/packet_control
   /timer.vhd".
    Found 1-bit register for signal <flag>.
    Found 17-bit up counter for signal <cnt_q>.
    Found 17-bit comparator less for signal <flag$cmp_lt0000> created at line
   30.
    Summary:
  inferred 1 Counter(s).
inferred 1 D-type flip-flop(s).
  inferred 1 Comparator(s).
Unit <Timer> synthesized.
Synthesizing Unit <n_bit_register>.
    Related source file is "Z:/home/jakub/Plocha/NDI/Projekt/src/arith_unit/
   n_bit_register.vhd".
   Found 16-bit register for signal <reg_q>.
    Summary:
  inferred 16 D-type flip-flop(s).
Unit <n_bit_register> synthesized.
Synthesizing Unit <SPI>.
   Related source file is "Z:/home/jakub/Plocha/NDI/Projekt/src/SPI/SPI.vhd".
Unit <SPI> synthesized.
Synthesizing Unit <packet_control>.
    Related source file is "Z:/home/jakub/Plocha/NDI/Projekt/src/packet_control
   /packet_control.vhd".
    Found finite state machine <FSM_0> for signal <current_state>.
    States
                          | 4
    Transitions
                         | 10
    Inputs
                         | 4
    | Outputs
                         | 5
    Clock
                         clk
                                                        (rising_edge)
    Reset
                                                        (positive)
                         | rst
    | Reset type
                         synchronous
    Reset State
    | Reset type | synchrono
| Reset State | await_fr1
| Power Up State | await_fr1
| Recovery State | await_fr1
    | Encoding
                          automatic
    | Implementation | LUT
```



Doc-No: AAU-RP-001
 Version: Draft 1.0
 Date: 14.01.2024
 Pages: 34 of 57

```
Summary:
 inferred 1 Finite State Machine(s).
Unit <packet_control> synthesized.
Synthesizing Unit <arith_unit>.
   Related source file is "Z:/home/jakub/Plocha/NDI/Projekt/src/arith_unit/
   arith_unit.vhd".
WARNING: Xst: 646 - Signal <sig_mul_res <7:0>> is assigned but never used. This
   unconnected signal will be trimmed during the optimization process.
WARNING: Xst: 646 - Signal <sig_add_res<16>> is assigned but never used. This
   unconnected signal will be trimmed during the optimization process.
   Found 17-bit adder for signal <sig_add_res>.
   Found 16x16-bit multiplier for signal <sig_mul_res>.
   Found 9-bit comparator greater for signal <sig_mul_res_reg_d$cmp_gt0000>
   created at line 120.
   Found 1-bit xor2 for signal <sig_mul_res_reg_d$xor0000> created at line
   120.
   Summary:
 inferred 1 Adder/Subtractor(s).
inferred 1 Multiplier(s).
  inferred 1 Comparator(s).
Unit <arith_unit> synthesized.
Synthesizing Unit <AAU>.
   Related source file is "Z:/home/jakub/Plocha/NDI/Projekt/src/AAU.vhd".
Unit <AAU> synthesized.
______
HDL Synthesis Report
Macro Statistics
# Multipliers
                                                    : 1
16x16-bit multiplier
# Adders/Subtractors
                                                    : 1
17-bit adder
                                                    : 1
# Counters
                                                    : 2
17-bit up counter
                                                    : 1
5-bit up counter
                                                    : 1
# Registers
                                                    : 15
 1-bit register
                                                    : 9
16-bit register
                                                    : 5
17-bit register
                                                    : 1
# Comparators
                                                    : 2
17-bit comparator less
9-bit comparator greater
                                                    : 1
# Xors
                                                    : 1
1-bit xor2
                                                    : 1
______
                Advanced HDL Synthesis
```



Doc-No: AAU-RP-001
 Version: Draft 1.0
 Date: 14.01.2024
 Pages: 35 of 57

```
______
Analyzing FSM <FSM_0> for best encoding.
Optimizing FSM <Packet_control/current_state/FSM> on signal <current_state
  [1:2] > with user encoding.
-----
State
          | Encoding
_____
await_fr1 | 00
receiving_fr1 | 01
await_fr2 | 10
receiving_fr2 | 11
Advanced HDL Synthesis Report
Macro Statistics
                                         : 1
# FSMs
# Multipliers
                                          : 1
16x16-bit multiplier
# Adders/Subtractors
                                          : 1
16-bit adder
                                         : 1
# Counters
                                         : 2
17-bit up counter
5-bit up counter
                                          : 1
# Registers
                                          : 106
Flip-Flops
                                          : 106
# Comparators
17-bit comparator less
                                         : 1
9-bit comparator greater
                                         : 1
# Xors
                                          : 1
1-bit xor2
______
______
                   Low Level Synthesis
______
Optimizing unit <AAU> ...
Optimizing unit <ser> ...
Optimizing unit <deser> ...
Optimizing unit <n_bit_register> ...
Optimizing unit <SPI> ...
Optimizing unit <packet_control> ...
Optimizing unit <arith_unit> ...
Mapping all equations...
Building and optimizing final netlist ...
```



 Doc-No:
 AAU-RP-001

 Version:
 Draft 1.0

 Date:
 14.01.2024

 Pages:
 36 of 57

```
Found area constraint ratio of 100 (+ 5) on block AAU, actual ratio is 5.
FlipFlop Arith_unit/Data_fr1_reg/reg_q_15 has been replicated 1 time(s)
FlipFlop Arith_unit/Data_fr2_reg/reg_q_15 has been replicated 1 time(s)
Final Macro Processing ...
Processing Unit <AAU> :
 Found 2-bit shift register for signal <SPI/CS_b_DDF/reg_q2>.
 Found 2-bit shift register for signal <SPI/SCLK_DDF/reg_q2>.
 Found 2-bit shift register for signal <SPI/MOSI_DDF/reg_q2>.
Unit <AAU> processed.
______
Final Register Report
Macro Statistics
# Registers
                                         : 126
Flip-Flops
                                         : 126
# Shift Registers
                                         : 3
2-bit shift register
______
                   Partition Report
------
Partition Implementation Status
 No Partitions were found in this design.
______
______
                     Final Report
______
Final Results
RTL Top Level Output File Name : AAU.ngr
Top Level Output File Name
                         : AAU
Output Format
                         : NGC
Optimization Goal
                         : Speed
Keep Hierarchy
                          : No
Design Statistics
# IOs
                          : 6
Cell Usage:
# BELS
                          : 212
#
    GND
                          : 1
#
    INV
                          : 5
#
    LUT1
                          : 18
#
    LUT2
   LUT2_D
#
                          : 1
#
    LUT2_L
                          : 1
 LUT3
#
```



 Doc-No:
 AAU-RP-001

 Version:
 Draft 1.0

 Date:
 14.01.2024

 Pages:
 37 of 57

```
LUT3_L
#
                                : 16
      LUT4
                                : 48
      LUT4_D
                                : 1
      MUXCY
#
                                : 39
#
      MUXF5
                                : 3
#
      VCC
#
      XORCY
                                : 33
                               : 129
# FlipFlops/Latches
#
    FD
                               : 5
     FDR
#
                               : 18
#
     FDRE
                               : 104
#
     FDRSE
                                : 1
  FDSE
#
                                : 1
# Shift Registers
                                : 3
  SRL16
#
# Clock Buffers
                                : 1
  BUFGP
# IO Buffers
                                : 5
    IBUF
OBUF
#
                                : 4
                                  1
# MULTs
                                :
  MULT18X18
                                : 1
______
Device utilization summary:
Selected Device: 3s200ft256-5
                                     99 out of 1920
Number of Slices:
                                                          5%
                                    129 out of 3840
Number of Slice Flip Flops:
                                                          3%
Number of 4 input LUTs:
Number used as logic:
                                    138 out of 3840
                                                          3%
                                    135
   Number used as Shift registers:
                                      3
Number of IOs:
                                      6
                                      6 out of 173
1 out of 12
1 out of 8
Number of bonded IOBs:
                                                         3%
Number of MULT18X18s:
                                                          8%
Number of GCLKs:
                                                         12%
______
Partition Resource Summary:
 No Partitions were found in this design.
TIMING REPORT
NOTE: THESE TIMING NUMBERS ARE ONLY A SYNTHESIS ESTIMATE.
     FOR ACCURATE TIMING INFORMATION PLEASE REFER TO THE TRACE REPORT
     GENERATED AFTER PLACE-and-ROUTE.
Clock Information:
```

<sup>©</sup> Brno University of Technology. This document shall not be used for other purposes than those for which it was established. Unauthorized distribution, dissemination or disclosure is forbidden.



Doc-No: AAU-RP-001
 Version: Draft 1.0
 Date: 14.01.2024
 Pages: 38 of 57

```
______
Clock Signal
                           | Clock buffer(FF name) | Load
-----
                                               | 132
                           | BUFGP
clk
-----
Asynchronous Control Signals Information:
______
No asynchronous control signals found in this design
Timing Summary:
Speed Grade: -5
  Minimum period: 9.952ns (Maximum Frequency: 100.480MHz)
  Minimum input arrival time before clock: 6.035ns
  Maximum output required time after clock: 6.216ns
  Maximum combinational path delay: No path found
Timing Detail:
All values displayed in nanoseconds (ns)
------
Timing constraint: Default period analysis for Clock 'clk'
 Clock period: 9.952ns (frequency: 100.480MHz)
 Total number of paths / destination ports: 16430 / 307
 9.952ns (Levels of Logic = 4)
Source: Arith unit /Day
______
Delay:
               Arith_unit/Data_fr1_reg/reg_q_15_1 (FF)
 Destination: Arith_unit/Data_mul_res_reg/reg_q_0 (FF)
Source Clock: clk rising
 Destination Clock: clk rising
 Data Path: Arith_unit/Data_fr1_reg/reg_q_15_1 to Arith_unit/Data_mul_res_reg/
  reg_q_0
                         Gate
                               Net
   Cell:in->out fanout Delay Delay Logical Name (Net Name)
   3 0.626 0.771 Arith_unit/Data_fr1_reg/
  reg_q_15_1 (Arith_unit/Data_fr1_reg/reg_q_15_1)
   MULT18X18:A17->P29 3 4.098 1.066 Arith_unit/Mmult_sig_mul_res (
  Arith_unit/sig_mul_res <29>)
   LUT3:I0->0 1 0.479 0.704 Arith_unit/
  sig_mul_res_reg_d_and000132 (Arith_unit/sig_mul_res_reg_d_and000132)
   LUT4:I3->0 16 0.479 1.074 Arith_unit/
  sig_mul_res_reg_d_and000182 (Arith_unit/sig_mul_res_reg_d_and000182)
   LUT4:I3->0 1 0.479 0.000 Arith_unit/sig_mul_res_reg_d <9>1
  (Arith_unit/sig_mul_res_reg_d <9>)
   FDRE:D
                        0.176
                                   Arith_unit/Data_mul_res_reg/
  reg_q_9
                        9.952ns (6.337ns logic, 3.615ns route)
   Total
                              (63.7% logic, 36.3% route)
```



### BPC-NDI diliary Arithmetic Uni

Auxiliary Arithmetic Unit Final Report 
 Doc-No:
 AAU-RP-001

 Version:
 Draft 1.0

 Date:
 14.01.2024

 Pages:
 39 of 57

```
______
Timing constraint: Default OFFSET IN BEFORE for Clock 'clk'
 Total number of paths / destination ports: 170 / 104
 ffset: 6.035ns (Levels of Logic = 3)
Source: rst (PAD)
Destination: Arith_unit/Data_fr1_reg/reg_q_0 (FF)
Offset:
 Destination Clock: clk rising
 Data Path: rst to Arith_unit/Data_fr1_reg/reg_q_0
                        Gate Net
   Cell:in->out fanout Delay Delay Logical Name (Net Name)
   _____
              37 0.715 1.894 rst_IBUF (rst_IBUF)
    IBUF: I->0
                    1 0.479 0.000 sig_arith_rst2 (sig_arith_rst2)
   LUT3:I0->0
   MUXF5:I0->0
                   66 0.314 1.741 sig_arith_rst_f5 (sig_arith_rst)
   FDRE:R
                       0.892
                               Arith_unit/Data_mul_res_reg/
  reg_q_0
   _____
                        6.035ns (2.400ns logic, 3.635ns route)
   Total
                               (39.8% logic, 60.2% route)
______
Timing constraint: Default OFFSET OUT AFTER for Clock 'clk'
 Total number of paths / destination ports: 1 / 1
------
Offset: 6.216ns (Levels of Logic = 1)
 Source:
               SPI/Serializer/reg_q_0 (FF)
 Destination: MISO (PAD)
Source Clock: clk rising
 Data Path: SPI/Serializer/reg_q_0 to MISO
                        Gate Net
   Cell:in->out fanout Delay Delay Logical Name (Net Name)
   _____
                    1 0.626 0.681 SPI/Serializer/reg_q_0 (SPI/
   FDRE: C->Q
  Serializer/reg_q_0)
   OBUF: I->0
                       4.909
                                   MISO_OBUF (MISO)
   -----
                        6.216ns (5.535ns logic, 0.681ns route)
   Total
                               (89.0% logic, 11.0% route)
______
Total REAL time to Xst completion: 3.00 secs
Total CPU time to Xst completion: 3.14 secs
-->
Total memory usage is 123756 kilobytes
Number of errors : 0 ( 0 filtered)
Number of warnings : 2 ( 0 filtered)
Number of infos : 0 ( 0 filtered)
```



#### BPC-NDI

Auxiliary Arithmetic Unit Final Report 

 Doc-No:
 AAU-RP-001

 Version:
 Draft 1.0

 Date:
 14.01.2024

 Pages:
 40 of 57

#### Listing 10: STA Report

```
Release 14.7 Trace (nt)
Copyright (c) 1995-2013 Xilinx, Inc. All rights reserved.
C:\xilinx\14.7\ISE_DS\ISE\bin\nt\unwrapped\trce.exe -intstyle ise -v 3 -s 5 -n
3 -fastpaths -xml AAU.twx AAU.ncd -o AAU.twr AAU.pcf -ucf AAU.ucf -ucf SPI.ucf
Design file:
                        AAU.ncd
Physical constraint file: AAU.pcf
Device, package, speed: xc3s200, ft256, -5 (PRODUCTION 1.39 2013-10-13)
Report level:
                       verbose report
Environment Variable
                        Effect
_____
NONE
                        No environment variables were set
INFO: Timing: 3412 - To improve timing, see the Timing Closure User Guide (UG612)
INFO: Timing: 2752 - To get complete path coverage, use the unconstrained paths
  option. All paths that are not constrained will be reported in the
  unconstrained paths section(s) of the report.
INFO: Timing: 3339 - The clock-to-out numbers in this timing report are based on
  a 50 Ohm transmission line loading model. For the details of this model,
  and for more information on accounting for different loading conditions,
  please see the device datasheet.
INFO: Timing: 3390 - This architecture does not support a default System Jitter
  value, please add SYSTEM_JITTER constraint to the UCF to modify the Clock
  Uncertainty calculation.
INFO: Timing: 3389 - This architecture does not support 'Discrete Jitter' and
  'Phase Error' calculations, these terms will be zero in the Clock
  Uncertainty calculation. Please make appropriate modification to
  SYSTEM_JITTER to account for the unsupported Discrete Jitter and Phase
  Error.
Timing constraint: TS_clk = PERIOD TIMEGRP "clk" 50 MHz HIGH 50%;
For more information, see Period Analysis in the Timing Closure User Guide (
  UG612).
 16427 paths analyzed, 476 endpoints analyzed, 0 failing endpoints
 O timing errors detected. (O setup errors, O hold errors, O component
  switching limit errors)
Minimum period is 11.528ns.
Paths for end point Arith_unit/Data_mul_res_reg/reg_q_2 (SLICE_X36Y23.G1), 468
  paths
______
Slack (setup path): 8.472ns (requirement - (data path - clock path skew +
```

<sup>©</sup> Brno University of Technology. This document shall not be used for other purposes than those for which it was established. Unauthorized distribution, dissemination or disclosure is forbidden.



 Doc-No:
 AAU-RP-001

 Version:
 Draft 1.0

 Date:
 14.01.2024

 Pages:
 41 of 57

| equirement:<br>ata Path Delay:<br>lock Path Skew:                    | 20.000ns<br>11.526ns (Levels of<br>-0.002ns (0.380 - |              |                         |
|----------------------------------------------------------------------|------------------------------------------------------|--------------|-------------------------|
| ource Clock: estination Clock: lock Uncertainty:                     | clk_BUFGP rising a<br>clk_BUFGP rising a<br>0.000ns  | at 0.000ns   |                         |
| lock oncertainty:                                                    | 0.000118                                             |              |                         |
| aximum Data Path: Ar                                                 |                                                      | reg/reg_q_13 | to Arith_unit/          |
| <pre>Data_mul_res_reg/reg Location</pre>                             | G_q_2<br>Delay type                                  | Delay(ns)    | Physical Resource       |
|                                                                      |                                                      | ·            | Logical Resource(s)     |
| SLICE_X33Y30.XQ<br>reg_q<13>                                         | Tcko                                                 | 0.626        | Arith_unit/Data_fr1_re  |
|                                                                      |                                                      |              | Arith_unit/Data_fr1_reg |
| reg_q_13<br>MULT18X18_X1Y3.A13<br>reg_q<13>                          | net (fanout=2)                                       | 2.087        | Arith_unit/Data_fr1_re  |
| MULT18X18_X1Y3.P24 Mmult_sig_mul_res                                 | Tmult                                                | 3.790        | Arith_unit/             |
| _                                                                    |                                                      |              | Arith_unit/             |
| Mmult_sig_mul_res<br>SLICE_X37Y31.G2<br><24>                         | net (fanout=2)                                       | 1.806        | Arith_unit/sig_mul_res  |
| SLICE_X37Y31.Y<br>sig_mul_res_reg_d_an                               |                                                      | 0.479        | Arith_unit/             |
|                                                                      |                                                      |              | Arith_unit/             |
| <pre>sig_mul_res_reg_d_an SLICE_X37Y30.F1 sig_mul_res_reg_d_an</pre> | <pre>net (fanout=1)</pre>                            | 0.482        | Arith_unit/             |
| SLICE_X37Y30.X<br>sig_mul_res_reg_d_an                               | Tilo                                                 | 0.479        | Arith_unit/             |
|                                                                      |                                                      |              | Arith_unit/             |
| <pre>sig_mul_res_reg_d_an SLICE_X36Y23.G1 sig_mul_res_reg_d_an</pre> | <pre>net (fanout=16)</pre>                           | 1.177        | Arith_unit/             |
| SLICE_X36Y23.CLK Data_mul_res_reg/reg                                | Tgck                                                 | 0.600        | Arith_unit/             |
|                                                                      | _                                                    |              | Arith_unit/             |
| sig_mul_res_reg_d <2>                                                | 1                                                    |              | Arith_unit/             |
| Data_mul_res_reg/reg                                                 | _q_2                                                 |              |                         |
|                                                                      |                                                      |              | <b>,</b>                |
| Total route)                                                         |                                                      | 11.526ns     | (5.974ns logic, 5.552ns |
| route)                                                               |                                                      |              | (51.8% logic, 48.2%     |
|                                                                      |                                                      |              |                         |

<sup>©</sup> Brno University of Technology. This document shall not be used for other purposes than those for which it was established. Unauthorized distribution, dissemination or disclosure is forbidden.



 Doc-No:
 AAU-RP-001

 Version:
 Draft 1.0

 Date:
 14.01.2024

 Pages:
 42 of 57

Source: Arith\_unit/Data\_fr2\_reg/reg\_q\_5 (FF) Arith\_unit/Data\_mul\_res\_reg/reg\_q\_2 (FF) Destination: Requirement: 20.000ns Data Path Delay: 11.387ns (Levels of Logic = 4)
Clock Path Skew: -0.003ns (0.380 - 0.383)
Source Clock: clk\_BUFGP rising at 0.000ns
Destination Clock: clk\_BUFGP rising at 20.000ns
Clock Uncertainty: 0.000ns Maximum Data Path: Arith\_unit/Data\_fr2\_reg/reg\_q\_5 to Arith\_unit/ Data\_mul\_res\_reg/reg\_q\_2 Delay type Delay(ns) Physical Resource Location Logical Resource(s) \_\_\_\_\_ -----SLICE\_X36Y25.XQ 0.626 Arith\_unit/Data\_fr2\_reg/ Tcko  $reg_q < 5 >$ Arith\_unit/Data\_fr2\_reg/ reg\_q\_5 MULT18X18\_X1Y3.B5 net (fanout=2) Arith\_unit/Data\_fr2\_reg/ 1.948 reg\_q < 5 > 3.790 MULT18X18\_X1Y3.P24 Tmult Arith\_unit/ Mmult\_sig\_mul\_res Arith\_unit/ Mmult\_sig\_mul\_res SLICE\_X37Y31.G2 net (fanout=2) 1.806 Arith\_unit/sig\_mul\_res <24> SLICE\_X37Y31.Y Tilo 0.479 Arith\_unit/ sig\_mul\_res\_reg\_d\_and00004 Arith\_unit/ sig\_mul\_res\_reg\_d\_and000121 SLICE\_X37Y30.F1 net (fanout=1) 0.482 Arith\_unit/ sig\_mul\_res\_reg\_d\_and000121 SLICE\_X37Y30.X Tilo 0.479 Arith\_unit/ sig\_mul\_res\_reg\_d\_and000182 Arith\_unit/ sig\_mul\_res\_reg\_d\_and000182 SLICE\_X36Y23.G1 net (fanout=16) 1.177 Arith\_unit/ sig\_mul\_res\_reg\_d\_and000182 SLICE\_X36Y23.CLK Tgck 0.600 Arith\_unit/ Data\_mul\_res\_reg/reg\_q<3> Arith\_unit/ sig\_mul\_res\_reg\_d <2>1 Arith\_unit/ Data\_mul\_res\_reg/reg\_q\_2 Total 11.387ns (5.974ns logic, 5.413ns route) (52.5% logic, 47.5% route) \_\_\_\_\_ Slack (setup path): 8.862ns (requirement - (data path - clock path skew + uncertainty)) Source: Arith\_unit/Data\_fr2\_reg/reg\_q\_4 (FF)

<sup>©</sup> Brno University of Technology. This document shall not be used for other purposes than those for which it was established. Unauthorized distribution, dissemination or disclosure is forbidden.



 Doc-No:
 AAU-RP-001

 Version:
 Draft 1.0

 Date:
 14.01.2024

 Pages:
 43 of 57

Destination: Arith\_unit/Data\_mul\_res\_reg/reg\_q\_2 (FF) Requirement: 20.000ns Data Path Delay: 11.135ns (Levels of Logic = 4) -0.003ns (0.380 - 0.383) Clock Path Skew: clk\_BUFGP rising at 0.000ns Source Clock: Destination Clock: clk\_BUFGP rising at 20.000ns Clock Uncertainty: 0.000ns Maximum Data Path: Arith\_unit/Data\_fr2\_reg/reg\_q\_4 to Arith\_unit/ Data\_mul\_res\_reg/reg\_q\_2 Location Delay type Delay(ns) Physical Resource Logical Resource(s) \_\_\_\_\_\_ 0.626 Arith\_unit/Data\_fr2\_reg/ SLICE\_X36Y25.YQ Tcko  $reg_q < 5 >$ Arith\_unit/Data\_fr2\_reg/ reg\_q\_4 MULT18X18\_X1Y3.B4 net (fanout=2) 1.696 Arith\_unit/Data\_fr2\_reg/  $reg_q < 4>$ MULT18X18\_X1Y3.P24 3.790 Arith\_unit/ Tmult Mmult\_sig\_mul\_res Arith\_unit/ Mmult\_sig\_mul\_res SLICE\_X37Y31.G2 net (fanout=2) 1.806 Arith\_unit/sig\_mul\_res SLICE\_X37Y31.Y Tilo 0.479 Arith\_unit/  $\verb|sig_mul_res_reg_d_and 00004|$ Arith\_unit/ sig\_mul\_res\_reg\_d\_and000121 SLICE\_X37Y30.F1 net (fanout=1) 0.482 Arith\_unit/ sig\_mul\_res\_reg\_d\_and000121 SLICE\_X37Y30.X Tilo 0.479 Arith\_unit/ sig\_mul\_res\_reg\_d\_and000182 Arith\_unit/ sig\_mul\_res\_reg\_d\_and000182 SLICE\_X36Y23.G1 net (fanout=16) Arith\_unit/ 1.177 sig\_mul\_res\_reg\_d\_and000182 SLICE\_X36Y23.CLK Tgck 0.600 Arith\_unit/ Data\_mul\_res\_reg/reg\_q<3> Arith\_unit/ sig\_mul\_res\_reg\_d <2>1 Arith\_unit/ Data\_mul\_res\_reg/reg\_q\_2 \_\_\_\_\_\_ 11.135ns (5.974ns logic, 5.161ns Total route) (53.7% logic, 46.3% route) \_\_\_\_\_\_ Paths for end point Arith\_unit/Data\_mul\_res\_reg/reg\_q\_3 (SLICE\_X36Y23.F1), 468 ------

<sup>©</sup> Brno University of Technology. This document shall not be used for other purposes than those for which it was established. Unauthorized distribution, dissemination or disclosure is forbidden.



 Doc-No:
 AAU-RP-001

 Version:
 Draft 1.0

 Date:
 14.01.2024

 Pages:
 44 of 57

| ack (setup path): uncertainty))               | 8.485ns (requirement)     | ent - (data pa | ath - clock path skew + |
|-----------------------------------------------|---------------------------|----------------|-------------------------|
| · ·                                           | A                         | -1/ :          | 12 (FF)                 |
| Source:                                       | Arith_unit/Data_f:        |                |                         |
| Destination:                                  | Arith_unit/Data_m         | ul_res_reg/reg | g_q_3 (FF)              |
| Requirement:                                  | 20.000ns                  |                |                         |
| Data Path Delay:                              | 11.513ns (Levels          |                |                         |
| Clock Path Skew:                              | -0.002ns (0.380 -         |                |                         |
| Source Clock:                                 | clk_BUFGP rising          |                |                         |
|                                               | clk_BUFGP rising          | at 20.000ns    |                         |
| Clock Uncertainty:                            | 0.000ns                   |                |                         |
| Maximum Data Path: Ar<br>Data_mul_res_reg/reg |                           | reg/reg_q_13   | to Arith_unit/          |
| Location                                      | <del>-</del>              | Delav(ns)      | Physical Resource       |
|                                               |                           |                | Logical Resource(s)     |
| SLICE_X33Y30.XQ                               | Tcko                      | 0.626          | Arith_unit/Data_fr1_reg |
| reg_q<13>                                     |                           |                | Arith_unit/Data_fr1_reg |
| reg_q_13<br>MULT18X18_X1Y3.A13                | net (fanout=2)            | 2.087          | Arith_unit/Data_fr1_reg |
| reg_q<13>                                     |                           |                |                         |
| MULT18X18_X1Y3.P24                            | Tmult                     | 3.790          | Arith_unit/             |
| Mmult_sig_mul_res                             |                           |                | Arith_unit/             |
| Mmult_sig_mul_res                             |                           |                | Allen_unit,             |
| SLICE_X37Y31.G2                               | <pre>net (fanout=2)</pre> | 1.806          | Arith_unit/sig_mul_res  |
| <24>                                          | 100 (141040 2)            | 2.000          |                         |
| SLICE_X37Y31.Y                                | Tilo                      | 0.479          | Arith_unit/             |
| sig_mul_res_reg_d_an                          |                           | 0.475          | Allon_unloy             |
| big_mui_icb_icg_u_un                          | 400004                    |                | Arith_unit/             |
| sig_mul_res_reg_d_an                          | d000121                   |                |                         |
| SLICE_X37Y30.F1                               |                           | 0.482          | Arith_unit/             |
| sig_mul_res_reg_d_an                          |                           |                |                         |
| SLICE_X37Y30.X                                |                           | 0.479          | Arith_unit/             |
| sig_mul_res_reg_d_an                          |                           | 0.7.2.0        |                         |
|                                               |                           |                | Arith_unit/             |
| sig_mul_res_reg_d_an                          |                           |                |                         |
| SLICE_X36Y23.F1                               |                           | 1.164          | Arith_unit/             |
| sig_mul_res_reg_d_an                          | d000182                   |                |                         |
| SLICE_X36Y23.CLK                              | Tfck                      | 0.600          | Arith_unit/             |
| Data_mul_res_reg/reg                          | _q<3>                     |                |                         |
|                                               |                           |                | Arith_unit/             |
| sig_mul_res_reg_d <3>                         | 1                         |                | Arith_unit/             |
| Data_mul_res_reg/reg                          | _q_3                      |                |                         |
|                                               |                           |                |                         |
| Total                                         |                           | 11.513ns       | (5.974ns logic, 5.539ns |
| route)                                        |                           |                | (51.9% logic, 48.1%     |
| route)                                        |                           |                | (01.0% 10g10, 40.1%     |



 Doc-No:
 AAU-RP-001

 Version:
 Draft 1.0

 Date:
 14.01.2024

 Pages:
 45 of 57

| <pre>.ack (setup path):   uncertainty))</pre>           | 8.623ns (requirem                      | ent - (data pa | ath - clock path skew + |
|---------------------------------------------------------|----------------------------------------|----------------|-------------------------|
| Source: Destination:                                    | Arith_unit/Data_f<br>Arith_unit/Data_m |                |                         |
| Requirement:                                            | 20.000ns                               | ur_res_reg/re  | 8-4-2 (11)              |
| Data Path Delay:                                        | 11.374ns (Levels                       | of Iomic - 1)  |                         |
| · ·                                                     | -0.003ns (0.380 -                      |                |                         |
| Clock Path Skew:                                        |                                        |                |                         |
| Source Clock:                                           | clk_BUFGP rising                       |                |                         |
| Destination Clock:                                      | <pre>clk_BUFGP rising</pre>            | at 20.000ns    |                         |
| Clock Uncertainty:                                      | 0.000ns                                |                |                         |
| <pre>Maximum Data Path: Ar   Data_mul_res_reg/reg</pre> |                                        | reg/reg_q_5 to | o Arith_unit/           |
| Location                                                | Delay type                             | Delay(ns)      | Physical Resource       |
|                                                         | J J J J J                              |                | Logical Resource(s)     |
| SLICE_X36Y25.XQ                                         | <br>Tcko                               | 0.626          | Arith_unit/Data_fr2_reg |
| reg_q<5>                                                | 10110                                  | 0.020          |                         |
| reg_q_5                                                 |                                        |                | Arith_unit/Data_fr2_re  |
| MULT18X18_X1Y3.B5 reg_q<5>                              | <pre>net (fanout=2)</pre>              | 1.948          | Arith_unit/Data_fr2_re  |
| MULT18X18_X1Y3.P24 Mmult_sig_mul_res                    | Tmult                                  | 3.790          | Arith_unit/             |
| Mmult_sig_mul_res                                       |                                        |                | Arith_unit/             |
| SLICE_X37Y31.G2                                         | <pre>net (fanout=2)</pre>              | 1.806          | Arith_unit/sig_mul_res  |
| SLICE_X37Y31.Y                                          | Tilo                                   | 0.479          | Arith_unit/             |
| sig_mul_res_reg_d_an                                    | d00004                                 |                | Arith_unit/             |
| sig_mul_res_reg_d_an                                    |                                        |                |                         |
| SLICE_X37Y30.F1                                         | <pre>net (fanout=1)</pre>              | 0.482          | Arith_unit/             |
| sig_mul_res_reg_d_an                                    | d000121                                |                |                         |
| SLICE_X37Y30.X                                          | Tilo                                   | 0.479          | Arith_unit/             |
| sig_mul_res_reg_d_an                                    |                                        |                | Arith_unit/             |
| sig_mul_res_reg_d_an                                    |                                        |                |                         |
| SLICE_X36Y23.F1 sig_mul_res_reg_d_an                    | net (fanout=16)<br>d000182             | 1.164          | Arith_unit/             |
| SLICE_X36Y23.CLK Data_mul_res_reg/reg                   | Tfck                                   | 0.600          | Arith_unit/             |
|                                                         |                                        |                | Arith_unit/             |
| sig_mul_res_reg_d <3>                                   |                                        |                | Arith_unit/             |
| Data_mul_res_reg/reg                                    |                                        |                |                         |
| Total                                                   |                                        | 11.374ns       | (5.974ns logic, 5.400n  |
| route)                                                  |                                        |                | (52.5% logic, 47.5%     |
| route)                                                  |                                        |                | 5 - 7 - 1 - 1           |
|                                                         |                                        |                |                         |

<sup>©</sup> Brno University of Technology. This document shall not be used for other purposes than those for which it was established. Unauthorized distribution, dissemination or disclosure is forbidden.



# $\begin{array}{c} \mathbf{BPC\text{-}NDI} \\ \mathbf{Auxiliary} \ \mathbf{Arithmetic} \ \mathbf{Unit} \\ \mathbf{Final} \ \mathbf{Report} \end{array}$

 Doc-No:
 AAU-RP-001

 Version:
 Draft 1.0

 Date:
 14.01.2024

 Pages:
 46 of 57

| Requirement: 20.000ns  Data Path Delay: 11.122ns (Legolock Path Skew: -0.003ns (0.3 Source Clock: clk_BUFGP risk | sing at 0.000ns sing at 20.000ns  _fr2_reg/reg_q_4 to Arith_unit/  Delay(ns) Physical Resource Logical Resource(s) |
|------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|
| Clock Uncertainty: 0.000ns  Maximum Data Path: Arith_unit/Data Data_mul_res_reg/reg_q_3 Location Delay type      | _fr2_reg/reg_q_4 to Arith_unit/                                                                                    |
| Data_mul_res_reg/reg_q_3 Location Delay type                                                                     | Delay(ns) Physical Resource Logical Resource(s)  0.626 Arith_unit/Data_fr2_re                                      |
| Location Delay type  SLICE_X36Y25.YQ Tcko reg_q<5>                                                               | Logical Resource(s) 0.626 Arith_unit/Data_fr2_re                                                                   |
| SLICE_X36Y25.YQ Tcko reg_q<5>                                                                                    | 0.626 Arith_unit/Data_fr2_re                                                                                       |
|                                                                                                                  | Arith_unit/Data_fr2_re                                                                                             |
|                                                                                                                  |                                                                                                                    |
| MULT18X18_X1Y3.B4 net (fanout: reg_q<4>                                                                          | =2) 1.696 Arith_unit/Data_fr2_re                                                                                   |
| MULT18X18_X1Y3.P24 Tmult Mmult_sig_mul_res                                                                       | 3.790 Arith_unit/                                                                                                  |
| Mmult_sig_mul_res                                                                                                | Arith_unit/                                                                                                        |
| SLICE_X37Y31.G2 net (fanout: <24>                                                                                | =2) 1.806 Arith_unit/sig_mul_res                                                                                   |
| SLICE_X37Y31.Y Tilo<br>sig_mul_res_reg_d_and00004                                                                | 0.479 Arith_unit/                                                                                                  |
|                                                                                                                  | Arith_unit/                                                                                                        |
| sig_mul_res_reg_d_and000121 SLICE_X37Y30.F1 net (fanout:                                                         | =1) 0.482 Arith_unit/                                                                                              |
| sig_mul_res_reg_d_and000121<br>SLICE_X37Y30.X Tilo                                                               | 0.479 Arith_unit/                                                                                                  |
| sig_mul_res_reg_d_and000182                                                                                      | Arith_unit/                                                                                                        |
| sig_mul_res_reg_d_and000182<br>SLICE_X36Y23.F1 net (fanout:<br>sig_mul_res_reg_d_and000182                       | =16) 1.164 Arith_unit/                                                                                             |
| SLICE_X36Y23.CLK Tfck Data_mul_res_reg/reg_q<3>                                                                  | 0.600 Arith_unit/                                                                                                  |
| sig_mul_res_reg_d <3>1                                                                                           | Arith_unit/                                                                                                        |
| Data_mul_res_reg_d<3/1                                                                                           | Arith_unit/                                                                                                        |
| Data_mui_res_reg/reg_q_5                                                                                         |                                                                                                                    |
| Total                                                                                                            | 11.122ns (5.974ns logic, 5.148n                                                                                    |
| route)                                                                                                           | (53.7% logic, 46.3%                                                                                                |
| route)                                                                                                           |                                                                                                                    |

<sup>©</sup> Brno University of Technology. This document shall not be used for other purposes than those for which it was established. Unauthorized distribution, dissemination or disclosure is forbidden.



 Doc-No:
 AAU-RP-001

 Version:
 Draft 1.0

 Date:
 14.01.2024

 Pages:
 47 of 57

| paths                                           |                              |              |                                          |
|-------------------------------------------------|------------------------------|--------------|------------------------------------------|
| Slack (setup path):                             | 8.497ns (requiremen          | nt - (data p | ath - clock path skew +                  |
| uncertainty)) Source:                           | Amith weit /Data Co          | 1            | 12 (EE)                                  |
| Source: Destination:                            | Arith_unit/Data_fr:          |              |                                          |
| Requirement:                                    | Arith_unit/Data_mul 20.000ns | r_res_reg/re | g_q_4 (FF)                               |
| Data Path Delay:                                | 11.501ns (Levels of          | f Iogic = 4  |                                          |
| Clock Path Skew:                                |                              |              |                                          |
|                                                 | clk_BUFGP rising at          |              |                                          |
| Destination Clock:                              |                              |              |                                          |
| Clock Uncertainty:                              | 0.000ns                      |              |                                          |
| Maximum Data Path: Ar<br>Data_mul_res_reg/reg   |                              | eg/reg_q_13  | to Arith_unit/                           |
| Location                                        | Delay type                   | Delay(ns)    | Physical Resource<br>Logical Resource(s) |
| SLICE_X33Y30.XQ                                 | Tcko                         | 0.626        | Arith_unit/Data_fr1_reg/                 |
| reg_q<13>                                       |                              |              | Arith_unit/Data_fr1_reg/                 |
| reg_q_13<br>MULT18X18_X1Y3.A13                  | net (fanout=2)               | 2.087        | Arith_unit/Data_fr1_reg/                 |
| reg_q<13><br>MULT18X18_X1Y3.P24                 | Tmult                        | 3.790        | Arith_unit/                              |
| Mmult_sig_mul_res                               |                              |              | Arith_unit/                              |
| Mmult_sig_mul_res                               |                              |              |                                          |
| SLICE_X37Y31.G2 <24>                            | <pre>net (fanout=2)</pre>    | 1.806        | Arith_unit/sig_mul_res                   |
| SLICE_X37Y31.Y<br>sig_mul_res_reg_d_an          |                              | 0.479        | Arith_unit/                              |
|                                                 |                              |              | Arith_unit/                              |
| sig_mul_res_reg_d_an                            |                              | 0 400        | And the country of                       |
| SLICE_X37Y30.F1 sig_mul_res_reg_d_an            |                              | 0.482        | Arith_unit/                              |
| SLICE_X37Y30.X sig_mul_res_reg_d_an             | Tilo                         | 0.479        | Arith_unit/                              |
|                                                 |                              |              | Arith_unit/                              |
| <pre>sig_mul_res_reg_d_an SLICE_X38Y26.G4</pre> | <pre>net (fanout=16)</pre>   | 1.152        | Arith_unit/                              |
| sig_mul_res_reg_d_an<br>SLICE_X38Y26.CLK        | d000182<br>Tgck              | 0.600        | Arith_unit/                              |
| Data_mul_res_reg/reg                            | _q <5>                       |              | Arith_unit/                              |
| sig_mul_res_reg_d <4>                           | 1                            |              | Arith_unit/                              |
| Data_mul_res_reg/reg                            | _q_4                         |              |                                          |
| m                                               |                              |              | (5.074                                   |
| Total                                           |                              | 11.501ns     | (5.974ns logic, 5.527ns                  |
| route)                                          |                              |              | (51.9% logic, 48.1%                      |
| route)                                          |                              |              | Ŭ .                                      |
|                                                 |                              |              |                                          |



Doc-No: AAU-RP-001
 Version: Draft 1.0
 Date: 14.01.2024
 Pages: 48 of 57

\_\_\_\_\_\_ 8.635ns (requirement - (data path - clock path skew + Slack (setup path): uncertainty)) Source: Arith\_unit/Data\_fr2\_reg/reg\_q\_5 (FF) Destination: Arith\_unit/Data\_mul\_res\_reg/reg\_q\_4 (FF) Requirement: 20.000ns Data Path Delay: 11.362ns (Levels of Logic = 4)
Clock Path Skew: -0.003ns (0.123 - 0.126)
Source Clock: clk\_BUFGP rising at 0.000ns Destination Clock: clk\_BUFGP rising at 20.000ns Clock Uncertainty: 0.000ns Maximum Data Path: Arith\_unit/Data\_fr2\_reg/reg\_q\_5 to Arith\_unit/ Data\_mul\_res\_reg/reg\_q\_4 Delay type Delay(ns) Physical Resource Location Logical Resource(s) SLICE\_X36Y25.XQ Tcko 0.626 Arith\_unit/Data\_fr2\_reg/  $reg_q<5>$ Arith\_unit/Data\_fr2\_reg/ reg\_q\_5 MULT18X18\_X1Y3.B5 net (fanout=2) 1.948 Arith\_unit/Data\_fr2\_reg/ reg\_q < 5 > MULT18X18\_X1Y3.P24 Tmult 3.790 Arith\_unit/ Mmult\_sig\_mul\_res Arith\_unit/ Mmult\_sig\_mul\_res SLICE\_X37Y31.G2 net (fanout=2) 1.806 Arith\_unit/sig\_mul\_res <24> SLICE\_X37Y31.Y Tilo 0.479 Arith\_unit/ sig\_mul\_res\_reg\_d\_and00004 Arith\_unit/ sig\_mul\_res\_reg\_d\_and000121 0.482 SLICE\_X37Y30.F1 net (fanout=1) Arith\_unit/ sig\_mul\_res\_reg\_d\_and000121 SLICE\_X37Y30.X Tilo 0.479 Arith\_unit/ sig\_mul\_res\_reg\_d\_and000182 Arith\_unit/ sig\_mul\_res\_reg\_d\_and000182 SLICE\_X38Y26.G4 net (fanout=16) 1.152 Arith\_unit/ sig\_mul\_res\_reg\_d\_and000182 SLICE\_X38Y26.CLK Tgck 0.600 Arith\_unit/ Data\_mul\_res\_reg/reg\_q<5> Arith\_unit/ sig\_mul\_res\_reg\_d <4>1 Arith\_unit/ Data\_mul\_res\_reg/reg\_q\_4 -----11.362ns (5.974ns logic, 5.388ns Total route) (52.6% logic, 47.4% route) 



 Doc-No:
 AAU-RP-001

 Version:
 Draft 1.0

 Date:
 14.01.2024

 Pages:
 49 of 57

| ack (setup path): uncertainty))               | 8.887ns (requireme                    | ent - (data pa | ath - clock path skew + |
|-----------------------------------------------|---------------------------------------|----------------|-------------------------|
| Source:                                       | Arith unit /Data fa                   |                | (FE)                    |
| Source:<br>Destination:                       | Arith_unit/Data_fr                    |                |                         |
|                                               | Arith_unit/Data_mu                    | II_res_reg/re  | g_q_4 (FF)              |
| Requirement:                                  | 20.000ns                              | ef I = = (1)   |                         |
| Data Path Delay:<br>Clock Path Skew:          | 11.110ns (Levels of -0.003ns (0.123 - |                |                         |
| Source Clock:                                 | clk_BUFGP rising a                    |                |                         |
|                                               | clk_BUFGP rising a                    |                |                         |
| Clock Uncertainty:                            | 0.000ns                               | 20.000115      |                         |
| orock oncertainty.                            | 0.000115                              |                |                         |
| Maximum Data Path: Ar<br>Data_mul_res_reg/reg |                                       | reg/reg_q_4 to | o Arith_unit/           |
| Location                                      |                                       | Delav(ns)      | Physical Resource       |
|                                               |                                       |                | Logical Resource(s)     |
| SLICE_X36Y25.YQ<br>reg_q<5>                   | Tcko                                  | 0.626          | Arith_unit/Data_fr2_reg |
|                                               |                                       |                | Arith_unit/Data_fr2_reg |
| reg_q_4<br>MULT18X18_X1Y3.B4                  | net (fanout=2)                        | 1.696          | Arith_unit/Data_fr2_reg |
| reg_q<4>                                      | ,                                     |                |                         |
| MULT18X18_X1Y3.P24                            | Tmult                                 | 3.790          | Arith_unit/             |
| Mmult_sig_mul_res                             |                                       |                | Arith_unit/             |
| Mmult_sig_mul_res                             |                                       |                | Allen_unit,             |
| SLICE_X37Y31.G2                               | <pre>net (fanout=2)</pre>             | 1.806          | Arith_unit/sig_mul_res  |
| <24>                                          |                                       |                | G                       |
| SLICE_X37Y31.Y                                | Tilo                                  | 0.479          | Arith_unit/             |
| sig_mul_res_reg_d_an                          | d00004                                |                |                         |
| aim mul maa mam d an                          | 2000101                               |                | Arith_unit/             |
| sig_mul_res_reg_d_and SLICE_X37Y30.F1         |                                       | 0.482          | Amith unit/             |
|                                               |                                       | 0.402          | Arith_unit/             |
| sig_mul_res_reg_d_and SLICE_X37Y30.X          |                                       | 0.470          | Arith_unit/             |
| sig_mul_res_reg_d_and                         |                                       | 0.473          | Allen_unic/             |
| 2-6                                           | 4000101                               |                | Arith_unit/             |
| sig_mul_res_reg_d_an                          |                                       |                |                         |
| SLICE_X38Y26.G4                               |                                       | 1.152          | Arith_unit/             |
| sig_mul_res_reg_d_and                         |                                       |                |                         |
| SLICE_X38Y26.CLK                              | Tgck                                  | 0.600          | Arith_unit/             |
| Data_mul_res_reg/reg                          | _q <5>                                |                |                         |
| sig_mul_res_reg_d <4>                         | 1                                     |                | Arith_unit/             |
|                                               |                                       |                | Arith_unit/             |
| Data_mul_res_reg/reg                          | _q_ <sup>4</sup><br>                  |                |                         |
| To+0]                                         |                                       | 11 110         | (F 074ng lania F 400    |
| Total route)                                  |                                       | 11.110ns       | (5.974ns logic, 5.136ns |
|                                               |                                       |                | (53.8% logic, 46.2%     |
| route)                                        |                                       |                |                         |
|                                               |                                       |                |                         |



 Doc-No:
 AAU-RP-001

 Version:
 Draft 1.0

 Date:
 14.01.2024

 Pages:
 50 of 57

```
Hold Paths: TS_clk = PERIOD TIMEGRP "clk" 50 MHz HIGH 50%;
Paths for end point SPI/Frame_check/cnt_q_0 (SLICE_X24Y28.BX), 1 path
 Source: SPI/Frame_check/cnt_q_0 (FF)
Destination: SPI/Frame_check/cnt_q_0 (FF)
Requirement: 0.000ns
Data Path Delay: 0.719ns (Levels of Logic = 0)
Clock Path Skew: 0.000ns
Source Clock: Clk RUEGE
Destination
Slack (hold path): 0.719ns (requirement - (clock path skew + uncertainty -
  Destination Clock: clk_BUFGP rising at 20.000ns Clock Uncertainty: 0.000ns
  Minimum Data Path: SPI/Frame_check/cnt_q_0 to SPI/Frame_check/cnt_q_0
                        Delay type Delay(ns) Physical Resource
    Location
                                                         Logical Resource(s)
    _____
                                                0.501 SPI/Frame_check/cnt_q<0>
    SLICE_X24Y28.XQ
                         Tcko
                                                        SPI/Frame_check/cnt_q_0
    SLICE_X24Y28.BX net (fanout=7) 0.464 SPI/Frame_check/cnt_q<0> SLICE_X24Y28.CLK Tckdi (-Th) 0.246 SPI/Frame_check/cnt_q<0>
                                                         SPI/Frame_check/cnt_q_0
    _____
                                                 0.719ns (0.255ns logic, 0.464ns
    Total
   route)
                                                          (35.5% logic, 64.5%
   route)
Paths for end point Arith_unit/Data_fr1_reg/reg_q_1 (SLICE_X34Y20.BX), 1 path
______
Slack (hold path): 0.721ns (requirement - (clock path skew + uncertainty -
    data path))
  Source:
                        SPI/Deserializer/reg_q_14 (FF)
  Destination:
                        Arith_unit/Data_fr1_reg/reg_q_1 (FF)
                       0.000ns
  Requirement:
 Data Path Delay: 0.721ns (Levels of Logic = 0)
Clock Path Skew: 0.000ns
Source Clock:
  Source Clock:
                       clk_BUFGP rising at 20.000ns
  Destination Clock:
                       clk_BUFGP rising at 20.000ns
  Clock Uncertainty: 0.000ns
  Minimum Data Path: SPI/Deserializer/reg_q_14 to Arith_unit/Data_fr1_reg/
  reg_q_1
                                              Delay(ns) Physical Resource
   Location
                          Delay type
                                                         Logical Resource(s)
```

<sup>©</sup> Brno University of Technology. This document shall not be used for other purposes than those for which it was established. Unauthorized distribution, dissemination or disclosure is forbidden.



 Doc-No:
 AAU-RP-001

 Version:
 Draft 1.0

 Date:
 14.01.2024

 Pages:
 51 of 57

| reg_q<1>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                       |                |             |                                         |                           |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------------|-------------|-----------------------------------------|---------------------------|
| SPI/Deserializer/   SLICE_X34Y20.EX                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | <del>-</del>          | Tcko           | . — — — — — | 0.501                                   | SPI/Deserializer/reg_q    |
| SLICE_X34Y20.EX                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                       |                |             |                                         | SPI/Deserializer/         |
| SLICE_X34Y20.CLK Tckdi (-Th) 0.246 Arith_unit/Data_fr1_reg reg_q<1> Arith_unit/Data_fr1_reg reg_q_1  Total                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | SLICE_X34Y20.BX       | net (fanout    | =3)         | 0.466                                   | SPI/Deserializer/reg_q    |
| Arith_unit/Data_fr1_reg reg_q1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | SLICE_X34Y20.CLK      | Tckdi          | (-Th)       | 0.246                                   | Arith_unit/Data_fr1_reg   |
| Total route)  Total route)  (35.4% logic, 0.466ns route)  (35.4% logic, 64.6%  route)  (35.4% logic, 64.6%  route)  aths for end point Arith_unit/Data_fr1_reg/reg_q_13 (SLICE_X33Y30.BX), 1 path  lack (hold path):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                       |                |             |                                         | Arith_unit/Data_fr1_reg   |
| route)  route)  (35.4% logic, 64.6% route)                                                                                                                                                                                                                                                                                                                                                                                       |                       |                |             |                                         |                           |
| route)  route)  (35.4% logic, 64.6% route)                                                                                                                                                                                                                                                                                                                                                                                       |                       |                |             |                                         |                           |
| route)  aths for end point Arith_unit/Data_fr1_reg/reg_q_13 (SLICE_X33Y30.BX), 1 path  Lack (hold path):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                       |                |             | 0.721ns                                 | (0.255ns logic, 0.466ns   |
| Aths for end point Arith_unit/Data_fr1_reg/reg_q_13 (SLICE_X33Y30.BX), 1 path  Lack (hold path):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                       |                |             |                                         | (35.4% logic, 64.6%       |
| Lack (hold path):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | route)                |                |             |                                         |                           |
| Lack (hold path): 0.721ns (requirement - (clock path skew + uncertainty data path))  Source: SPI/Deserializer/reg_q_2 (FF)  Destination: Arith_unit/Data_fri_reg/reg_q_13 (FF)  Requirement: 0.000ns  Data Path Delay: 0.721ns (Levels of Logic = 0)  Clock Path Skew: 0.000ns  Source Clock: clk_BUFGP rising at 20.000ns  Destination Clock: clk_BUFGP rising at 20.000ns  Clock Uncertainty: 0.000ns  Minimum Data Path: SPI/Deserializer/reg_q_2 to Arith_unit/Data_fri_reg/  reg_q_13  Location Delay type Delay(ns) Physical Resource Logical Resource(s)  SLICE_X32Y31.YQ Tcko 0.501 SPI/Deserializer/reg_q  <3> SPI/Deserializer/reg_q  <12> SLICE_X33Y30.BX net (fanout=3) 0.466 SPI/Deserializer/reg_q  <2> SLICE_X33Y30.CLK Tckdi (-Th) 0.246 Arith_unit/Data_fri_reg  reg_q<13  Arith_unit/Data_fri_reg  reg_q=13  Total 0.721ns (0.255ns logic, 0.466ns route)  (35.4% logic, 64.6% |                       |                |             |                                         |                           |
| Lack (hold path):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                       |                |             |                                         |                           |
| Lack (hold path):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | aths for end point Ar | ith unit/Data  | fr1 reg     | /reg a 13 (                             | SLICE X33Y30.BX). 1 path  |
| data path))  Source: SPI/Deserializer/reg_q_2 (FF)  Destination: Arith_unit/Data_fr1_reg/reg_q_13 (FF)  Requirement: 0.000ns  Data Path Delay: 0.721ns (Levels of Logic = 0)  Clock Path Skew: 0.000ns  Source Clock: clk_BUFGP rising at 20.000ns  Destination Clock: clk_BUFGP rising at 20.000ns  Clock Uncertainty: 0.000ns  Minimum Data Path: SPI/Deserializer/reg_q_2 to Arith_unit/Data_fr1_reg/  reg_q_13  Location Delay type Delay(ns) Physical Resource  Logical Resource(s)  SLICE_X32Y31.YQ Tcko 0.501 SPI/Deserializer/reg_q  <3> SPI/Deserializer/reg_q  <1> SLICE_X33Y30.BX net (fanout=3) 0.466 SPI/Deserializer/reg_q  <2> SLICE_X33Y30.CLK Tckdi (-Th) 0.246 Arith_unit/Data_fr1_reg  reg_q<13                                                                                                                                                                               |                       |                |             |                                         |                           |
| data path))  Source: SPI/Deserializer/reg_q_2 (FF)  Destination: Arith_unit/Data_fr1_reg/reg_q_13 (FF)  Requirement: 0.000ns  Data Path Delay: 0.721ns (Levels of Logic = 0)  Clock Path Skew: 0.000ns  Source Clock: clk_BUFGP rising at 20.000ns  Destination Clock: clk_BUFGP rising at 20.000ns  Clock Uncertainty: 0.000ns  Minimum Data Path: SPI/Deserializer/reg_q_2 to Arith_unit/Data_fr1_reg/  reg_q_13  Location Delay type Delay(ns) Physical Resource  Logical Resource(s)  SLICE_X32Y31.YQ Tcko 0.501 SPI/Deserializer/reg_q  <3> SPI/Deserializer/reg_q  <1> SLICE_X33Y30.BX net (fanout=3) 0.466 SPI/Deserializer/reg_q  <2> SLICE_X33Y30.CLK Tckdi (-Th) 0.246 Arith_unit/Data_fr1_reg  reg_q<13                                                                                                                                                                               |                       |                |             |                                         |                           |
| Destination: Arith_unit/Data_fr1_reg/reg_q_13 (FF)  Requirement: 0.000ns  Data Path Delay: 0.721ns (Levels of Logic = 0)  Clock Path Skew: 0.000ns  Source Clock: clk_BUFGP rising at 20.000ns  Destination Clock: clk_BUFGP rising at 20.000ns  Clock Uncertainty: 0.000ns  Minimum Data Path: SPI/Deserializer/reg_q_2 to Arith_unit/Data_fr1_reg/  reg_q_13  Location                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                       | 0.721ns (req   | uiremen     | t - (clock <sub>]</sub>                 | path skew + uncertainty   |
| Requirement: 0.000ns Data Path Delay: 0.721ns (Levels of Logic = 0) Clock Path Skew: 0.000ns Source Clock: clk_BUFGP rising at 20.000ns Destination Clock: clk_BUFGP rising at 20.000ns Clock Uncertainty: 0.000ns  Minimum Data Path: SPI/Deserializer/reg_q_2 to Arith_unit/Data_fr1_reg/ reg_q_13 Location                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Source:               | SPI/Deserial   | izer/re     | g_q_2 (FF)                              |                           |
| Data Path Delay: 0.721ns (Levels of Logic = 0) Clock Path Skew: 0.000ns Source Clock: clk_BUFGP rising at 20.000ns Destination Clock: clk_BUFGP rising at 20.000ns Clock Uncertainty: 0.000ns  Minimum Data Path: SPI/Deserializer/reg_q_2 to Arith_unit/Data_fr1_reg/ reg_q_13 Location                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                       |                | ata_fr1     | _reg/reg_q_:                            | 13 (FF)                   |
| Clock Path Skew: 0.000ns Source Clock: clk_BUFGP rising at 20.000ns Destination Clock: clk_BUFGP rising at 20.000ns Clock Uncertainty: 0.000ns  Minimum Data Path: SPI/Deserializer/reg_q_2 to Arith_unit/Data_fr1_reg/ reg_q_13 Location                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                       |                |             | - · · · · · · · · · · · · · · · · · · · |                           |
| Source Clock: clk_BUFGP rising at 20.000ns Destination Clock: clk_BUFGP rising at 20.000ns Clock Uncertainty: 0.000ns  Minimum Data Path: SPI/Deserializer/reg_q_2 to Arith_unit/Data_fr1_reg/ reg_q_13 Location                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | •                     |                | els of      | Logic = 0)                              |                           |
| Destination Clock: clk_BUFGP rising at 20.000ns Clock Uncertainty: 0.000ns  Minimum Data Path: SPI/Deserializer/reg_q_2 to Arith_unit/Data_fr1_reg/ reg_q_13 Location Delay type Delay(ns) Physical Resource Logical Resource(s)  SLICE_X32Y31.YQ Tcko 0.501 SPI/Deserializer/reg_q <3> SPI/Deserializer/reg_q SLICE_X33Y30.BX net (fanout=3) 0.466 SPI/Deserializer/reg_q <2> SLICE_X33Y30.CLK Tckdi (-Th) 0.246 Arith_unit/Data_fr1_reg reg_q<13> Arith_unit/Data_fr1_reg reg_q_13  Total 0.721ns (0.255ns logic, 0.466ns route)  (35.4% logic, 64.6%                                                                                                                                                                                                                                                                                                                                          |                       |                |             | 00 000                                  |                           |
| Clock Uncertainty: 0.000ns  Minimum Data Path: SPI/Deserializer/reg_q_2 to Arith_unit/Data_fr1_reg/ reg_q_13 Location Delay type Delay(ns) Physical Resource Logical Resource(s)  SLICE_X32Y31.YQ Tcko 0.501 SPI/Deserializer/reg_q <3> SPI/Deserializer/reg_q SLICE_X33Y30.BX net (fanout=3) 0.466 SPI/Deserializer/reg_q <2> SLICE_X33Y30.CLK Tckdi (-Th) 0.246 Arith_unit/Data_fr1_reg reg_q<13> Arith_unit/Data_fr1_reg reg_q_13  Total 0.721ns (0.255ns logic, 0.466ns route)  (35.4% logic, 64.6%                                                                                                                                                                                                                                                                                                                                                                                          |                       |                |             |                                         |                           |
| Minimum Data Path: SPI/Deserializer/reg_q_2 to Arith_unit/Data_fr1_reg/ reg_q_13 Location                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                       |                | sing at     | 20.000ns                                |                           |
| Total route)  Delay type Delay(ns) Physical Resource Logical Resource Logical Resource(s)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Clock oncertainty.    | 0.000115       |             |                                         |                           |
| Logical Resource(s)  SLICE_X32Y31.YQ Tcko                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                       | PI/Deserialize | r/reg_q     | _2 to Arith                             | _unit/Data_fr1_reg/       |
| SPI/Deserializer/reg_q_ SLICE_X33Y30.BX net (fanout=3) 0.466 SPI/Deserializer/reg_q <2> SLICE_X33Y30.CLK Tckdi (-Th) 0.246 Arith_unit/Data_fr1_reg reg_q<13> Arith_unit/Data_fr1_reg reg_q_13   Total 0.721ns (0.255ns logic, 0.466ns route)  (35.4% logic, 64.6%                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Location              | Delay type     |             | Delay(ns)                               |                           |
| SLICE_X33Y30.BX net (fanout=3) 0.466 SPI/Deserializer/reg_q <2> SLICE_X33Y30.CLK Tckdi (-Th) 0.246 Arith_unit/Data_fr1_reg reg_q<13>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                       | Tcko           |             | 0.501                                   | SPI/Deserializer/reg_q    |
| SLICE_X33Y30.CLK Tckdi (-Th) 0.246 Arith_unit/Data_fr1_regreg_q<13>  reg_q<13  reg_q_13  Total                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | SLICE_X33Y30.BX       | net (fanout    | =3)         | 0.466                                   |                           |
| Arith_unit/Data_fr1_reg reg_q_13  Total                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | SLICE_X33Y30.CLK      | Tckdi          | (-Th)       | 0.246                                   | Arith_unit/Data_fr1_reg   |
| Total 0.721ns (0.255ns logic, 0.466ns route) (35.4% logic, 64.6%                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | reg_q<13>             |                |             |                                         | Arith_unit/Data_fr1_reg   |
| Total 0.721ns (0.255ns logic, 0.466ns route) (35.4% logic, 64.6%                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | reg_q_13              |                |             |                                         |                           |
| Total 0.721ns (0.255ns logic, 0.466ns route) (35.4% logic, 64.6%                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                       |                |             |                                         |                           |
| route) (35.4% logic, 64.6%                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                       |                |             | 0 721 ng                                | (0.255ns logic 0.466ns    |
| (35.4% logic, 64.6%                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                       |                |             | 0.721118                                | (0.200 no logic, 0.400 ns |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 10400)                |                |             |                                         | (35.4% logic, 64.6%       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | route)                |                |             |                                         |                           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                       |                |             |                                         |                           |

<sup>©</sup> Brno University of Technology. This document shall not be used for other purposes than those for which it was established. Unauthorized distribution, dissemination or disclosure is forbidden.



Doc-No: AAU-RP-001
 Version: Draft 1.0
 Date: 14.01.2024
 Pages: 52 of 57

```
Component Switching Limit Checks: TS_clk = PERIOD TIMEGRP "clk" 50 MHz HIGH
  50%;
______
Slack: 18.316ns (period - (min low pulse limit / (low pulse / period)))
 Period: 20.000ns
 Low pulse: 10.000ns
 Low pulse limit: 0.842ns (Twpl)
 Physical resource: SPI/SCLK_DDF/reg_q2/CLK
 Logical resource: SPI/SCLK_DDF/Mshreg_reg_q2/SRL16E/WS
 Location pin: SLICE_X24Y39.CLK
 Clock network: clk_BUFGP
Slack: 18.316ns (period - (min high pulse limit / (high pulse / period)))
 Period: 20.000ns
 High pulse: 10.000ns
 High pulse limit: 0.842ns (Twph)
 Physical resource: SPI/SCLK_DDF/reg_q2/CLK
 Logical resource: SPI/SCLK_DDF/Mshreg_reg_q2/SRL16E/WS
 Location pin: SLICE_X24Y39.CLK
 Clock network: clk_BUFGP
Slack: 18.316ns (period - min period limit)
 Period: 20.000ns
 Min period limit: 1.684ns (593.824MHz) (Tcp)
 Physical resource: SPI/SCLK_DDF/reg_q2/CLK
 Logical resource: SPI/SCLK_DDF/Mshreg_reg_q2/SRL16E/WS
 Location pin: SLICE_X24Y39.CLK
 Clock network: clk_BUFGP
All constraints were met.
Data Sheet report:
All values displayed in nanoseconds (ns)
Clock to Setup on destination clock clk
-----+
            | Src:Rise| Src:Fall| Src:Rise| Src:Fall|
Source Clock | Dest:Rise|Dest:Fall|Dest:Fall|
-----
           | 11.528|
                            1
                                     - 1
clk
Timing summary:
-----
```



 Doc-No:
 AAU-RP-001

 Version:
 Draft 1.0

 Date:
 14.01.2024

 Pages:
 53 of 57

| Timing errors: 0 Score: 0 (Setup/Max: 0, Hold: 0)                              |
|--------------------------------------------------------------------------------|
| Constraints cover 16427 paths, 0 nets, and 676 connections                     |
| Design statistics:  Minimum period: 11.528ns{1} (Maximum frequency: 86.745MHz) |
| Footnotes                                                                      |
| 1) The minimum period statistic assumes all single cycle delays.               |
| Analysis completed Sun Jan 14 17:20:29 2024                                    |
|                                                                                |
| Trace Settings:                                                                |
| Trace Settings                                                                 |
| Peak Memory Usage: 75 MB                                                       |



#### BPC-NDI

Auxiliary Arithmetic Unit Final Report 

 Doc-No:
 AAU-RP-001

 Version:
 Draft 1.0

 Date:
 14.01.2024

 Pages:
 54 of 57

#### Listing 11: Place and Route Report

```
Release 14.7 par P.20131013 (nt)
Copyright (c) 1995-2013 Xilinx, Inc. All rights reserved.
JAKUB-NTB:: Sun Jan 14 17:20:17 2024
par -w -intstyle ise -ol high -t 1 AAU_map.ncd AAU.ncd AAU.pcf
Constraints file: AAU.pcf.
Loading device for application Rf_Device from file '3s200.nph' in environment C
   :\xilinx\14.7\ISE_DS\ISE\.
   "AAU" is an NCD, version 3.2, device xc3s200, package ft256, speed -5
Initializing temperature to 85.000 Celsius. (default - Range: 0.000 to 85.000
   Celsius)
Initializing voltage to 1.140 Volts. (default - Range: 1.140 to 1.260 Volts)
Device speed data version: "PRODUCTION 1.39 2013-10-13".
Device Utilization Summary:
   Number of BUFGMUXs
                                             1 out of 8
                                                             12%
   Number of External IOBs
                                             6 out of 173
                                                              3%
     Number of LOCed IOBs
                                             0 out of 6
                                                              0%
   Number of MULT18X18s
                                             1 out of 12
                                                              8%
  Number of Slices
                                           102 out of 1920
                                                              5%
     Number of SLICEMs
                                             3 out of 960
                                                              1%
Overall effort level (-ol): High
Placer effort level (-pl):
Placer cost table entry (-t): 1
Router effort level (-rl):
                            High
Starting initial Timing Analysis. REAL time: O secs
Finished initial Timing Analysis. REAL time: O secs
Starting Placer
Total REAL time at the beginning of Placer: O secs
Total CPU time at the beginning of Placer: O secs
Phase 1.1 Initial Placement Analysis
Phase 1.1 Initial Placement Analysis (Checksum: 1770) REAL time: 0 secs
Phase 2.7 Design Feasibility Check
Phase 2.7 Design Feasibility Check (Checksum: 1770) REAL time: 0 secs
Phase 3.31 Local Placement Optimization
Phase 3.31 Local Placement Optimization (Checksum: 1770) REAL time: 0 secs
```



Doc-No: AAU-RP-001
 Version: Draft 1.0
 Date: 14.01.2024
 Pages: 55 of 57

```
Phase 4.2 Initial Clock and IO Placement
. . . . . . . . . . . . .
Phase 4.2 Initial Clock and IO Placement (Checksum: 9711deO) REAL time: O secs
Phase 5.36 Local Placement Optimization
Phase 5.36 Local Placement Optimization (Checksum:9711de0) REAL time: 0 secs
Phase 6.3 Local Placement Optimization
Phase 6.3 Local Placement Optimization (Checksum: 1b85a9f6) REAL time: 0 secs
Phase 7.5 Local Placement Optimization
Phase 7.5 Local Placement Optimization (Checksum: 1b85a9f6) REAL time: 0 secs
Phase 8.8 Global Placement
. . . . . . . . . . . . . . .
Phase 8.8 Global Placement (Checksum:a5a760c9) REAL time: 1 secs
Phase 9.5 Local Placement Optimization
Phase 9.5 Local Placement Optimization (Checksum:a5a760c9) REAL time: 1 secs
Phase 10.18 Placement Optimization
Phase 10.18 Placement Optimization (Checksum:d94575bf) REAL time: 1 secs
Phase 11.5 Local Placement Optimization
Phase 11.5 Local Placement Optimization (Checksum:d94575bf) REAL time: 1 secs
Total REAL time to Placer completion: 1 secs
Total CPU time to Placer completion: 1 secs
Writing design to file AAU.ncd
Starting Router
Phase 1: 730 unrouted;
                             REAL time: 1 secs
Phase 2: 628 unrouted;
                              REAL time: 1 secs
                          REAL time: 1 secs
Phase 3: 247 unrouted;
Phase 4: 247 unrouted; (Setup:0, Hold:0, Component Switching Limit:0)
   REAL time: 2 secs
Phase 5: 0 unrouted; (Setup:0, Hold:0, Component Switching Limit:0)
                                                                           REAL
   time: 2 secs
Updating file: AAU.ncd with current fully routed design.
Phase 6: 0 unrouted; (Setup:0, Hold:0, Component Switching Limit:0)
                                                                           REAL
   time: 2 secs
Phase 7: 0 unrouted; (Setup:0, Hold:0, Component Switching Limit:0)
                                                                           REAL
time: 2 secs
```



# $\begin{array}{c} \textbf{BPC-NDI} \\ \textbf{Auxiliary Arithmetic Unit} \\ \textbf{Final Report} \end{array}$

 Doc-No:
 AAU-RP-001

 Version:
 Draft 1.0

 Date:
 14.01.2024

 Pages:
 56 of 57

| Phase 8 : 0 unrouted; (Setup:0, Hold:0 time: 2 secs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | O, Component                                                                                             | Switching Li                                                                                                   | mit:0)                                          | REAL |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|-------------------------------------------------|------|
| Total REAL time to Router completion: 2 Total CPU time to Router completion: 2 s                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                          |                                                                                                                |                                                 |      |
| Partition Implementation Status                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                          |                                                                                                                |                                                 |      |
| No Partitions were found in this design                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | gn.                                                                                                      |                                                                                                                |                                                 |      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                          |                                                                                                                |                                                 |      |
| Generating "PAR" statistics.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                          |                                                                                                                |                                                 |      |
| **************************************                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                          |                                                                                                                |                                                 |      |
| Clock Net   Resource   Lo                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ocked   Fanout                                                                                           | Net Skew(ns)                                                                                                   | Max Delay(                                      | ns)  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                          |                                                                                                                |                                                 |      |
| clk_BUFGP   BUFGMUXO   N  Net Skew is the difference between the only delays for the net. Note this is di is reported in TRCE timing report. Clock the minimum and maximum path delays whice  The fanout is the number of component                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | e minimum and ifferent from k Skew is the ch includes                                                    | d maximum round Clock Skew to difference logic delays.                                                         | +<br>ting<br>which<br>between                   |      |
| Net Skew is the difference between the only delays for the net. Note this is discreported in TRCE timing report. Clock the minimum and maximum path delays which the fanout is the number of component for example SLICE loads not FF loads.  Timing Score: 0 (Setup: 0, Hold: 0, Component the component than the component that the component than the component that the component than the component that the component  | e minimum and ifferent from k Skew is the ch includes  pins not the ponent Switch icates it was          | d maximum roum Clock Skew de difference logic delays. de individual de individual de difference logic delays.  | ting<br>which<br>between<br>BEL loads,          |      |
| Net Skew is the difference between the only delays for the net. Note this is discreported in TRCE timing report. Clock the minimum and maximum path delays which the fanout is the number of component for example SLICE loads not FF loads.  Timing Score: 0 (Setup: 0, Hold: 0, Component than the component that the component than the component that the compo | e minimum and ifferent from k Skew is the ch includes pins not the ponent Switch icates it was iolation. | d maximum roum Clock Skew see difference clogic delays. see individual see individual see not met.             | ting which between  BEL loads,                  |      |
| * Net Skew is the difference between the only delays for the net. Note this is discreported in TRCE timing report. Clock the minimum and maximum path delays which the fanout is the number of component for example SLICE loads not FF loads.  Fiming Score: O (Setup: O, Hold: O, Component for the component for example states and the component for example states are the component for the component for example states are | e minimum and ifferent from k Skew is the ch includes pins not the ponent Switch icates it was iolation. | d maximum roum Clock Skew de difference logic delays. de individual de individual de ning Limit: 0 de not met. | ting which between  BEL loads,                  |      |
| * Net Skew is the difference between the only delays for the net. Note this is discreported in TRCE timing report. Clock the minimum and maximum path delays which the fanout is the number of component for example SLICE loads not FF loads.  Fiming Score: O (Setup: O, Hold: O, Compart of the component of the comp | e minimum and ifferent from k Skew is the ch includes pins not the ponent Switch icates it was iolation. | d maximum roum Clock Skew de difference logic delays. de individual de individual de ning Limit: 0 de not met. | ting which between  BEL loads,                  |      |
| * Net Skew is the difference between the only delays for the net. Note this is distributed in TRCE timing report. Clock the minimum and maximum path delays which the fanout is the number of component for example SLICE loads not FF loads.  Timing Score: O (Setup: O, Hold: O, Component for example to a setup or hold visually to a setup or | e minimum and ifferent from k Skew is the ch includes pins not the ponent Switch icates it was iolation. | d maximum roum Clock Skew endifference logic delays.  e individual ining Limit: 0  s not met.                  | ting which between  BEL loads,  t Case   E lack |      |

<sup>©</sup> Brno University of Technology. This document shall not be used for other purposes than those for which it was established. Unauthorized distribution, dissemination or disclosure is forbidden.



Doc-No: AAU-RP-001
 Version: Draft 1.0
 Date: 14.01.2024
 Pages: 57 of 57

```
Generating Pad Report.

All signals are completely routed.

Total REAL time to PAR completion: 2 secs
Total CPU time to PAR completion: 2 secs

Peak Memory Usage: 119 MB

Placement: Completed - No errors found.
Routing: Completed - No errors found.
Timing: Completed - No errors found.

Number of error messages: 0

Number of warning messages: 0

Writing design to file AAU.ncd

PAR done!
```