

 Doc No.
 Rev
 1.0

 Date.
 2013-07-21
 Page
 1

**Description** WM-N-BM-14 Application Note

Document No. Rev. 1.0

Product No. 85

8501-600572-01/10

Project Code

Model No. WM-N-BM-14

# WM-N-BM-14 Application Note

SOURCE ORGANIZATION: USI WP/RD/WM/HW1

Prepared by: Scarrie Date: 2013/07/21

Checked by: Eason Date: 2013/07/21

Approved by: Date:

Concurrence: Date:

 Doc No.
 Rev
 1.0

 Date.
 2013-07-21
 Page
 2

**Description** WM-N-BM-14 Application Note

|      | Rev. Date Description of change Approval |      |     |                       |          |
|------|------------------------------------------|------|-----|-----------------------|----------|
| Rev. | Date                                     |      |     | Description of change | Approval |
|      |                                          | Page | Par |                       |          |
| 1.0  | 2013-07-21                               | All  | All | Initial release       | Scarrie  |
|      |                                          |      |     |                       |          |
|      |                                          |      |     |                       |          |
|      |                                          |      |     |                       |          |
|      |                                          |      |     | •                     |          |
|      |                                          |      |     |                       |          |
|      |                                          |      |     |                       |          |
|      |                                          |      |     |                       |          |
|      |                                          |      |     |                       |          |
|      |                                          |      |     |                       |          |
|      |                                          |      |     |                       |          |
|      |                                          |      |     |                       |          |
|      |                                          |      |     |                       |          |
|      |                                          |      |     |                       |          |
|      |                                          |      |     |                       |          |
|      |                                          |      |     |                       |          |
|      |                                          |      |     |                       |          |
|      |                                          |      |     |                       |          |
|      |                                          |      |     |                       |          |
|      |                                          |      |     |                       |          |
| •    |                                          |      |     |                       |          |
|      |                                          |      |     |                       |          |
|      |                                          |      |     |                       |          |
|      |                                          |      |     |                       |          |
|      |                                          |      |     |                       |          |

## Universal Scientific Industrial Corp..

Document released by WP/RD/WM/HW1

| Doc No. |            | Rev  | 1.0 |
|---------|------------|------|-----|
| Date.   | 2013-07-21 | Page | 3   |

**Description** WM-N-BM-14 Application Note

### **Table of Contents**

| HW | Application note for WM-N-BM-14 |    |
|----|---------------------------------|----|
| 1. | Introduction                    |    |
|    | Power Request                   |    |
| 4. | Layout suggestion               | (  |
|    | Host Interface                  |    |
| 6. | JTAG Interface                  | 10 |
| 7. | Characteristic Option           | 13 |

| Doc No. |            | Rev  | 1.0 |
|---------|------------|------|-----|
| Date.   | 2013-07-21 | Page | 4   |

**Description** WM-N-BM-14 Application Note

## **HW Application note for WM-N-BM-14**

### 1. Introduction

WM-N-BM-14 includes WIFi and Micro-processor. The WLAN is 2.4G single band that includes 802.11b/g/n function. The application note is composed of module power plan, reference schematic description and the layout guide line for this module.



WM-N-BM-14 Module

| Doc No. |            | Rev  | 1.0 |
|---------|------------|------|-----|
| Date.   | 2013-07-21 | Page | 5   |

**Description** WM-N-BM-14 Application Note

## 2. Power Request

Module operational requirements voltage have VDD\_WIFI, VDDIO\_WIFI, VDD\_3V3 and VBAT. The recommended operational voltage is shown at below table.

| Symbol       | Parameter                   | Min | Тур | Max | Unit |
|--------------|-----------------------------|-----|-----|-----|------|
| VBAT_WL      | power supply for BCM43362   | 3.0 | 3.3 | 3.6 | V    |
| VDDIO_3V3_WL | host Interface power supply | 3.0 | 3.3 | 3.6 | ٧    |
| VBAT_MICRO   | backup operating voltage    | 3.0 | 3.3 | 3.6 | V    |
| VDD_3V3      | power supply for MCU        | 3.0 | 3.3 | 3.6 | V    |

### 3. Reference Circuit



Note: 1. It is highly recommended that keeping the top layer of the module mounting area as GND-plane

- 2. Do not route any traces underneath the module
- 3. Cover the module with shielding case to avoid EMI issues.

# **Description** WM-N-BM-14 Application Note

## 4. Layout suggestion

### **DC** power

Use wide traces for power supply lines. Understand the maximum current carried on each power supply trace, and make the trace widths proportionate to the current (especially for long trace lengths). If possible, fill large areas with copper to distribute the highest currents. These measures minimize IR drops, line inductance, and switching transients.

- Use several plated via holes to connect power supply traces between layers. The number of vias used should be proportional to the current being routed.
- Avoid loops in the supply distribution traces. Current-carrying loops are essentially antennas radiating electromagnetic fields that may corrupt transceiver performance or cause regulatory electromagnetic interference (EMI) test failures
- The bypass capacitor for power sourceshould be as close to module pin out as possible.
- If there are two different capacitors for signal power source, please placed the one with low capacitance to be closer to module pin out.

#### WM-N-BM-14 Maximum current table

| Power Consumption | MAX.   |
|-------------------|--------|
| VBAT_WL           | 310 mA |
| VDDIO_3V3_WL      | 50 mA  |
| VBAT_MICRO        | 50 mA  |
| VDD_3V3           | 120 mA |

Table1.

# **Universal Scientific Industrial Corp..**

Document released by WP/RD/WM/HW1

| Doc No. |            | Rev  | 1.0 |
|---------|------------|------|-----|
| Date.   | 2013-07-21 | Page | 7   |

WM-N-BM-14 Application Note Description

#### **Printed Antenna**

### **General guidelines for 2.4G printed Antenna**

- Main board antenna area under module printed antenna should be clear or empty.
- No signals, GND or power traces can be routed in antenna area for each layers of main board.
- Any metal lid, power trace or metal components should be placed far away from antenna area on main board.
- Keep GND plane as large as you can on main board.



### **TESTMODE PIN**

Pin 33 testmode (PA8, which is defined as microcontroller clock output) is capable of outputting clock signal. You can output four different clock source onto the MCO1 pin (PA8) using the configurable prescaler (from 1 to 5):

- HSI clock
- LSE clock
- HSE clock
- PLL clock

The desired clock source is selected using the MCO1PRE[2:0] and MCO1[1:0] bits, for detail information of the RCC clock configuration register (RCC CFGR), please refre to stm32 reference menu. The reference programming manuals are also available from the STMicroelectronics website www.st.com.

If pin33 need to output clock, this clock signal trace this signal trace must be routed

| Doc No. |            | Rev  | 1.0 |
|---------|------------|------|-----|
| Date.   | 2013-07-21 | Page | 8   |

**Description** WM-N-BM-14 Application Note

carefully to prevent from the interfere of other clocks, power supply transients and other digital noise. And it must be routed as short and direct as possible.

## 5. Host Interface

### 5.1 Pin Mapping

WM-N-BM-14 pin mapping with STM32F205RG as below:

| Pin-No | Symbol                 | ST32F205RGY |
|--------|------------------------|-------------|
| 21     | MICRO_SPI1_MISO        | H5(PA6)     |
| 22     | MICRO_SPI1_SCK         | H6 (PA5)    |
| 23     | MICRO_SPI1_MOSI        | J7 (PA7)    |
| 24     | MICRO_SPI1_NSS         | J8 (PA4)    |
| 29     | MICRO_UART2_RTS        | H8 (PA1)    |
| 30     | MICRO_UART2_CTS        | E7 (PA0)    |
| 31     | MICRO_UART2_RXD        | G7 (PA2)    |
| 32     | MICRO_UART2_TXD        | J9 (PA2)    |
| 33     | TESTMODE               | E2 (PA8)    |
| 34     | MICRO_RST_N            | E8 (RST_L)  |
| 35     | MICRO_I2C1_SCL         | B5 (PB6)    |
| 36     | MICRO_I2C1_SDA         | A6 (PB7)    |
| 38     | VBAT_MICRO             | A9          |
| 40     | MICRO_GPIO1            | J6 (PB0)    |
| 41     | MICRO_GPIO2            | J5 (PB1)    |
| 42     | MICRO_GPIO3            | G9 (PC0)    |
| 43     | MICRO_GPIO5            | G8 (PC3)    |
| 44     | MICRO_GPIO6            | H4 (PC4)    |
| 45     | MICRO_GPIO7 / I2S3_SD  | A5 (PB5)    |
| 46     | MICRO_GPIO8 / I2S3_MCK | F2 (PC7)    |
| 47     | MICRO_GPIO9            | B8 (PC13)   |
| 48     | MICRO_GPIO12           | F8 (PC1)    |
| 49     | MICRO_GPIO13           | D7 (PC2)    |

| Doc No. |            | Rev  | 1.0 |
|---------|------------|------|-----|
| Date.   | 2013-07-21 | Page | 9   |

**Description** WM-N-BM-14 Application Note

| 50 | MICRO_GPIO14              | G3 (PC5)  |
|----|---------------------------|-----------|
| 51 | MICRO_JTAG_TRST           | B4 (PB4)  |
| 52 | MICRO_JTAG_TDO / I2S3_SCK | A4 (PB3)  |
| 53 | MICRO_JTAG_TDI / I2S3_WS  | A2 (PA15) |
| 54 | MICRO_JTAG_TMS            | B2 (PA13) |
| 55 | MICRO_JTAG_TCK            | A1 (PA14) |
| 61 | MICRO_UART1_RTS           | C1 (PA12) |
| 62 | MICRO_UART1_CTS           | D2 (PA11) |
| 63 | MICRO_UART1_RXD           | D3 (PA10) |
| 64 | MICRO_UART1_TXD           | E3 (PA9)  |

## 5.2 Interface of SPI, UART, I2C and I2S

PIN 21/22/23/24 pins for SPI interface. Table2. describes the SPI pins.

Table2. SPI Interface

| Pin-No | Symbol          | Pin Type | Description |
|--------|-----------------|----------|-------------|
| 21     | MICRO_SPI1_MISO | I/O      | SPI_MISO    |
| 22     | MICRO_SPI1_SCK  | I/O      | SPI_SCK     |
| 23     | MICRO_SPI1_MOSI | I/O      | SPI_MOSI    |
| 24     | MICRO_SPI1_NSS  | I/O      | SPI_NSS     |

PIN 29/30/31/32 pins for UART interface. Table3. describes the UART pins.

Table3. UART Interface

| Pin-No | Symbol          | Pin Type | Description |
|--------|-----------------|----------|-------------|
| 29     | MICRO_UART2_RTS | I/O      | UART2_RTS   |
| 30     | MICRO_UART2_CTS | I/O      | UART2_CTS   |
| 31     | MICRO_UART2_RXD | I/O      | UART2_RXD   |
| 32     | MICRO_UART2_TXD | I/O      | UART2_TXD   |
| 61     | MICRO_UART1_RTS | I/O      | UART1_RTS   |
| 62     | MICRO_UART1_CTS | I/O      | UART1_CTS   |
| 63     | MICRO_UART1_RXD | I/O      | UART1_RXD   |
| 64     | MICRO_UART1_TXD | I/O      | UART1_TXD   |

9

 Doc No.
 Rev
 1.0

 Date.
 2013-07-21
 Page
 10

Description WM-N-BM-14 Application Note

PIN 35/36 pins for I2C interface. Table4. describes the I2C pins.

Table4, I2C1 Interface

| Pin-No | Symbol         | Pin Type | Description |
|--------|----------------|----------|-------------|
| 35     | MICRO_I2C1_SCL | I/O      | I2C_SCL     |
| 36     | MICRO_I2C1_SDA | I/O      | I2C_SDA     |

PIN 45/46/52/53 pins for I2S interface. Table5. describes the I2S pins.

Table5. I2S3 Interface

| Pin-No | Symbol                    | Pin Type | Description |
|--------|---------------------------|----------|-------------|
| 45     | MICRO_GPIO7 / I2S3_SD     | 1/0      | 12S_SD      |
| 46     | MICRO_GPIO8 / I2S3_MCK    | 1/0      | I2S_MCK     |
| 52     | MICRO_JTAG_TDO / I2S3_SCK | 1/0      | I2S_SCK     |
| 53     | MICRO_JTAG_TDI / I2S3_WS  | I/O      | 12S_WS      |

## 6. JTAG Interface

PIN 51~55 pins for JTAG interface that can be used for programming MCU. Table6. describes these JTAG pins.

Table6. JTAG Interface

| Pin-No | Symbol                    | Pin Type | Description |
|--------|---------------------------|----------|-------------|
| 51     | MICRO_JTAG_TRST           | I/O      | JTAG_TRST   |
| 52     | MICRO_JTAG_TDO / I2S3_SCK | I/O      | JTAG_TDO    |
| 53     | MICRO_JTAG_TDI / I2S3_WS  | I/O      | JTAG_TDI    |
| 54     | MICRO_JTAG_TMS            | I/O      | JTAG_TMS    |
| 55     | MICRO_JTAG_TCK            | I/O      | JTAG_TCK    |

| Doc No. |            | Rev  | 1.0 |
|---------|------------|------|-----|
| Date.   | 2013-07-21 | Page | 11  |

**Description** WM-N-BM-14 Application Note

We suggest customer follow the EVB design shown below. All JTAG signals should connect to 2x10 header which can link to ST-LINK/OLIMEX ARM-USB-TINY-H cable to program MCU.



Please find detail information from link as below, https://www.olimex.com/Products/ARM/JTAG/ARM-USB-TINY-H/

| Doc No. |            | Rev  | 1.0 |
|---------|------------|------|-----|
| Date.   | 2013-07-21 | Page | 12  |

### ARM-USB-TINY-H



#### **Device summary**

| Part number | Order Code      | Description                                           |
|-------------|-----------------|-------------------------------------------------------|
| ST-LINK/V2  | ST-LINK/V2      | In-circuit debugger/programmer                        |
|             | ST-LINK/V2-ISOL | In-circuit debugger/programmer with digital isolation |





#### ST-Link/v2 Utility:

http://www.st.com/st-web-ui/static/active/en/st prod software internet/resource/technical/soft ware/utility/stsw-link004.zip

#### ST-Link/v2 driver:

http://www.st.com/st-web-ui/static/active/en/st prod software internet/resource/technical/soft ware/driver/st-link v2 usbdriver.zip

| Doc No. |            | Rev  | 1.0 |
|---------|------------|------|-----|
| Date.   | 2013-07-21 | Page | 13  |

## 7. Characteristic Option

#### 7.1 External Coexistence Interface

WM-N-BM-14 supports the coexistence with Bluetooth or other external radios. The corresponding pins are shown below.

Table7. coexistence status

| Pin-No | Symbol         | Pin Type | Description                                                                  |
|--------|----------------|----------|------------------------------------------------------------------------------|
| 56     | BTCX_STATUS    |          | Coexistence signal indicating Bluetooth priority status and TX/RX direction. |
| 57     | BTCX_RF-ACTIVE |          | Coexistence signal indicating that Bluetooth is active.                      |
| 58     | BTCX_TXCONF    | _        | Coexistence output giving Bluetooth permission to transmit.                  |

Multiplexed BT\_Coex pins. When programmed are high impedance on power up and reset. Subsequently, they can be individually programmed to become inputs or outputs through software control. They can also be programmed to have internal pull-up or pull-down resistor.

### 7.2 Printed Antenna support

WM-N-BM-14 embeds on-board printed antenna as well as an external antenna port.



**Antenna Connector** 

the wl commend also need to modify the ant setting as below:

| Doc No. |            | Rev  | 1.0 |
|---------|------------|------|-----|
| Date.   | 2013-07-21 | Page | 14  |

**Description** WM-N-BM-14 Application Note

#### 7.3 Boot mode

In the STM32F205RGY6, three different boot modes can be selected through the BOOT[1:0] pins as shown in below *Table 8*.

Table 8. Boot modes

| Boot mode selection pins |       | Boot mode         | Aligoing                                        |
|--------------------------|-------|-------------------|-------------------------------------------------|
| BOOT1                    | ВООТ0 | Boot mode         | Aliasing                                        |
| X                        | 0     | Main Flash memory | Main Flash memory is selected as the boot space |
| 0                        | 1     | System memory     | System memory is selected as the boot space     |
| 1                        | 1     | Embedded SRAM     | Embedded SRAM is selected as the boot space     |

WM-N-BM-14 set the BOOT0 to GND, the Boot mode is Main Flash memory.

## 7.4 MCO Output Clock VS. Low Power

By default, the microcontroller is in Run mode after a system or a power-on reset. In Run mode the CPU is clocked by HCLK and the program code is executed. Several low-power modes are available to save power when the CPU does not need to be kept running, for example when waiting for an external event. It is up to the user to select the mode that gives the best compromise between low-power consumption, short startup time and available wakeup sources.

The devices feature three low-power modes:

- Sleep mode (Cortex<sup>™</sup>-M3 core stopped, peripherals kept running)
- Stop mode (all clocks are stopped)
- Standby mode (1.2 V domain powered off)

| Doc No. |            | Rev  | 1.0 |
|---------|------------|------|-----|
| Date.   | 2013-07-21 | Page | 15  |

**Description** WM-N-BM-14 Application Note

The microcontroller clock output (MCO) is available in STM32 RUN, SLEEP or STOP mode. Customer can use this MCO1 pin to provide 32.768KHZ clock to BCM43362. But it is necessary for setting MCU "PC6" as input; MCU "PA8" as output LSE clock.



WM-N-BM-11