## Charles Block

Education

2022-Present Ph.D. Computer Science, University of Illinois, Urbana-Champaign

NSF Graduate Research Fellow, advised by Dr. Josep Torrellas. Research topics include computer architecture and distributed systems for HPC applications.

2022-2024 M.S. Computer Science, University of Illinois, Urbana-Champaign

2018-2022 B.S. Electrical & Computer Engineering with Honors, University of Texas, Austin

## Industry Experience

## Summer 2024 **Apple Inc**, CPU Architecture/Performance Intern

- O Investigated novel memory ordering techniques and their impact on next-generation CPUs.
- Developed enhancements to trace-based performance simulators and tooling.
- o Identified and addressed performance simulation bugs to accurately model RTL.

#### Summer 2022 Intel Corporation, Design Validation Intern

- O Supported CPU validation in the Advanced Architecture Development Group.
- O Debugged core RTL & software infrastructure to address performance and power issues.
- o Improved run-time performance of long- and often-running validation jobs by 20x.

### Summer 2021 Microsoft Corporation, Software Development Intern (Azure)

- o Initiated development of a distributed service to supplement PostgreSQL databases.
- O Developed a new distributed, in-memory storage backend for PostgreSQL.
- Developed software using the C and Rust programming languages.

#### Summer of Amazon Robotics, Firmware Development Intern

2019 & 2020 O Supported firmware development for the Amazon Scout robotics project.

- o Integrated various sensors, MCUs, and SoCs using both embedded Linux and bare-metal C.
- O Developed/evaluated a real-time object detection and tracking system on an embedded SoC.

#### Summer 2018 TyRex Group, LTD, Engineering Intern

# Academic & Leadership Experience

#### 2023-Present **i-acoma Group at UIUC**, *Graduate Researcher*

- O Working with Professor Josep Torrellas on HPC architectures and distributed systems.
- Current work involves supercomputer-scale distributed algorithms for sparse matrix kernels.

## 2021-2022 Lu Research Group at UT Austin, Research Assistant

- O Worked with Professor Nanshu Lu to develop wearable low-power biomedical sensors.
- Developed measurement circuitry for experiments with novel pressure sensor technology.

#### 2018-2022 Longhorn Racing - Solar Vehicle Team

- O Served as Chief Engineer and Electronics Lead at various points.
- Oversaw manufacturing of composite materials, electronic systems, and structural components.
- Developed embedded hardware and software components for control and power systems.
- O Developed lessons & mentored other members in designing hardware and software systems.

## Spring of Intro to Embedded Systems at UT Austin (EE319K), Teaching Assistant

2020 & 2021 O Assisted in teaching and lab supervision for a freshman embedded systems course.

#### **Awards**

- 2022 NSF Graduate Research Fellowship, National Science Foundation
- 2022 Wing Kai Cheng Fellowship, University of Illinois Urbana-Champaign
- 2020 & 2021 Dr. Ariane L. Beck and Mr. Eric Sebesta Endowed Scholarship, UT Austin ECE

#### Relevant Coursework

- Machine Learning for Compilers & Architecture (Charith Mendis, UIUC)
- Parallel Computer Architecture (Josep Torrellas, *UIUC*)
- Microarchitecture (Yale Patt, UT Austin)
- System-on-Chip Design (Andreas Gerstlauer, UT Asutin)
- ML Algorithm & Hardware Co-Design (Mattan Erez & Michael Orshansky, UT Austin)

## **Publications**

- [1] I. Ranawaka, M. T. Hussain, **C. Block**, G. Gerogiannis, J. Torrellas, and A. Azad, "Distributed-memory parallel algorithms for sparse matrix and sparse tall-and-skinny matrix multiplication," in *SC'24: Proceedings of the International Conference for High Performance Computing, Networking, Storage and Analysis*, 2024, (Accepted).
- [2] V. Suresh, B. Mishra, Z. Zhu, Y. Jing, N. Jin, C. Block, P. Mantovani, D. Giri, J. Zuckerman, L. P. Carloni, and S. Adve, "Taming the acceleration tax: Enabling new opportunities for fine-grained, disaggregated accelerator-level parallelism," in 2024 33rd International Conference on Parallel Architectures and Compilation Techniques (PACT), 2024, (Accepted).
- [3] K.-H. Ha, Z. Li, S. Kim, H. Huh, Z. Wang, H. Shi, **C. Block**, S. Bhattacharya, and N. Lu, "Stretchable hybrid response pressure sensors," *Matter*, vol. 7, no. 5, 2024.
- [4] **C. Block**, G. Gerogiannis, C. Mendis, A. Azad, and J. Torrellas, "Two-face: Combining collective and one-sided communication for efficient distributed spmm," in *Proceedings of the 29th ACM International Conference on Architectural Support for Programming Languages and Operating Systems, Volume 2, ser. ASPLOS '24, 2024.*