## Injecting Chaos: Fault Attack Setup and Analysis via ChipWhisperer

Thesis submitted to the
Indian Institute of Technology, Bhilai
For award of the degree

of

Master of Technology

by

Chayan Pathak

ID: 12310630

Under the guidance of

Dr. Dhiman Saha



# DEPARTMENT OF COMPUTER SCIENCE AND ENGINEERING INDIAN INSTITUTE OF TECHNOLOGY BHILAI June 2025

© 2025 Chayan Pathak. All rights reserved.

### **Declaration**

#### I Certify that

- a. The work contained in the thesis is original and has been done by me under the guidance of my Supervisor;
- b. The work has not been submitted to any other Institute for any degree or diploma;
- c. I have followed the guidelines provided by the Institute in preparing the thesis;
- d. I have conformed to ethical norms and guidelines while writing the thesis and;
- e. whenever I have used materials (data, models, figures, and text) from other sources, I have given due credit to them by citing them in the text of the thesis, giving their details in the references, and taking permission from the copyright owners of the sources, whenever necessary.

| Date:             |               |
|-------------------|---------------|
|                   |               |
| Place: IIT Bhilai | Chayan Pathak |

## Certificate

This is to certify that I have examined the thesis entitled: "Injecting Chaos: Fault Attack Setup and Analysis via ChipWhisperer", submitted by Chayan Pathak(Roll Number: 12310630) a postgraduate student of Department of Computer Science and Engineering in partial fulfillment for the award of degree of Master of Technology. I hereby accord my approval of it as a study carried out and presented in a manner required for its acceptance in partial fulfillment for the Post Graduate Degree for which it has been submitted. The thesis has fulfilled all the requirements as per the regulations of the Institute and has reached the standard needed for submission.

Date:
Place: IIT Bhilai

Dr. Dhiman Saha
Assistant Professor
Department of Computer Science and Engineering
Indian Institute of Technology Bhilai

# Certificate Against Plagarism

This is to certify that the thesis entitled **Injecting Chaos: Fault Attack Setup and Analysis via ChipWhisperer**, submitted by **Chayan Pathak**, a bonafide record of the research work, done under my supervision is submitted to the Indian Institute of Technology Bhilai on **July 7**, **2025** to meet the requirements for the award of **Master of Technology** degree.

The contents of the thesis have been verified through similarity check software and I am convinced that the thesis has no component of plagiarism.

| Date:                |                                                          |
|----------------------|----------------------------------------------------------|
| Place: IIT Bhilai    | Dr. Dhiman Saha                                          |
|                      | Assistant Professor                                      |
|                      | Department of Computer Science and Engineering           |
|                      | Indian Institute of Technology Bhilai                    |
|                      |                                                          |
| I have personally ve | rified the report and found no significant similarity in |
| the thesis.          |                                                          |
|                      |                                                          |
|                      |                                                          |
| Date:                |                                                          |
| Place: IIT Bhilai    | Dr. Anand Baswade                                        |
|                      | Convener, DPGC                                           |
|                      | Department of Computer Science and Engineering           |
|                      | Indian Institute of Technology Bhilai                    |

## Acknowledgements

I would like to express my sincere gratitude to my guide, Dr. Dhiman Saha, for his invaluable guidance, constant support, and encouragement throughout the course of my research. His expert advice and insightful feedback have been instrumental in the successful completion of this thesis.

I am deeply thankful to my parents for their unwavering love, patience, and motivation. Their constant belief in me has been my greatest strength.

I also extend my heartfelt thanks to my friends for their companionship, support, and encouragement during this journey.

My sincere appreciation goes to all the staff members at IIT Bhilai for providing a conducive environment and necessary facilities to carry out my research smoothly.

Finally, I am grateful to the members of the de.ci.phe.red Lab for their cooperation, insightful discussions, and friendly atmosphere that enriched my research experience.

| Chayan Pathak |  |
|---------------|--|
| IIT Bhilai    |  |

# Copyright Transfer Certificate

| Title of the thesis:         | Injecting Chaos: Fault Attack Setup and Analysis via ChipWhisperer                                                                        |
|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| Name of the Student:         | Chayan Pathak                                                                                                                             |
|                              |                                                                                                                                           |
|                              | Copyright Transfer                                                                                                                        |
| all rights under copyright t | y assigns to the Indian Institute of Technology, Bhilai that may exist in and for the above thesis submitted e of "MASTER OF TECHNOLOGY". |
| Date:<br>Place: IIT Bhilai   | Signature of the Student                                                                                                                  |
|                              | o.gaca. o or the otadom                                                                                                                   |
|                              | othor may reproduce or authorize others to reproduce<br>m from the thesis or derivative of the thesis for the                             |
| material extracted verbatil  | in from the thesis of derivative of the thesis for the                                                                                    |

author's personal use, provided that the source and the institute's copyright

notice are indicated.

#### **Abstract**

Vulnerability to physical attacks poses a growing security concern as embedded systems continue to play a vital role in secure communications and critical infrastructure. Among these vulnerabilities, fault injection attacks have gained popularity due to their effectiveness in bypassing cryptographic protections by introducing faults during execution. This thesis presents a comprehensive framework for setting up a practical fault injection laboratory using the open-source ChipWhisperer platform.

The work begins with the configuration and evaluation of various ChipWhisperer hardware modules, including scope and target boards such as the CW-Nano, CWLite and CWHusky, alongside integrated or separate targets. It further clearly describes the associated software environment, APIs, and firmware modificationsthat are required to carry out repeatable and precise experiments. This thesis provides detailed knowledge to use ChipWhisperer and carry out Clock and voltage glitching techniques to conduct real-time fault attacks in cryptographic operations.

To validate the setup, a real-world fault attack on AES-128 is reproduced, showcasing fault injection at critical rounds of encryption. Additionally, the thesis explores a custom attack against the BipBip cipher and initiates fault testing on the Kyber post-quantum cryptosystem, demonstrating the lab's versatility in evaluating both legacy and modern cryptographic schemes.

By documenting each stage from setup to execution this work offers a practical guide for researchers and security analysts interested in active hardware-based attacks. It also contributes experimental insights that can support the design of more resilient embedded systems in the face of evolving physical threats.

# Contents

| De  | eclara     | ation                                      | iii                                    |
|-----|------------|--------------------------------------------|----------------------------------------|
| Ce  | ertific    | cate                                       | v                                      |
| Αļ  | prov       | val                                        | vii                                    |
| Αd  | cknow      | vledgements                                | ix                                     |
| Co  | pyrig      | ght Transfer Certificate                   | хi                                     |
| Αŀ  | ostrac     | ct                                         | xiii                                   |
| Co  | onten      | its                                        | χv                                     |
| Lis | st of      | Figures                                    | xix                                    |
| Lis | st of      | Tables                                     | xxi                                    |
| 1   | 1.1<br>1.2 | oduction         Motivation and Objectives | 1<br>1<br>2<br>3                       |
| 2   | Lite       | rature Survey                              | 5                                      |
| 3   | 3.1        | Introduction                               | 11<br>13<br>13<br>13<br>14<br>15<br>17 |

<u>xvi</u> Contents

|   | 3.3  | 3.3.1 Directory Structure                               | 18<br>20<br>21<br>25            |
|---|------|---------------------------------------------------------|---------------------------------|
|   | 3.4  | Process of Clock/Voltage Glitching                      | $\frac{20}{28}$ $\frac{28}{29}$ |
|   |      |                                                         | 29                              |
|   |      | 1 0                                                     | 30                              |
|   |      |                                                         | 30                              |
|   |      | ±                                                       | 31                              |
|   | 2 5  | 0 1                                                     | $\frac{31}{20}$                 |
|   | 3.5  | Conclusion                                              | 32                              |
| 4 | Rea  | I-world Replication of State-of-the-art                 | 33                              |
| • | 4.1  | •                                                       | 34                              |
|   | 4.2  | Diagonal Fault Attack on AES-128 with Fault Injection   | _                               |
|   |      |                                                         | 34                              |
|   | 4.3  | Fault Injection at the Start of Round 8 using CW-Lite . | 36                              |
|   |      |                                                         | 36                              |
|   |      | 4.3.2 Using Voltage Glitching                           | 39                              |
|   | 4.4  | Conclusion                                              | 42                              |
| 5 | Elin | ping Bits to Break BipBip                               | 45                              |
| 3 | 5.1  |                                                         | 45                              |
|   | 5.2  |                                                         | 46                              |
|   | 5.3  |                                                         | 46                              |
|   | 5.4  |                                                         | 47                              |
|   |      | Results & Analysis                                      |                                 |
|   |      | Conclusion                                              |                                 |
| _ |      |                                                         |                                 |
| 6 |      | It Analysis of Post Quantum Cryptography: Injection At- | 51                              |
|   | 6.1  | · · · · · · · · · · · · · · · · · · ·                   | 51                              |
|   | 6.2  | Overview of Kyber                                       | 52                              |
|   | 6.3  | Fault Injection in Kyber using ChipWhisperer            | 53                              |
|   | 6.4  |                                                         | 54                              |
|   | 6.5  | Conclusion                                              | 54                              |

| Contents                                       | xvii     |
|------------------------------------------------|----------|
|                                                |          |
| 7 Conclusion and Future Scope                  | 55       |
| 7 Conclusion and Future Scope About the Author | 55<br>61 |

# List of Figures

| 3.1 | ChipWhisperer-Nano                                     | 15 |
|-----|--------------------------------------------------------|----|
| 3.2 | ChipWhisperer-Lite with 32-bit ARM target              | 16 |
| 3.3 | ChipWhisperer-Lite 2-Part version connections          | 16 |
| 3.4 | ChipWhisperer-Husky with SAM4S target                  | 17 |
| 3.5 | Chipwhisperer official GitHub page                     | 18 |
| 4.1 | AES128 Power Trace on CWLite-ARM                       | 35 |
| 4.2 | Power Trace of AES-128 with Clock Glitch at Start of   |    |
|     | Round 8                                                | 37 |
| 4.3 | Power Trace of AES-128 with Voltage Glitch at Start of |    |
|     | Round 8                                                | 40 |
| 5.1 | High Level Decryption Structure of BipBip              | 46 |
|     | Proposed fault injection attack                        |    |
| 5.3 | Power trace BipBip in CWLite-ARM                       | 47 |
| 6.1 | Overview of Kyber's Key Encapsulation Mechanism        | 53 |

# List of Tables

| 4.1 | Table showing location, width, offset, and whether the diagonal is affected | 43 |
|-----|-----------------------------------------------------------------------------|----|
| 5.1 | Summary of Clock Glitch Fault Injection Parameters and Results              | 48 |
| 6.1 | Three Variants of Kyber Key Encapsulation Mechanism                         | 52 |

CHAPTER **1** 

## Introduction

In an increasingly interconnected world, embedded systems are deeply integrated into the fabric of modern life. From smart cards and smartphones to industrial control units and medical devices, these systems frequently handle sensitive operations such as cryptographic computations, secure communications, and user authentication. As a result, the security of embedded devices is not merely a technical concern, it is a critical requirement.

While traditional cybersecurity research has focused largely on software vulnerabilities, physical attacks on hardware have emerged as a powerful and practical threat vector. Among these, *fault injection attacks* have proven particularly effective. By deliberately introducing transient faults into a device during its operation, attackers can disrupt normal execution paths, bypass security mechanisms, and extract secret data such as cryptographic keys. These attacks are low-cost, non-invasive in many cases, and difficult to defend against without dedicated countermeasures.

This thesis focuses on the design, implementation, and evaluation of a fault injection laboratory based on the ChipWhisperer platform—a widely-used open-source toolkit for hardware security research. The core objective is to enable reproducible experiments that investigate the vulnerability of cryptographic algorithms under fault conditions and assess the effectiveness of various defenses.

#### 1.1 Motivation and Objectives

The motivation for this research stems from the growing need to understand how physical attacks can compromise embedded systems, particularly in the context of cryptographic algorithms. As we transition into an era dominated by post-quantum cryptography, it is crucial to evaluate how these new algorithms withstand fault injection attacks.

#### 1.2 Organization of the Thesis

Chapter 2 of this thesis provides a comprehensive overview of fault injection techniques, focusing on voltage, clock and electro magnetic glitching methods. It discusses the theoretical underpinnings of these attacks, including how they exploit the physical properties of integrated circuits to induce errors in computation. The chapter also reviews existing literature on fault injection, highlighting key findings and methodologies that have shaped current understanding in the field.

Chapter 3 of this thesis introduces the complete setup of a fault injection laboratory using ChipWhisperer. It discusses the hardware components—including various scope and target boards—and explains how each contributes to the overall experimentation process. Special attention is given to popular configurations such as the ChipWhisperer-Lite, Nano, and Husky, which offer varying capabilities in terms of precision, flexibility, and ease of integration. The software environment is covered in detail, providing a breakdown of the ChipWhisperer directory structure and its Application Programming Interfaces (APIs) for both scopes and targets. Readers are guided through the steps required to set up, configure, and run fault injection experiments using voltage and clock glitching techniques.

In Chapter 4, the thesis replicates a state-of-the-art diagonal fault attack on AES-128 to demonstrate how theoretical attack models translate into practical exploitation. By injecting faults at strategic points in the encryption process, the experiments show how an attacker could compromise a secure system, even with limited access to internal states.

Chapter 5 applies these methods to a lesser-known cryptographic algorithm, BipBip, to highlight how fault injection techniques can be generalized beyond well-studied targets. The chapter presents a full experimental pipeline—from attack strategy to results analysis—showcasing the lab's versatility.

Finally, Chapter 6 transitions the discussion to post-quantum cryptography (PQC), with a focus on Kyber, one of the leading candidates in the Post Quantum Cryptographic(PQC) standardization process of NIST. This chapter explores the challenges of preparing next-generation cryptographic algorithms for fault analysis and outlines a roadmap for future research.

#### 1.3 Contributions Of The Thesis

The key contributions of this work are:

- A well documented, reproducible setup for conducting fault injection attacks using the ChipWhisperer platform.
- Implementation and evaluation of real-world fault attacks on AES-128, including both voltage and clock glitching methods.
- Novel fault analysis on BipBip cipher, contributing original experimental findings to the community.
- Initial groundwork toward fault injection studies on post-quantum cryptographic algorithms, using Kyber as a case study.

As physical attacks on embedded systems continue to evolve, the ability to experimentally evaluate their impact becomes increasingly important. This thesis aims to bridge the gap between academic theory and hands-on testing by offering a detailed guide from setting up the hardware, software and performing a fault injection attack. The results found in this thesis not only validate known attack strategies but also offer a foundation for future explorations in hardware security specially as we transit into the post-quantum era.

## Literature Survey

Fault injection attacks are considered as a potent threat to embedded systems that exploites hardware-level vulnerabilities through techniques such as Voltage or Clock glitching. These attacks can compromise cryptographic implementations by inducing faults that alter a devices normal execution flow. This section explores the major studies and developments in the field.

#### Non-Invasive Fault Injection Techniques [SZFT23]

The work by Mazumder et al. provides a detailed and structured overview of several fault injection methods that do not require physical tampering or invasive modification of the target device. These techniques, including voltage glitching, clock manipulation, and electromagnetic interference (EMI), allow attackers to induce faults in embedded systems in a stealthy and highly practical manner. Voltage glitching involves introducing brief, controlled power supply interruptions that can bypass security checks or cause unpredictable behavior in microcontrollers. Clock manipulation works similarly by introducing timing errors through changes to the device's clock signal, often leading to skipped instructions or corrupted computations. Electromagnetic interference, on the other hand, uses precisely timed EM pulses to disrupt the device's logic circuits, sometimes from a distance, making it even more covert.

What makes these methods particularly concerning is their non-invasive nature they do not require the chip to be opened, nor do they leave obvious physical traces. This makes them attractive options for attackers, especially in scenarios where direct physical access is limited or where tamper detection mechanisms are in place. The paper highlights not only the technical mechanisms behind each technique but also their application in real-world attack

cases, such as bypassing authentication, altering cryptographic operations, or enabling privilege escalation.

Furthermore, Mazumder et al. emphasize how these attacks are becoming more accessible due to the availability of low-cost tools (like the ChipWhisperer platform), thereby increasing their threat potential. The survey also discusses the challenges in detecting and mitigating such attacks, pointing out that many traditional countermeasures are insufficient against fault models introduced non-invasively. This work serves as both a warning and a guide, showing that understanding and preparing for non-invasive faults is no longer optional but a necessity in secure hardware design.

#### Practicality of Fault Injection Attacks [BH22]

Breier and Hou's study delves into the real-world feasibility of performing fault injection attacks across different processor architectures, including both low-end microcontrollers and more complex embedded CPUs. The core message of their work is that fault attacks are no longer limited to well-funded laboratories or specialized equipment rather, they are increasingly practical using inexpensive, off-the-shelf components. The authors explore various fault injection methods, such as clock glitching and electromagnetic pulse attacks, and show how these can be tuned to reliably disrupt the execution of critical instructions in real devices. Their experiments reveal that even widely deployed platforms, including ARM Cortex-M and AVR microcontrollers, are vulnerable to such low-cost fault attacks. By systematically analyzing fault models, setup complexity, success rates, and reproducibility, they establish that minimal hardware knowledge and modest resources are enough to mount powerful attacks on systems that were previously considered secure. This raises significant alarms for device manufacturers and designers, especially in domains like IoT and automotive systems, where security is crucial but physical access to devices is often possible. Breier and Hou argue for stronger built-in defenses at both hardware and firmware levels to mitigate these growing risks, highlighting the urgency of fault-aware system design in today's threat landscape.

#### Software-Level Implications [YSW20]

In their work Yuce et al. explore how fault injection attacks (FIAs) extend beyond hardware disruption and pose serious threats to the integrity of embedded software systems. The paper emphasizes that even transient hardware faults, when timed precisely, can alter the behavior of executing software in subtle but dangerous ways. Their analysis covers how faults can corrupt instruction

fetches, alter control flow, or tamper with data variables during critical operations. These disruptions can lead to skipped authentication steps, altered logical decisions, or exposure of cryptographic secrets in memory. One of the key insights from the paper is that many embedded applications do not include robust error detection mechanisms at the software level, making them especially vulnerable to attacks like instruction skips or conditional branch manipulation. The authors also discuss how certain software constructs, such as loops, conditional branches, and exception handling, are more prone to fault exploitation. Their findings suggest that secure software development must go hand-in-hand with hardware protections, advocating for software-based countermeasures such as redundant computations, control flow integrity checks, and fault detection routines. Overall, Yuce et al. demonstrate that software is not just a passive victim in fault attacks it is often the weakest link, and without deliberate protection strategies, it can be easily subverted through precise fault injection.

#### Evaluation of Fault Injection Tools [B<sup>+</sup>23]

Brito et al. present a thorough comparative study of fault injection platforms, aiming to assist researchers and practitioners in selecting the most appropriate tools for evaluating the resilience of embedded systems against fault based attacks. Their work systematically benchmarks various open-source and commercial fault injection solutions, focusing on factors such as ease of use, cost, precision, supported fault models, and compatibility with different hardware targets. The evaluation covers widely used platforms like ChipWhisperer, EMFI rigs, and voltage/clock glitching setups, highlighting their relative strengths and limitations. For example, they show how some platforms excel at fine-grained glitch timing but may lack in automation or scalability, while others offer broader integration with software testing frameworks. Importantly, Brito et al. emphasize the trade-offs between accuracy and accessibility while high-end tools offer better fault localization, low-cost setups still provide sufficient capability for meaningful attack simulations. The study concludes by identifying gaps in current tools, such as limited support for post quantum cryptography evaluation and the lack of standardized metrics for cross platform comparison. Their work contributes valuable insights to the field, serving not only as a buyer's guide for fault injection equipment but also as a roadmap for future tool development tailored to modern embedded security challenges.

#### Introduction to ChipWhisperer [OC14]

The paper "ChipWhisperer: An Open-Source Platform for Hardware Embedded Security Research" by Colin O'Flynn and Zhizhang (David) Chen presents one

of the first comprehensive, affordable, and openly available solutions for performing side-channel power analysis and fault injection attacks on embedded systems. The authors recognized that many academic and practical advances in hardware security were held back by the lack of accessible tools and proposed ChipWhisperer as a unified platform combining hardware and software to bridge this gap. It integrates key components such as a synchronous sampling oscilloscope, programmable glitch generator, and target microcontrollers into a single cohesive system that supports real-time experiments. The paper details the system's architecture, design considerations, and validation through successful implementation of side-channel attacks, like differential power analysis (DPA) on AES. Unlike previous expensive commercial equipment, ChipWhisperer allows researchers and educators to conduct advanced attacks at low cost with high precision. This work has significantly lowered the barrier for entry in embedded security research, enabled reproducible experimentation, and sparked a wave of open-hardware initiatives in the field. It continues to be a foundational tool in academia and industry for teaching, research, and development in hardware cryptanalysis and countermeasure testing.

#### Fault Injection Attacks on Cryptographic Devices: Theory, Practice, and Countermeasures [BBKN12]

Barenghi et al. have discussed how FIAs exploit hardware imperfections by introducing faults via voltage glitches, clock manipulation, or laser/electromagnetic interference—to compromise cryptographic computations. These attacks are classified based on cost and complexity: low-cost attacks are accessible with modest equipment, whereas high-cost attacks require specialized tools and expertise.

Their research has demonstrated practical FIAs against major ciphers, often leading to key recovery or algorithm compromise. Countermeasures include hardware-based fault detection, redundancy in computation, and intrusion monitoring systems. Additionally, studies show the combined use of fault and power analysis attacks can further undermine device security.

The literature emphasizes the need for robust, layered defenses that balance performance, cost, and security in embedded cryptographic implementations.

#### Application to Post-Quantum Cryptography [H<sup>+</sup>23]

Hermelink et al. investigate the vulnerability of post-quantum cryptographic (PQC) schemes specifically Kyber and Dilithium to both side channel and fault injection attacks, at a time when these algorithms are being adopted as part of

the NIST standardization process for quantum safe security. The study explores how classical attack vectors like voltage glitching and differential fault analysis can still threaten the integrity of lattice based schemes, even though they are mathematically secure against quantum computing. By targeting specific stages in the key generation, encryption, or signature routines, the researchers demonstrate that well timed faults can lead to key leakage, faulty outputs, or invalid signature verifications. Their experiments involve both simulated fault environments and practical hardware setups, providing a well rounded assessment of how real world systems might be exploited. A notable contribution of their work is the identification of fault sensitive areas in PQC implementations that often lack robust error handling or detection, particularly under embedded resource constraints. This highlights the urgent need for designing PQC implementations with built in fault tolerance, secure hardware integration, and comprehensive testing under physical attack scenarios. As PQC adoption accelerates, Hermelink et al.'s work serves as a critical reminder that resistance to mathematical attacks must be complemented with resilience to implementationlevel threats.

#### Diagonal Fault Injection Attack on AES-128 [SMC09]

The paper "A Diagonal Fault Attack on the Advanced Encryption Standard" (ePrint 2009/581) by Saha et al. introduces a novel and practical fault attack technique on AES-128 that targets specific diagonals in the AES state matrix during the 8th encryption round. Unlike earlier random or byte-level fault models, this approach exploits the internal structure of AES particularly the effects of ShiftRows and MixColumns by injecting a fault into one diagonal, thereby enabling partial key recovery with reduced computational effort. Demonstrated on an FPGA implementation, the attack could recover the full key with just one well-placed fault and moderate brute-force computation (approximately  $2^{32}$ ). The method proved significantly more efficient than traditional models, highlighting the need for fault-aware hardware security designs. This structured fault model has influenced later works and emphasized the importance of designing countermeasures against position-specific and low-overhead fault injection attacks.

# Glitching Attacks on Post-Quantum Cryptography: A Focus on Kyber [RTO21]

In recent years, the resilience of lattice-based schemes like Kyber against physical attacks has become an active area of research. Ravi et al. explored voltage and clock glitching as a means to compromise Kyber implementations. Their

study demonstrated that Kyber is not inherently resistant to low-level fault injection techniques and identified several fault models that can lead to secret key recovery. Interestingly, the authors showed that inducing faults during the decryption phase can leak sufficient information through erroneous outputs, allowing attackers to infer sensitive intermediate values. The work emphasizes that even theoretically secure schemes require robust physical implementations to remain secure in real-world devices.

# Fault Injection Analysis of the NTT in Kyber and Dilithium [RYB<sup>+</sup>23]

Ravi et al. presented a pioneering analysis of the vulnerability of the Number Theoretic Transform (NTT) to fault injection attacks. As a fundamental component in structured lattice based cryptographic systems particularly in key encapsulation mechanisms (KEMs) and digital signatures, the NTT plays a critical role in secure polynomial multiplication. The authors uncovered a previously unreported weakness: a single, strategically induced fault in the NTT drastically reduces the output's entropy. Exploiting this flaw, they introduced a suite of attacks, including key and message recovery attacks on the Kyber KEM during both key generation and encryption phases. Additionally, they developed innovative existential forgery attacks against both deterministic and randomized signing processes in the Dilithium signature scheme, along with a novel method to bypass signature verification altogether. These attacks are validated through electromagnetic fault injection on real hardware, using highly optimized Kyber and Dilithium implementations from the pqm4 library running on an ARM Cortex-M4 microcontroller, demonstrating consistently high success rates.

# Setting Up a Fault Injection Lab with ChipWhisperer

#### 3.1 Introduction

Fault injection attacks are getting a lot of attention in hardware security because they can quietly mess up embedded systems. Attackers sneak in faults at just the right moment, especially during important tasks like encryption, to find hidden weaknesses. As researchers dig deeper into these attacks, having a solid, easy-to-use, and well-explained lab setup is super important. A good lab helps get steady, repeatable results and makes it easier to build and test strong defenses for hardware.

ChipWhisperer [New25b] supports a range of techniques for fault injection, most notably Clock glitching and Voltage glitching fault injection. These methods can induce controlled errors in the behavior of a target device, often revealing vulnerabilities in cryptographic implementations or exposing unexpected execution paths. The platform's ability to fine-tune fault parameters, such as glitch width, offset, and repetition, is essential for conducting systematic attacks and for understanding how and when systems fail under abnormal conditions. There are different types of ChipWhisperer hardwares available, the setup of CWLITE and CWHusky is shown bellow.

ChipSHOUTER(CW520) [New23] is a specialized tool used for electromagnetic (EM) fault injection attacks. It emits controlled EM pulses to simulate potential real world threats, helping researchers and engineers identify vulnerabilities. The installation process of ChipWhisperer is based on chipwhisperer and the process of seting up the CW520 can be found in [New21]. This comes with one pre programmed target and one programmable Target [New25a] where

the target code can be flashed and tested by the EM fault injection attacks. The setup is shown bellow.

The lab setup described in this chapter includes a detailed walkthrough of the ChipWhisperer's hardware components, including the capture board, target devices, and power supply configurations. Special attention is paid to key operational aspects such as signal synchronization, trigger alignment, and the calibration of timing parameters, all of which are vital to the success of glitch-based attacks. Safety considerations, especially when dealing with fault injection at the physical level, are also addressed to ensure both operator protection and equipment longevity.

By documenting each step of the setup process, this chapter aims to provide a practical guide for researchers and practitioners who wish to replicate or build upon this work. Whether the goal is to explore new fault injection strategies, assess the resilience of embedded systems, or develop novel countermeasures, a clear understanding of the experimental foundation is critical. In doing so, this chapter contributes to the broader objective of advancing transparency, repeatability, and rigor in the field of hardware security research. One of ChipWhisperer's key strengths lies in its ability to perform highly controlled fault injection techniques, most notably voltage glitching and clock glitching. With voltage glitching, the platform can momentarily drop or distort the power supply to a target device, causing it to behave unpredictably, potentially skipping instructions or bypassing security checks. Clock glitching, on the other hand, involves inserting short, precisely-timed disturbances into the device's clock signal. These glitches can disrupt the timing of operations, often triggering exploitable faults during critical processes like encryption or authentication. The fine-grained control over timing, width, and offset of these glitches makes ChipWhisperer exceptionally effective for exploring fault-induced vulnerabilities. Combined with its trace capture and analysis tools, these capabilities allow researchers to both induce and observe faults in real time, offering deep insight into how embedded systems respond under non-ideal operating conditions.



CWLite with ARM 32-bit Target



CWHusky with SAM4S Target



PhyWhisperer setup

#### 3.2 ChipWhisperer Hardware Platform

The ChipWhisperer platform is made up of specialized hardware designed to carry out side-channel analysis and fault injection on embedded devices. Its hardware setup is typically divided into two main parts: scope boards, which handle signal capture and glitching, and target boards, which run the code being tested. When used together, these components form a complete and flexible environment for testing the security of cryptographic systems and exploring hardware vulnerabilities.

#### 3.2.1 Scope Boards (Capture Hardware)

Scope boards are at the heart of ChipWhisperer's side-channel capture capabilities. They serve as the interface between the host computer and the target device, enabling the collection of high-resolution power traces or electromagnetic emissions during cryptographic operations. These boards also provide fine-grained control over clock generation, triggering, and synchronization.

A popular example is the ChipWhispererLite(CWLite), an all-in-one board combining scope and target functionality, ideal for students and researchers. ChipWhispererHusky(CWHusky) offer higher sampling rates, more precise timing, and expanded features such as fault injection support. Key features of scope boards:

- Adjustable clock generation and distribution
- Trigger input/output for synchronization with DUT
- High-speed ADCs for capturing power consumption
- Communication interfaces (USB, serial, etc.)

Example usage scenario: Capturing power traces during AES encryption for differential power analysis (DPA).

#### 3.2.2 Target Boards (Device Under Test - DUT)

Target boards, or Devices Under Test (DUTs), are embedded systems that execute the cryptographic or security-related code being analyzed. These boards are directly connected to the ChipWhisperer scope, allowing researchers to monitor power usage, apply glitches, and assess how the target responds to side-channel or fault injection attacks.

ChipWhisperer supports a variety of target boards suited for both beginners and advanced users. These targets range from basic microcontrollers to

FPGA-based systems, making the platform highly flexible for different types of experiments.

Commonly used targets include:

- CW308 UFO Board: A modular baseboard [New16b] designed to support interchangeable target modules. It simplifies switching between different microcontrollers or chips without modifying the core setup.
- XMEGA Target: An Atmel XMEGA microcontroller board, commonly used for introductory experiments in side-channel analysis. It includes a reference AES implementation for easy testing.
- STM32F3 and STM32F4 Targets: ARM Cortex-M microcontrollers that are widely used in real-world applications. These targets are ideal for testing modern firmware under realistic fault or side-channel attack conditions.
- Artix-7 FPGA Target: A powerful platform [New16a] that allows the implementation and testing of custom cryptographic cores or hardware countermeasures. Suitable for advanced research in hardware security.
- SAM4S Target: Based on the ARM Cortex-M4 architecture, this board provides a more complex environment for evaluating side-channel resistance in higher-performance embedded systems.

Each of these targets includes features such as external clock input, adjustable power settings, and standard programming or debug interfaces (e.g., JTAG, SWD, UART). Together, they provide a robust environment for evaluating cryptographic implementations against a range of attack techniques.

#### 3.2.3 Integrated Target on ChipWhisperer-Nano

The CWNano is a small and low-cost tool 3.1 used to learn about hardware security. It has both a target microcontroller and a measurement unit on a single board, making it easy to use. The built-in STM32F030F4P6 microcontroller has 16 KB of flash and 4kB of SRAM, suitable for running simple cryptographic algorithms. The board supports power analysis using an 8-bit ADC with a sampling rate of up to 20 MS/s. It also features basic voltage glitching through a crowbar method. The Nano connects to a computer via USB and is controlled using the ChipWhisperer software suite. It does not support clock glitching and has a limited flash size, but it is ideal for beginners, students, and hobbyists exploring side-channel analysis and embedded security. More details about this can be found in the official documentation [New25e].



Figure 3.1: ChipWhisperer-Nano

#### 3.2.4 ChipWhisperer-Lite

The CWLite is a compact and low-cost hardware tool designed to help users learn about hardware security. It combines a power measurement system and a microcontroller target on a single board, making it easy to use. This device [New25f] can capture power traces with high speed and allows for glitching attacks like clock or voltage glitches. It is mainly used to perform and study side-channel attacks, such as breaking encryption by analyzing power usage. The board connects to a computer through USB and works with open-source ChipWhisperer software. Because of its simplicity and low price, it is widely used in education and research.

It is offered in four hardware options [New25d] to suit different learning and testing needs. The first version is the CWLite-XMEGA, which includes both the capture hardware and an ATxmega128D4 microcontroller on a single board. The second option, CWLITE-ARM, features an STM32F3 ARM Cortex-M4 microcontroller instead of the XMEGA, also on a single board as shown in figure 3.2.



Figure 3.2: ChipWhisperer-Lite with 32-bit ARM target



Figure 3.3: ChipWhisperer-Lite 2-Part version connections

The CWLite 2-Part version as shown in figure 3.3 separates the capture and target sections into two distinct boards, connected via SMA and 20-pin IDC cables. This modular design allows users to easily swap or upgrade target devices, enhancing flexibility for various testing scenarios. The capture board features a 10-bit ADC with a maximum sample rate of 105 MS/s, adjustable gain up to +55 dB, and supports both voltage and clock glitching with fine-grained

control. The target board includes an ATxmega128D4 microcontroller, suitable for implementing and analyzing cryptographic algorithms. This two-part configuration is ideal for users seeking a versatile and open-source platform for embedded hardware security research.

The CWLite Standalone is a specialized capture board designed for side-channel power analysis and fault injection experiments. Unlike other variants, it does not include an integrated target microcontroller, providing flexibility to connect external targets via standard interfaces. It is ideal for researchers and educators who wish to interface with custom or third-party targets while utilizing ChipWhisperer's powerful capture and analysis capabilities.

#### 3.2.5 ChipWhisperer-Husky



Figure 3.4: ChipWhisperer-Husky with SAM4S target

Together, the scope and target boards in the ChipWhisperer hardware ecosystem offer a comprehensive solution for conducting side-channel and fault injection attacks. Their modular, open-source nature makes them accessible to students, researchers, and engineers alike, and they are widely used in academic studies, industry evaluations, and security training environments.

### 3.3 Software Environment

The ChipWhisperer platform includes a flexible and scriptable software environment built primarily around Python and Jupyter Notebooks. This environment is well-suited for side-channel analysis and fault injection research, offering full control of the hardware and reproducibility.

Setting up the ChipWhisperer software environment involves installing the necessary tools to interface with the hardware, control experiments, and analyze captured data. This section outlines the steps required to install the ChipWhisperer software stack using the recommended method.

#### For Windows:

Installing ChipWhisperer on Windows is straightforward with the provided exe file [New25b]. Once the download is complete, double-click the .exe file to launch the installer. If a security prompt appears, allow the installation to proceed. The ChipWhisperer Setup Wizard will open—follow the on-screen instructions by clicking "Next." Choose a destination folder or use the default option, then continue by clicking "Next" again. After the installation is finished, click "Finish" to complete the setup. The simplest way to start using



Figure 3.5: Chipwhisperer official GitHub page

ChipWhisperer and access its tutorials is to open the ChipWhisperer application. You can find it in the Start Menu, the installation directory, or on your desktop if you chose to create a shortcut during setup.

python —m pip install —e .

#### for Linux:

```
To install ChipWhisperer on a Linux-based system, follow these steps [New25c]:
  Step 1: Update System Packages
sudo apt update && sudo apt upgrade
  Step 2: Install Required Dependencies
sudo apt install libusb—dev gcc—arm—none—eabi make git
 avr-libc gcc-avr avr-libc libusb-1.0-0-dev usbutils
python3 python3-venv
  Step 3: Clone the Repository
cd ~/
git clone https://github.com/newaetech/chipwhisperer
cd chipwhisperer
  Step 4: Set Up Python Virtual Environment
python3 -m venv ~/.cwvenv
source ~/.cwvenv/bin/activate
  Step 5: Install USB Rules
sudo cp 50-newae.rules /etc/udev/rules.d/
sudo udevadm control — reload — rules
  Step 6: Add User to Required Groups
sudo groupadd —f chipwhisperer
sudo usermod —aG chipwhisperer $USER
sudo usermod —aG plugdev $USER
  Step 7: Initialize Submodules and Install Python Packages
git submodule update — init jupyter
```

python —m pip install —r jupyter/requirements.txt

Step 8: Reboot System

Once the setup is complete, reboot your system to apply changes.

Step 9: Launch Jupyter Notebooks

cd ~/chipwhisperer
jupyter notebook .

#### 3.3.1 Directory Structure

The ChipWhisperer framework is a comprehensive toolkit for side-channel power analysis and glitching attacks. Its directory structure is designed to support both hardware interfacing and educational experimentation. Understanding this structure is key to navigating the project efficiently, especially when working with Jupyter notebooks or compiling firmware.

Here's a breakdown of the most relevant parts:

#### jupyter/ Directory:

One of the most user-friendly components of the ChipWhisperer project is the jupyter/ directory. This folder contains a wide range of Jupyter Notebooks designed to guide users through hands-on tutorials and experiments.

These notebooks provide interactive lessons in topics such as: Side-channel analysis, Cryptographic attacks, Glitching techniques The content within the jupyter/ directory is well-organized into subfolders, such as:

The Jupyter directory in ChipWhisperer includes several folders designed to support learning and experimentation. The demos folder contains simple, hands-on notebooks meant for beginners. These notebooks introduce key concepts like power analysis and fault injection through guided examples. The courses folder offers more structured content, similar to academic classes, with lecture-style explanations and lab exercises for deeper learning. The setupscripts folder provides example scripts and configurations that demonstrate different experiments and usage scenarios for ChipWhisperer hardware. Together, these resources help users understand and explore various aspects of side-channel analysis and hardware security.

# firmware/ Directory:

The firmware/ directory in the ChipWhisperer repository contains all the source code necessary to build firmware for a variety of supported target devices. This firmware is essential for running side-channel analysis and fault injection

experiments, as it enables precise control and repeatable behavior during cryptographic operations on the Device Under Test (DUT).

The firmware/ folder is organized into several subdirectories that correspond to specific microcontroller families, target boards, or cryptographic examples. firmware/mcu contains Cryptographic firmware examples such as AES and RSA with SimpleSerial protocol support for host-target communication.

#### 3.3.2 Scope API

The scope object in ChipWhisperer is used to manage the capture and glitching operations of the hardware. The official documentation [New25g] provides a comprehensive overview of the scope API, detailing how to configure the hardware, capture traces, and perform glitching operations. The scope API is designed to be intuitive and flexible, allowing users to easily set up their experiments and interact with the ChipWhisperer hardware.

To create a scope object, the chipwhisperer.scope() function is the easiest approach to use. This function connects to a ChipWhisperer device and returns an instance of the appropriate scope object:

```
import chipwhisperer as cw
scope = cw.scope()
```

There are two types of scope: OpenADC for CWLite/Husky and CWNano for CWNano. The choice of scope depends on the specific hardware being used. The scope object provides various properties and methods to configure the hardware, capture traces, and perform glitching operations. Here are some of the key properties and methods:

```
scope.adc.samples :
```

This property sets the number of samples to capture by the ADC (Analog-to-Digital Converter). It is useful for determining the length of the captured trace. maximum number of samples for Lite is 244000 and for Husky is 131070

```
scope.adc.timeout :
```

Specifies the maximum duration (in seconds) the ADC will wait for a trigger signal before aborting the capture. This prevents indefinite waiting during a capture session.

#### $scope.clock.adc\_src:$

Determines the clock source for the ADC module. Generally it will be  $clkgen\_x1$  or  $clkgen\_x4$  which correspond to different clock frequencies.

#### glitch.clk\_src:

This setting selects the clock source used by the glitch module's DCM (Digital Clock Manager). The DCM determines the timing of when glitches are produced. The available clock sources are:

- clkgen: Uses the output from the internal clock generator. *Note: This option is not supported on Husky.*
- pll: Uses the on-board Phase-Locked Loop (PLL) available on Husky devices. *Note: This is specific to Husky.*

Selecting the correct clock source is important for ensuring that glitches are timed correctly with the target device's operation.

#### scope.glitch.output:

This setting controls the type of signal produced by the glitch module. It defines how the regular clock and glitch pulses are combined to create the final output signal. The available output modes are:

- clock\_only: Outputs only the normal clock signal, with no glitches applied.
- glitch\_only: Outputs only the glitch pulses, ignoring the clock signal entirely.
- clock\_or: The output is high when either the clock or the glitch pulse is high.
- clock\_xor: The output is high only when the clock and glitch pulse differ.
- enable\_only: The output stays high for a set number of full clock cycles. In this mode, width and width\_fine have no effect, but offset and offset\_fine are still used.

These modes are chosen based on the type of glitching attack:

- For clock glitching, use clock\_or or clock\_xor.
- For oltage glitching, use glitch\_only or enable\_only.

#### $scope.glitch.trigger\_src:$

The glitch module supports four trigger modes:

- Continuous: Glitches are triggered constantly. Parameters like ext\_offset, repeat, and num\_glitches have no effect.
- Manual: Glitches are triggered manually via manual\_trigger() or scope.arm().
   Only repeat is relevant; others are ignored.
- ext\_single: Triggers once per arming when a condition is met. Ignores further triggers until re-armed. ext\_single provides a controlled, one-time glitch per arming cycle based on an external condition—making it useful for repeatable and precise fault injection experiments.
- ext\_continuous: Triggers glitches repeatedly whenever the trigger condition is met, regardless of arm status.

#### scope.glitch.repeat:

repeat is a setting that controls how many glitch pulses are generated per trigger.

- If the output mode is glitch\_only, clock\_or, or clock\_xor, each count in repeat represents a separate glitch pulse.
- If the output mode is enable\_only, the glitch is a single pulse that lasts for repeat clock cycles.
- This helps in creating stronger glitches, especially for voltage glitching.
- On **CW-Husky**, if multiple glitches are used (num\_glitches > 1), repeat should be a list with one value per glitch. Each value must be  $\leq \text{ext\_offset}[i+1]+1$ .
- On CW-Lite/Nano, only one glitch is supported, so repeat is a single integer.
- The value of repeat must be in the range [1, 8192], and it has no effect in continuous mode.

#### scope.glitch.width :

The width property defines how wide a single glitch pulse is and can be set using either a float or an integer. Its meaning depends on the type of hardware used. For CWHusky, the width is measured in phase shift steps. A value of 0 gives the smallest pulse, while the maximum is at half the total number of phase shift steps. Negative values are allowed and are interpreted as wrapping around the phase shift range, so -x is treated the same as total\_steps -x. The values also wrap around when going beyond the maximum.

For other devices like CWLite or CWNano, the width is given as a percentage of one clock cycle. You can set the pulse from about -49.8% to +49.8% of the cycle. A width of 0% will not work reliably. Negative widths behave like their positive counterparts but are applied to the opposite half of the clock cycle. This setting has no effect if the output mode is set to enable\_only.

#### scope.glitch.offset :

The offset property sets the delay between the rising edge of the clock and the start of the glitch pulse. It can be a float or an integer, and its meaning depends on the hardware used.

For CWHusky, the offset is measured in phase shift steps. An offset of 0 means the glitch pulse starts exactly at the rising edge of the clock. At half of scope.glitch.phase\_shift\_steps, the glitch starts at the falling edge of the clock. We can use negative values, and -x is treated the same as scope.glitch.phase\_shift\_steps -x. The value also wraps around, so +x is the same as scope.glitch.phase\_shift\_steps +x.

For other devices like CWLite or CWPro, the offset is given as a percentage of one clock period. The glitch can start anywhere from -49.8% to +49.8% of the clock cycle. This allows us to move the glitch to any point within the cycle.

#### $scope.qlitch.ext\_offset:$

The ext\_offset property defines how many clock cycles the glitch module should wait after receiving a trigger before generating a glitch pulse. This delay is useful when you want to insert the glitch at a specific point in the target device's operation, such as during the execution of a particular instruction. On CW-Lite and CW-Pro, multiple glitches are not supported, so ext\_offset is simply an integer representing the delay after the trigger to the single glitch. This setting has no effect if the trigger source is set to manual or continuous.

The offset property, on the other hand, controls the position of the glitch within a single clock cycle. While ext\_offset determines when the glitch

should start in terms of clock cycles after the trigger, offset adjusts the glitch within a chosen clock cycle—allowing very precise control relative to the rising or falling edge of the clock signal. In CW-Husky, offset is measured in phase shift steps, and in CW-Lite or CW-Pro, it is expressed as a percentage of one clock period. Together, these two properties provide both coarse and fine control over glitch timing.

#### scope.arm():

The arm() function prepares the scope to start capturing data or performing a glitch when a trigger is received. This step is required before any capture or glitch attempt can begin. If the scope is set to ext\_single mode, it will remain idle until it is armed and a valid trigger event occurs. Without calling arm(), the scope will not respond to trigger signals.

#### scope.capture():

The capture(poll\_done=False) function starts the process of capturing a trace. Before using this function, the scope must be armed using arm(). Once called, it waits for a trigger event. When the trigger occurs or a timeout is reached, the function stops the capture, disarms the scope, and retrieves the recorded data.

#### $scope.get\_last\_trace():$

The get\_last\_trace(as\_int=False) function returns the most recent trace captured by the scope. By default, it provides the data as a NumPy array of floating-point values scaled between -0.5 and 0.5. If the parameter as\_int is set to True, the function returns the trace as raw integer values, which are the direct outputs from the ADC of the ChipWhisperer device. The resolution of these values depends on the hardware: for example, the ChipWhisperer-Lite uses a 10-bit ADC, the Nano uses 8-bit, and the Husky can use either 8-bit or 12-bit ADC data.

#### 3.3.3 Target API

The target object in ChipWhisperer is used to manage the device under test (DUT) and perform operations such as loading firmware, executing commands, and capturing traces. It provides a high-level interface for interacting with the target device. ChipWhisperer provides two classes for UART communication:

Simple Serial Target (default)

#### • Simple Serial V2 Target

The most straightforward way to create a target object in ChipWhisperer is by using the cw.target function. Here is a simple example:

```
import chipwhisperer as cw
scope = cw.scope()
try:
    if SS_VER == "SS_VER_2_1":
        target_type = cw.targets.SimpleSerial2
    else:
        target_type = cw.targets.SimpleSerial
except:
        SS_VER="SS_VER_1_1"
        target_type = cw.targets.SimpleSerial

try:
    target = cw.target(scope, target_type)
```

This code initializes the ChipWhisperer scope and sets up the Simple Serial target.

some useful methods and properties of the Simple Serial V2 Target object include:

```
target.flush():
```

The flush() function clears all data currently stored in the serial buffer. This is useful when you want to discard any previous or unwanted serial communication data before starting a new operation. It helps ensure that the buffer only contains fresh data relevant to the current task.

```
target.simpleserial\_write(cmd, data):
```

This function sends a command and associated data to a target device using the SimpleSerial protocol. This function is typically used when communicating with firmware that implements cryptographic functions such as AES encryption.

The cmd parameter is a one-character string that specifies the type of command. For example, using 'p' tells the device to encrypt the given plaintext, while 'k' sets the encryption key. These special cases internally map to specific command and sub-command values expected by the firmware.

The data parameter is a bytearray containing the actual data to be sent with the command. If no data is provided, a single byte [0x00] is sent by

default. The optional end argument is reserved but not used in this implementation.

**Example:** To send a 16-byte plaintext to be encrypted using the AES block cipher, one might use the following:

```
target.simpleserial_write('p', bytearray([0x00]*16))
```

This line sends a block of 16 zero bytes to the device with the command 'p', which typically triggers AES encryption of the plaintext using a previously loaded key.

```
target.simpleserial\_read\_witherrors(cmd, length):
```

The simpleserial\_read\_witherrors() function is used to read data from a device over a serial connection, especially when doing fault injection or glitch experiments. It tries to receive a full response from the device that includes a command, some data, and a special ending byte. If the response is incomplete, contains errors, or takes too long, the function will try one more time with a longer timeout to get whatever data is available. This is helpful when the target device behaves in unexpected ways due to glitches. The result is returned as a dictionary, which includes whether the response was valid, the decoded data if successful, the full raw output, and any return values if needed.

**Example:** Suppose we expect a 16-byte result from a previous command, such as an AES ciphertext. We can read it like this:

```
response = simpleserial_read_witherrors(cmd='r', pay_len=16)
if response['valid']:
    print("Received:", response['payload'])
else:
    print("Invalid response. Raw output:", response['full_response'])
```

In this example, the function tries to read 16 bytes from a response starting with the command 'r'. If it fails due to glitches or timing issues, it still gives the raw data so we can analyze what went wrong.

```
target.simpleserial\_wait\_ack(cmd, timeout = 1):
```

This function is used to wait for an acknowledgment (ack) or error message from the target device after sending a command. This is useful to confirm whether the target received and understood the previous instruction. You can set a timeout in milliseconds, which defines how long to wait for the ack. If

the timeout is set to 0, the function will wait indefinitely until it receives a response. If no ack is received within the given time, the function returns None. Otherwise, it returns a code that indicates the result of the command.

# 3.4 Process of Clock/Voltage Glitching

Clock and voltage glitching are effective hardware fault injection techniques used to disrupt normal device behavior by introducing brief disturbances in timing or power. With tools like the ChipWhisperer, these attacks can be precisely controlled and analyzed to identify and exploit vulnerabilities in embedded systems.

#### 3.4.1 Target Code Configuration with Simpleserial

The first step in preparing for a clock or voltage glitching attack is to configure the target code. This involves setting up the target device to respond to specific commands and to execute cryptographic operations that can be disrupted by glitches. The ChipWhisperer platform uses a SimpleSerial interface, which allows for easy communication between the host and the target. The target code is typically written in C and includes a main loop that listens for commands from the host. The following example illustrates a basic setup for the target code with simpleserial\_v\_2, which includes a command to perform cryptographic operation:

```
#include "simpleserial.h"

uint8_t function(uint8_t cmd, uint8_t scmd,
    uint8_t dlen, uint8_t* data) {
        //initializations
        //parsing of 40 bytes of data sent by simpleserial

        trigger_high();
        //perform cryptographic operation
        trigger_low();

        simpleserial_put('r', 5, result);
        return 0;
}
int main(void) {
        platform_init();
```

```
init_uart();
  trigger_setup();
  simpleserial_init();
  simpleserial_addcmd('b', 40, function);
  while(1)
      simpleserial_get();
  return 0;
}
```

The function() is a command handler invoked when a specific command ('b') is received over the serial interface. It expects 40 bytes of data, representing input for a cryptographic operations. The function performs the operation, triggers a high signal to indicate the start of processing, and then triggers a low signal to indicate completion. Finally, it sends back the 5 bytes result to the host.

#### 3.4.2 Device Configuration

The second step is configuring the ChipWhisperer environment to match the target device. This involves specifying the correct hardware platform, communication protocol, and cryptographic target. These settings ensure that the glitching process can interact properly with the device under test.

For both CWLite and CWHusky devices, the SCOPETYPE should be set to 'OPENADC', which indicates that the OpenADC module is used for signal acquisition. The PLATFORM setting depends on the specific target hardware in use. For the CWLite-ARM board, the platform should be set to 'CWLITEARM'. If using the CW308 baseboard with an STM32F3 target, the platform should be 'CW308\_STM32F3'. For CWHusky connected to a SAM4S target via the CW308 board, the platform should be 'CW308\_SAM4S'. When working with the CW308 baseboard paired with an XMEGA target, the appropriate platform is 'CW308\_XMEGA'. Additionally, if SimpleSerial version 2 is used for communication, the SS\_VER must be set to 'SS\_VER\_2\_1' to ensure correct protocol compatibility. If using any 'CRYPTO\_TARGET', it should be set. For example, if the crypto target is AES, it can be set to 'TINYAES128C' as ChipWhisperer provides an implementation of AES-128.

# 3.4.3 Running the Setup Script

Once the target configuration is defined, the next step is to initialize the Chip-Whisperer environment by running a setup script. This script is located in the

jupyter/Setup\_scripts directory of the ChipWhisperer installation. It loads all necessary modules, applies the appropriate configuration settings, and ensures that the scope and target are properly initialized for communication and glitching operations.

The following command is used to execute the generic setup script:

%run "{PATH to setup script}/Setup\_Generic.ipynb"

This script sets up the scope, target, and communication interface automatically. It simplifies the initialization process by applying standard settings required for most experiments, allowing the user to focus on customizing parameters for the specific attack.

#### 3.4.4 Compiling the Target Firmware

After setting up the device and selecting the appropriate target firmware, the next step is to compile the firmware to match the specified platform and cryptographic implementation. This ensures that the target device is running the correct code.

The compilation is typically performed using the arm-none-eabi-gcc compiler, which is suitable for ARM Cortex-M based targets. It is important that this compiler is installed and properly configured in the system's environment variables.

The following Bash command is used within a Jupyter notebook cell to compile the firmware using the selected platform, cryptographic algorithm, and SimpleSerial version:

```
%%bash -s "$PLATFORM" "$CRYPTO_TARGET" "$SS_VER"
cd {PATH to the firmwire source directory}
make PLATFORM=$1 CRYPTO_TARGET=$2 SS_VER=$3
```

This command navigates to the firmware source directory and invokes the make utility with the relevant parameters. The result is a compiled firmware binary that can be flashed to the target device for use in glitching or side-channel analysis experiments.

#### 3.4.5 Loading the Target Firmware

Once the firmware is compiled, it needs to be loaded onto the target device. This step ensures that the device is running the correct code for the glitching attack. The following command loads the compiled firmware onto the target:

#### 3.4.6 Trace Capture Procedure

Once the scope and target are properly configured and the firmware is loaded, the next step involves triggering the cryptographic operation and capturing the power trace. First, the ADC clock source is set using scope.clock.adc\_src, ensuring that the ADC is synchronized with the internal clock generator.

The reboot\_flush() function is then called to reset the target device and flush any residual data from the communication buffer. After that, the scope is armed using scope.arm() to prepare it for capturing power data.

If the firmware needs any input then it is sent to the target using the SimpleSerial interface with the command target.simpleserial\_write('cmd same as defined in the firmware', data). This command triggers the cryptographic operation on the target device.

The scope.capture() function is then called to record the power trace during the operation. If no trigger is detected, an error message is printed. Once the trace is successfully captured, it is retrieved using scope.get\_last\_trace(). By analysing the captured trace, one can observe the power consumption patterns during the cryptographic operation, which can be useful for identifying location of the attack that we want to perform.

Finally, the output (ciphertext) is read back from the target using target. simpleserial\_read\_witherrors('r', size of data same as defined in the firmware). The captured waveform is then plotted using cw.plot(wave), which displays the power trace for further analysis or glitching experiments.

#### 3.4.7 Setting Up the Glitch Parameters

The next step is to configure the glitch parameters. This includes setting the glitch type, width, and offset and location of the glitch. The location of the glitch is specified in terms of the number of samples from the start of the trace, and can be set using scope.glitch.ext\_offset. For voltage glitching, use scope.glitch.output = "glitch\_only", and for clock glitching, use scope.glitch.output = "clock\_xor". Set the other parameters like scope.glitch.clk\_src, scope.glitch.trigger\_src according to the options discussed in the previous section.

In the next step we can run the glitching attack by varying the width, offset and ext\_offset parameters and analyzing the captured traces or data we can complete the attack.

#### 3.5 Conclusion

Setting up a fault injection lab with ChipWhisperer combines specialized hardware and software components to enable precise glitching attacks. The step-by-step process from configuring target firmware to capturing traces ensures reliable and repeatable fault injection experiments. This setup provides a powerful foundation for exploring hardware security vulnerabilities effectively.

# Real-world Replication of State-of-the-art

The Advanced Encryption Standard (AES) has stood resilient for decades, becoming a cornerstone in modern cryptographic systems. However, side-channel attacks and fault analysis have emerged as powerful methods to compromise even the most robust ciphers, not by breaking the algorithm itself, but by exploiting its implementation. One such sophisticated technique is the Diagonal Fault Attack (DFA), a targeted fault analysis method designed to extract cryptographic keys from AES by injecting faults into specific portions of the cipher's internal state.

In this chapter, we reproduce the diagonal fault attack on AES as presented by Dhiman et al. in their 2009 paper titled "A Diagonal Fault Attack on the Advanced Encryption Standard" [SMC09]. Their work introduced a fault model where a single fault injected into a diagonal of the AES state matrix during the final rounds of encryption enables efficient recovery of the secret key.

To validate their proposed attack in a practical setting, we implemented the diagonal fault injection using two physical fault methods: clock glitching and voltage glitching, both facilitated by the ChipWhisperer Lite (CWLite) platform. Our goal is to observe diagonal fault patterns in the faulty ciphertexts and subsequently perform key recovery using the methodology described in the original paper.

This experimental reproduction helps bridge the gap between theoretical fault models and their real-world applicability, emphasizing the feasibility and efficiency of diagonal fault attacks under controlled glitching conditions.

# 4.1 Four Diagonals in the AES State Matrix

In the AES algorithm, the internal 128-bit state is arranged as a  $4\times4$  matrix of bytes:

| D        | iagona                              | al 0 [ <i>D</i> | $O_0$                                  |  | D        | iagona          | <b>1</b> [ <i>D</i>   | [0,1]                                  |
|----------|-------------------------------------|-----------------|----------------------------------------|--|----------|-----------------|-----------------------|----------------------------------------|
| $a_{00}$ | $a_{01}$                            | $a_{02}$        | $a_{03}$                               |  | $a_{00}$ | $a_{01}$        | $a_{02}$              | $a_{03}$                               |
| $a_{10}$ | $a_{11}$                            | $a_{12}$        | $a_{13}$                               |  | $a_{10}$ | $a_{11}$        | $a_{12}$              | $a_{13}$                               |
| $a_{20}$ | $a_{21}$                            | $a_{22}$        | $a_{23}$                               |  | $a_{20}$ | $a_{21}$        | $a_{22}$              | $a_{23}$                               |
| $a_{30}$ | $a_{30}$ $a_{31}$ $a_{32}$ $a_{33}$ |                 |                                        |  |          | $a_{31}$        | $a_{32}$              | $a_{33}$                               |
|          |                                     |                 |                                        |  |          |                 |                       |                                        |
| D        | iagona                              | al 2 [ <i>D</i> | [0,2]                                  |  | D        | iagona          | <b>1 3</b> [ <i>D</i> | $O_3$                                  |
| $a_{00}$ | iagona $a_{01}$                     | al 2 $[D]$      | $\begin{bmatrix} a_{03} \end{bmatrix}$ |  | $a_{00}$ | iagona $a_{01}$ | al 3 $[D]$            | $\begin{bmatrix} a_{03} \end{bmatrix}$ |
|          |                                     |                 |                                        |  |          |                 |                       |                                        |
| $a_{00}$ | $a_{01}$                            | $a_{02}$        | $a_{03}$                               |  | $a_{00}$ | $a_{01}$        | $a_{02}$              | $a_{03}$                               |

In the above matrices, each element  $a_{ij}$  represents the entry in the  $i^{\text{th}}$  row and  $j^{\text{th}}$  column of a  $4\times 4$  state matrix. This state matrix is commonly used in AES (Advanced Encryption Standard) to represent the internal data at various stages of the encryption or decryption process. The highlighted elements correspond to the entries located along one of the four diagonals of the matrix, indexed as  $D_0, D_1, D_2$ , and  $D_3$ , respectively.

# 4.2 Diagonal Fault Attack on AES-128 with Fault Injection at Round 8

In AES-128, the encryption process consists of 10 rounds, with each round transforming a  $4\times4$  byte matrix called the state. Each round includes operations such as SubBytes, ShiftRows, MixColumns, and AddRoundKey. Notably, the AES state is updated in a predictable pattern, and faults injected in earlier rounds propagate through subsequent transformations in a structured way. Step-by-Step Fault Propagation:

**Fault Introduction (Start of Round 8):** A fault is injected into one or more bytes of one or more diagonals in the AES state matrix. This occurs just after the AddRoundKey operation of Round 7 and before the SubBytes transformation of Round 8.

**SubBytes (Non-linear step):** Each byte in the state, including any faulty bytes, undergoes substitution through the AES S-box. This non-linear transformation alters the faulty bytes unpredictably. However, at this stage, the fault remains localized to the originally affected bytes.

**ShiftRows (Byte reordering):** In this step, each row of the state matrix is cyclically shifted by a specific offset. As a result, the previously localized fault bytes—initially within a single diagonal—are now redistributed into different columns. This marks the beginning of spatial fault propagation.

**MixColumns (Diffusion step):** This transformation applies a fixed matrix multiplication over a finite field to each column of the state. Consequently, a single faulty byte in any column results in the corruption of all four bytes within that column. At this stage, the fault diffuses significantly across the state.

**AddRoundKey:** The transformed (and now faulty) state is XORed with the Round 8 key. The fault remains embedded and is now more spread out across the matrix.

Rounds 9 and 10: The corrupted state continues to evolve through the remaining AES rounds. Round 9 further propagates the fault via SubBytes, ShiftRows, and MixColumns. However, Round 10 omits the MixColumns step, causing the fault pattern to stabilize. The final faulty ciphertext thus reflects this structured propagation, which can be analyzed to extract internal state information. 4.1 is the Power Trace of the AES-128 running in the integrated target of CWLite-ARM. This clearly shows the AES128 rounds:



Figure 4.1: AES128 Power Trace on CWLite-ARM

# 4.3 Fault Injection at the Start of Round 8 using CW-Lite

To analyze the behavior of AES under fault conditions, a fault can be intentionally introduced at the beginning of Round 8 using the ChipWhisperer-Lite (CW-Lite) platform. Two common techniques supported by CW-Lite for fault injection are voltage glitching and clock glitching. These methods allow precise control over when and how a fault is introduced into the target device running AES.

#### 4.3.1 Using Clock Glitching

We have identified a probable location (5080 to 5120 samples) of the starting of 8th round from the power trace of the AES-128 running in the integrated target of CWLite-ARM. Then we have set the parameters for voltage glitching as follows:

```
scope.glitch.clk_src = "clkgen"
scope.glitch.output = "clock_xor"
scope.glitch.trigger_src = "ext_single"
scope.glitch.repeat = 1
scope.io.hs2 = "glitch"
```

#### Result

A glitch was introduced at location 5086 samples 4.2, which corresponds to the start of Round 8. The parameters

```
scope.glitch.offset= 10
scope.glitch.width= 3
```

were responsible for this fault injection. This resulted obtaining a faulty ciphertext b'56 9b 6f 66 c9 41 96 f7 9c f1 49 44 29 13 04 e4' where the correct ciphertext without any fault would be b'f5 d3 d5 85 03 b9 69 9d e7 85 89 5a 96 fd ba af'.

#### Fault Propagation & Analysis

We have one correct ciphertext and one faulty ciphertext after the fault injection. As the key was already known to us we have compared the two ciphertexts to analyze the fault propagation using the AES-128 Decryption method. The



Figure 4.2: Power Trace of AES-128 with Clock Glitch at Start of Round 8

following tables show the state of the AES matrix at various stages of the encryption process, both with and without the fault.

#### After The Fault Injection At Starting of 8th Round:

| Wi | thou | ıt <b>F</b> a | ult | With Fault |    |    |    | Difference |    |    |    |
|----|------|---------------|-----|------------|----|----|----|------------|----|----|----|
| 96 | е9   | е9            | 3с  | 96         | е9 | е9 | 3с | 00         | 00 | 00 | 00 |
| 71 | 87   | 61            | 89  | 71         | a3 | 61 | 89 | 00         | 24 | 00 | 00 |
| 6a | 91   | 04            | 13  | 6a         | 91 | 04 | 13 | 00         | 00 | 00 | 00 |
| e4 | с7   | 90            | ff  | e4         | с7 | 90 | ff | 00         | 00 | 00 | 00 |

After The Completion of  $8^{\text{th}}$  Round(SubByte,ShiftRow,MixColumn,AddRoundkey(8)):

|   | Wi | thou | ıt Fa | ult | With Fault |    |    |    |  | Difference |    |    |    |  |
|---|----|------|-------|-----|------------|----|----|----|--|------------|----|----|----|--|
|   | 0c | b7   | 3b    | ad  | 2b         | b7 | 3b | ad |  | 27         | 00 | 00 | 00 |  |
| Ì | 77 | b8   | a0    | сЗ  | 4d         | b8 | a0 | сЗ |  | 3a         | 00 | 00 | 00 |  |
|   | 31 | 0a   | 19    | d8  | 2c         | 0a | 19 | d8 |  | 1d         | 00 | 00 | 00 |  |
|   | 43 | b0   | 70    | eb  | 5e         | b0 | 70 | eb |  | 1d         | 00 | 00 | 00 |  |

After The Completion of  $9^{th}$ Round(SubByte,ShiftRow,MixColumn,AddRoundkey(9)):

| Wi | thou | ıt Fa | ult | With Fault |    |    |    |  | Difference |    |    |    |  |
|----|------|-------|-----|------------|----|----|----|--|------------|----|----|----|--|
| c2 | 10   | a5    | 54  | dc         | 52 | 13 | 6e |  | 1e         | 42 | b6 | 3a |  |
| df | 31   | da    | с0  | d0         | 73 | 1b | ес |  | Of         | 42 | c1 | 2c |  |
| 67 | 79   | 42    | 5d  | 68         | bf | 35 | 4b |  | Of         | с6 | 77 | 16 |  |
| 9b | 74   | 40    | fa  | 8a         | f0 | f6 | ес |  | 11         | 84 | b6 | 16 |  |

After The Completion of 10<sup>th</sup> Round(SubByte,ShiftRow,AddRoundkey(10)):

# Without Fault (ct) With Fault ( $ct_f$ ) Difference

| f5 | 03 | е7 | 96 |
|----|----|----|----|
| d3 | b9 | 85 | fd |
| d5 | 69 | 89 | ba |
| 85 | 9d | 5a | af |

| 56 | с9 | 9с | 29 |
|----|----|----|----|
| 9b | 41 | f1 | 13 |
| 6f | 96 | 49 | 04 |
| 66 | f7 | 44 | e4 |

| a3 | ca | 7b | bf |  |
|----|----|----|----|--|
| 48 | f8 | 74 | ее |  |
| ba | ff | с0 | be |  |
| еЗ | 6a | 1e | 4b |  |

Here we notice that the fault was injected at 1 bytes of the  $D_0$  diagonal of the state matrix of 8th round. According to the fault model proposed by Dhiman et al.,[SMC09] the fault in the  $D_0$  diagonal of the state matrix at the start of Round 8 propagates through the subsequent rounds, affecting the final ciphertext. The differences in the ciphertexts before and after the fault injection reveal how the fault has altered specific bytes, which can be exploited to recover parts of the secret key. If we consider Byte inter-relations at the end of ninth round corresponding to  $D_0$  diagonal, we can express the following relation:

After 8th Round After 9th Round After 10th Round Shift Row

| $f_1$ |  |  |
|-------|--|--|
| $f_2$ |  |  |
| $f_3$ |  |  |
| $f_4$ |  |  |

| $2f_1$    | $f_4$     | $f_3$  | $\exists f_2$ |
|-----------|-----------|--------|---------------|
| $f_1$     | $f_4$     | $3f_3$ | $2f_2$        |
| $f_1$     | $\Im f_4$ | $2f_3$ | $f_2$         |
| $\Im f_1$ | $2f_4$    | $f_3$  | $f_2$         |

| $2f_1$ | $f_4$     | $f_3$  | $\exists f_2$ |
|--------|-----------|--------|---------------|
| $f_4$  | З $f_3$   | $2f_2$ | $f_1$         |
| $2f_3$ | $f_2$     | $f_1$  | $3f_4$        |
| $f_2$  | $\Im f_1$ | $2f_4$ | $f_3$         |

If we represent the  $10^{th}$  round key as  $K_{10}$ , it can be expressed as:

| $k_{00}$ | $k_{01}$ | $k_{02}$ | $k_{03}$ |
|----------|----------|----------|----------|
| $k_{10}$ | $k_{11}$ | $k_{12}$ | $k_{13}$ |
| $k_{20}$ | $k_{21}$ | $k_{22}$ | $k_{23}$ |
| $k_{30}$ | $k_{31}$ | $k_{32}$ | $k_{33}$ |

Now we can frame 3 equations based on the differences in the ciphertexts before and after the fault injection to guess the key bytes  $K_{00},K_{13},K_{22}$  and  $K_{31}$ . The equations are as follows:

$$\begin{split} & \mathsf{ISB}(\mathsf{ct}[0] \oplus K_{00}) \oplus \mathsf{ISB}(\mathsf{ct}_f[0] \oplus K_{00}) = \mathsf{mul2}\left(\mathsf{ISB}(\mathsf{ct}[13] \oplus K_{13}) \oplus \mathsf{ISB}(\mathsf{ct}_f[13] \oplus K_{13})\right) \\ & \mathsf{ISB}(\mathsf{ct}[13] \oplus K_{13}) \oplus \mathsf{ISB}(\mathsf{ct}_f[13] \oplus K_{13}) = \mathsf{ISB}(\mathsf{ct}[10] \oplus K_{22}) \oplus \mathsf{ISB}(\mathsf{ct}_f[10] \oplus K_{22}) \\ & \mathsf{ISB}(\mathsf{ct}[7] \oplus K_{31}) \oplus \mathsf{ISB}(\mathsf{ct}_f[7] \oplus K_{31}) = \mathsf{mul3}\left(\mathsf{ISB}(\mathsf{ct}[13] \oplus K_{13}) \oplus \mathsf{ISB}(\mathsf{ct}_f[13] \oplus K_{13})\right) \end{split}$$

Similarly for keybytes  $K_{01}$ ,  $K_{12}$ ,  $K_{23}$  and  $K_{30}$  we can frame the following equations:

$$\begin{split} \operatorname{ISB}(\operatorname{ct}[11] \oplus K_{32}) \oplus \operatorname{ISB}(\operatorname{ct}_f[11] \oplus K_{32}) &= \operatorname{mul2} \cdot (\operatorname{ISB}(\operatorname{ct}[4] \oplus K_{01}) \oplus \operatorname{ISB}(\operatorname{ct}_f[4] \oplus K_{01})) \\ \operatorname{ISB}(\operatorname{ct}[1] \oplus K_{10}) \oplus \operatorname{ISB}(\operatorname{ct}_f[1] \oplus K_{10}) &= \operatorname{ISB}(\operatorname{ct}[4] \oplus K_{01}) \oplus \operatorname{ISB}(\operatorname{ct}_f[4] \oplus K_{01}) \\ \operatorname{ISB}(\operatorname{ct}[14] \oplus K_{23}) \oplus \operatorname{ISB}(\operatorname{ct}_f[14] \oplus K_{23}) &= \operatorname{mul3} \cdot (\operatorname{ISB}(\operatorname{ct}[4] \oplus K_1) \oplus \operatorname{ISB}(\operatorname{ct}_f[4] \oplus K_1)) \end{split}$$

For keybytes  $K_{02}$ ,  $K_{11}$ ,  $K_{20}$  and  $K_{33}$  we can frame the following equations:

$$\begin{split} \operatorname{ISB}(\operatorname{ct}[2] \oplus K_{20}) \oplus \operatorname{ISB}(\operatorname{ct}_f[2] \oplus K_{20}) &= \operatorname{mul2} \cdot (\operatorname{ISB}(\operatorname{ct}[8] \oplus K_{02}) \oplus \operatorname{ISB}(\operatorname{ct}_f[8] \oplus K_{02})) \\ \operatorname{ISB}(\operatorname{ct}[15] \oplus K_{33}) \oplus \operatorname{ISB}(\operatorname{ct}_f[15] \oplus K_{33}) &= \operatorname{ISB}(\operatorname{ct}[8] \oplus K_{02}) \oplus \operatorname{ISB}(\operatorname{ct}_f[8] \oplus K_{02}) \\ \operatorname{ISB}(\operatorname{ct}[5] \oplus K_{11}) \oplus \operatorname{ISB}(\operatorname{ct}_f[5] \oplus K_{11}) &= \operatorname{mul3} \cdot (\operatorname{ISB}(\operatorname{ct}[8] \oplus K_{02}) \oplus \operatorname{ISB}(\operatorname{ct}_f[8] \oplus K_{02})) \end{split}$$

Similarly for keybytes  $K_{03}$ ,  $K_{10}$ ,  $K_{21}$  and  $K_{30}$  we can frame the following equations:

```
\begin{split} \operatorname{ISB}(\operatorname{ct}[9] \oplus K_{12}) \oplus \operatorname{ISB}(\operatorname{ct}_f[9] \oplus K_{12}) &= \operatorname{mul2} \cdot (\operatorname{ISB}(\operatorname{ct}[6] \oplus K_{21}) \oplus \operatorname{ISB}(\operatorname{ct}_f[6] \oplus K_{21})) \\ \operatorname{ISB}(\operatorname{ct}[3] \oplus K_{30}) \oplus \operatorname{ISB}(\operatorname{ct}_f[3] \oplus K_{30}) &= \operatorname{ISB}(\operatorname{ct}[6] \oplus K_{21}) \oplus \operatorname{ISB}(\operatorname{ct}_f[6] \oplus K_{21}) \\ \operatorname{ISB}(\operatorname{ct}[12] \oplus K_{03}) \oplus \operatorname{ISB}(\operatorname{ct}_f[12] \oplus K_{03}) &= \operatorname{mul2} \cdot (\operatorname{ISB}(\operatorname{ct}[6] \oplus K_{21}) \oplus \operatorname{ISB}(\operatorname{ct}_f[6] \oplus K_{21})) \end{split}
```

Here in AES, mul2 and mul3 denote multiplication by 2 and 3 in the finite field  $\mathrm{GF}(2^8)$ , used in the MixColumns step to achieve diffusion through field arithmetic. Solving these 12 equations allows us to recover the key bytes of 10th Round and thus the complete key of AES-128.

# 4.3.2 Using Voltage Glitching

Firstly we have identified a probable location (5090 to 5120 samples) of the starting of 8th round from the power trace of the AES-128 running in the integrated target of CWLite-ARM. Then we have set the parameters for voltage glitching as follows:

```
scope.glitch.clk_src = "clkgen"
scope.glitch.output = "glitch_only"
scope.glitch.trigger_src = "ext_single"
scope.io.glitch_lp = True
scope.io.glitch_hp = True
```



Figure 4.3: Power Trace of AES-128 with Voltage Glitch at Start of Round 8

#### Result

A glitch was introduced at location 5100 samples 4.3, which corresponds to the start of Round 8. The parameters

```
scope.glitch.offset= -37.890625
scope.glitch.width= 37.109375
```

were responsible for this fault injection.

#### Analysis and Fault Propagation

We have one correct ciphertext and one faulty ciphertext after the fault injection. As the key was already known to us we have compared the two ciphertexts to analyze the fault propagation using the AES-128 Decryption method. The following tables show the state of the AES matrix at various stages of the encryption process, both with and without the fault.

# After The Fault Injection At Starting of $8^{th}$ Round :

| Wi | thou | ıt Fa | ult | With Fault |    |    |    |  | Difference |    |    |    |  |
|----|------|-------|-----|------------|----|----|----|--|------------|----|----|----|--|
| 96 | е9   | е9    | 3с  | 96         | е9 | е9 | 52 |  | 00         | 00 | 00 | 6e |  |
| 71 | 87   | 61    | 89  | 52         | 87 | 61 | 89 |  | 23         | 00 | 00 | 00 |  |
| 6a | 91   | 04    | 13  | 6a         | 91 | 04 | 13 |  | 00         | 00 | 00 | 00 |  |
| e4 | с7   | 90    | ff  | e4         | с7 | 90 | ff |  | 00         | 00 | 00 | 00 |  |

After The Completion of 8<sup>th</sup> Round(SubByte,ShiftRow,MixColumn,AddRoundkey(8)):

| Wi | Without Fault |    |    |  | With Fault |    |    |    |  | Difference |    |    |    |
|----|---------------|----|----|--|------------|----|----|----|--|------------|----|----|----|
| 0c | b7            | 3b | ad |  | 0c         | b7 | 3b | 9e |  | 00         | 00 | 00 | 33 |
| 77 | b8            | a0 | сЗ |  | 77         | b8 | a0 | 75 |  | 00         | 00 | 00 | b6 |
| 31 | 0a            | 19 | d8 |  | 31         | 0a | 19 | 90 |  | 00         | 00 | 00 | 48 |
| 43 | b0            | 70 | eb |  | 43         | b0 | 70 | 6e |  | 00         | 00 | 00 | 85 |

After The Completion of 9<sup>th</sup> Round(SubByte,ShiftRow,MixColumn,AddRoundkey(9)):

| Wi | Without Fault |    |    | With Fault |    |    |    |  |    | Diffe | rence |    |
|----|---------------|----|----|------------|----|----|----|--|----|-------|-------|----|
| c2 | 10            | a5 | 54 | b4         | 11 | 6b | 73 |  | 76 | 01    | се    | 27 |
| df | 31            | da | с0 | a9         | 32 | a7 | 5e |  | 76 | 03    | 7d    | 9e |
| 67 | 79            | 42 | 5d | fd         | 7b | f1 | сЗ |  | 9a | 02    | b3    | 9e |
| 9b | 74            | 40 | fa | 77         | 75 | f3 | 43 |  | ес | 01    | b3    | b9 |

After The Completion of 10<sup>th</sup> Round(SubByte,ShiftRow,AddRoundkey(10)):

| Without Fault |    |    | V۱ | /ith | Faul | t  |    | Differ | ence |    |    |
|---------------|----|----|----|------|------|----|----|--------|------|----|----|
| f5            | 03 | e7 | 96 | 5d   | 4b   | 9е | 39 | a8     | 48   | 79 | af |
| d3            | b9 | 85 | fd | 37   | b2   | 67 | b0 | e4     | 0b   | e2 | 4d |
| d5            | 69 | 89 | ba | 58   | 0b   | 58 | 2d | 8d     | 62   | d1 | 97 |
| 85            | 9d | 5a | af | b2   | 7c   | 55 | ab | 37     | e1   | Of | 04 |

Here we notice that the fault was injected at 2 bytes of the  $D_3$  diagonal of the state matrix of 8th round. According to the fault model proposed by Dhiman et al.,[SMC09] the fault in the  $D_3$  diagonal of the state matrix at the start of Round 8 propagates through the subsequent rounds, affecting the final ciphertext.According to The Byte inter-relations corresponding to  $D_3$  diagonal, we can express the following relation:

After 10th Round Shift Row After 8th Round After 9th Round  $f_3$  $3f_2$ З $\overline{f_3}$  $2f_2$  $f_2$  $f_4$  $3f_3$  $2f_{2}$  $f_4$  $2f_{3}$  $f_1$  $f_3$  $3f_4$  $f_2$  $f_1$  $f_2$  $2f_{3}$  $f_4$  $2f_4$  $3f_1$  $3f_1$ 

Again we can make the following equations based on the differences in the ciphertexts with or without the fault injection to guess the key bytes  $K_{00}$ ,  $K_{13}$ ,  $K_{22}$  and  $K_{31}$ . The equations are as follows:

$$\begin{split} \operatorname{ISB}(\operatorname{ct}[0] \oplus K_{00}) \oplus \operatorname{ISB}(\operatorname{ct}_f[0] \oplus K_{00}) &= \operatorname{ISB}(\operatorname{ct}[13] \oplus K_{13}) \oplus \operatorname{ISB}(\operatorname{ct}_f[13] \oplus K_{13}) \\ \operatorname{ISB}(\operatorname{ct}[10] \oplus K_{22}) \oplus \operatorname{ISB}(\operatorname{ct}_f[10] \oplus K_{22}) &= \operatorname{mul3} \cdot (\operatorname{ISB}(\operatorname{ct}[13] \oplus K_{13}) \oplus \operatorname{ISB}(\operatorname{ct}_f[13] \oplus K_{13})) \\ \operatorname{ISB}(\operatorname{ct}[7] \oplus K_{31}) \oplus \operatorname{ISB}(\operatorname{ct}_f[7] \oplus K_{31}) &= \operatorname{mul2} \cdot (\operatorname{ISB}(\operatorname{ct}[13] \oplus K_{13}) \oplus \operatorname{ISB}(\operatorname{ct}_f[13] \oplus K_{13})) \end{split}$$

Similarly for keybytes  $K_{01}$ ,  $K_{10}$ ,  $K_{23}$  and  $K_{32}$  we can frame the following equations:

$$\begin{split} \mathsf{ISB}(\mathsf{ct}[11] \oplus K_{32}) \oplus \mathsf{ISB}(\mathsf{ct}_f[11] \oplus K_{32}) &= \mathsf{ISB}(\mathsf{ct}[4] \oplus K_{01}) \oplus \mathsf{ISB}(\mathsf{ct}_f[4] \oplus K_{01}) \\ \mathsf{ISB}(\mathsf{ct}[1] \oplus K_{10}) \oplus \mathsf{ISB}(\mathsf{ct}_f[1] \oplus K_{10}) &= \mathsf{mul3} \left( \mathsf{ISB}(\mathsf{ct}[11] \oplus K_{32}) \oplus \mathsf{ISB}(\mathsf{ct}_f[11] \oplus K_{32}) \right) \\ \mathsf{ISB}(\mathsf{ct}[14] \oplus K_{23}) \oplus \mathsf{ISB}(\mathsf{ct}_f[14] \oplus K_{23}) &= \mathsf{mul2} \left( \mathsf{ISB}(\mathsf{ct}[4] \oplus K_{01}) \oplus \mathsf{ISB}(\mathsf{ct}_f[4] \oplus K_{01}) \right) \end{split}$$

For keybytes  $K_{02}$ ,  $K_{11}$ ,  $K_{20}$  and  $K_{33}$  we can frame the following equations:

$$\begin{split} & \mathsf{ISB}(\mathsf{ct}[8] \oplus K_{02}) \oplus \mathsf{ISB}(\mathsf{ct}_f[8] \oplus K_{02}) = \mathsf{mul3} \left( \mathsf{ISB}(\mathsf{ct}[2] \oplus K_{20}) \oplus \mathsf{ISB}(\mathsf{ct}_f[2] \oplus K_{20}) \right) \\ & \mathsf{ISB}(\mathsf{ct}[15] \oplus K_{33}) \oplus \mathsf{ISB}(\mathsf{ct}_f[15] \oplus K_{33}) = \mathsf{ISB}(\mathsf{ct}[8] \oplus K_{02}) \oplus \mathsf{ISB}(\mathsf{ct}_f[8] \oplus K_{02}) \\ & \mathsf{ISB}(\mathsf{ct}[5] \oplus K_{11}) \oplus \mathsf{ISB}(\mathsf{ct}_f[5] \oplus K_{11}) = \mathsf{mul2} \left( \mathsf{ISB}(\mathsf{ct}[2] \oplus K_{20}) \oplus \mathsf{ISB}(\mathsf{ct}_f[2] \oplus K_{20}) \right) \end{split}$$

For keybytes  $K_{03}$ ,  $K_{10}$ ,  $K_{21}$  and  $K_{30}$  we can frame the following equations:

```
\begin{split} & \mathsf{ISB}(\mathsf{ct}[9] \oplus K_{12}) \oplus \mathsf{ISB}(\mathsf{ct}_f[9] \oplus K_{12}) = \mathsf{ISB}(\mathsf{ct}[6] \oplus K_{21}) \oplus \mathsf{ISB}(\mathsf{ct}_f[6] \oplus K_{21}) \\ & \mathsf{ISB}(\mathsf{ct}[3] \oplus K_{30}) \oplus \mathsf{ISB}(\mathsf{ct}_f[3] \oplus K_{30}) = \mathsf{mul3} \left( \mathsf{ISB}(\mathsf{ct}[6] \oplus K_{21}) \oplus \mathsf{ISB}(\mathsf{ct}_f[6] \oplus K_{21}) \right) \\ & \mathsf{ISB}(\mathsf{ct}[12] \oplus K_{03}) \oplus \mathsf{ISB}(\mathsf{ct}_f[12] \oplus K_{03}) = \mathsf{mul2} \left( \mathsf{ISB}(\mathsf{ct}[6] \oplus K_{21}) \oplus \mathsf{ISB}(\mathsf{ct}_f[6] \oplus K_{21}) \right) \end{split}
```

### 4.4 Conclusion

In this experiment, we successfully demonstrated the use of CWLite for voltage glitching and Clock glitching to inject faults into the AES-128 encryption process. By analyzing the fault propagation through the rounds of AES, we were able to derive equations that allowed us to recover key bytes from the faulty ciphertext as mentioned in [SMC09]. These attacks can also be performed with the help of CWHusky with slight modification in the setting by making

```
scope.glitch.clk_src = "pll"
```

and then finding a suitable glitch location observing Power Trace, width and offset. We have observed few glitches in CWHusky as follows: Similar to the previous section, we can analyze the fault propagation and recover the key

| Glitch Location | Width | Offset | Effected Diagonal |
|-----------------|-------|--------|-------------------|
| 6123            | 50    | 10     | $D_3$             |
| 6134            | 100   | 10     | $D_2, D_3$        |
| 6134            | 500   | 10     | $D_2,D_3$         |
| 6129            | 50    | 50     | $D_2$             |

Table 4.1: Table showing location, width, offset, and whether the diagonal is affected

bytes by framing the equations from the faulty ciphertext and correct ciphertext. These results demonstrate the effectiveness of CWLite and CWHusky in performing fault injection attacks on AES-128 encryption. The ability to manipulate the encryption process through voltage and clock glitches provides valuable insights into the security vulnerabilities of cryptographic systems.

# Flipping Bits to Break BipBip

#### 5.1 Introduction

BipBip is a tweakable block cipher tailored for applications that demand fast decryption, particularly when implemented in Application-Specific Integrated Circuits (ASICs). These are specialized hardware platforms optimized for specific tasks, where minimizing latency—especially during the decryption phase—is often a critical requirement.

BipBip is designed with a relatively unconventional block size of 24 bits, which is smaller than the standard 64 or 128-bit blocks found in more widely used ciphers. It utilizes a 256-bit master key to ensure a high level of cryptographic security and supports a 40-bit tweak, which allows for additional variability in the encryption/decryption process without the need to change the key. This tweakable feature is particularly useful in modes of operation like tweakable block ciphers or authenticated encryption, where different tweaks can offer better resistance against certain attacks.

What sets BipBip apart from many conventional cipher designs is the way its specification is presented. Instead of focusing primarily on the encryption transformation—that is, the process of converting plaintext into ciphertext—BipBip emphasizes the decryption pathway, moving from ciphertext back to plaintext. This design perspective reflects a practical consideration: in many hardware-based systems, especially those that rely on ASICs, decryption is the performance bottleneck, often due to strict real-time constraints. Optimizing decryption can therefore lead to more efficient overall system performance, particularly in security-critical environments such as secure communications, embedded systems, and low-power IoT devices.

By designing with these hardware-centric priorities in mind, BipBip offers a lightweight yet secure option for scenarios where resource constraints and performance requirements must be carefully balanced.

# 5.2 High Level Decryption Structure of BipBip

Figure 5.1 taken from [BDD<sup>+</sup>22] is structured around three main components of BipBip's decryption: the datapath, the tweak schedule, and the key schedule.

The key schedule selects bits from the 256-bit master key K to produce the whitening key  $\kappa_0$  and the tweak-round keys  $\kappa_i$ . These keys are used later in the tweak and datapath stages. For simplicity, the key schedule is not shown in the structural diagram.

The datapath begins by combining the ciphertext C with the whitening key  $\kappa_0$ . It then alternates between applying round functions R or R' and mixing in data-round keys  $k_i$ , eventually producing the plaintext P. These  $k_i$  keys are not taken directly from the master key but are derived through the tweak schedule.



Figure 5.1: High Level Decryption Structure of BipBip

The tweak schedule initializes a 53-bit internal state using the padded 40-bit tweak T. It applies alternating rounds of functions G and G', combined with the tweak-round keys  $\kappa_i$ . At each stage, parts of the state are extracted to form the data-round keys  $k_i$  used in the data-path.

# 5.3 Dilip et al.'s Attack on BipBip

According to the study by Dilip et al.[Unpublished manuscript], the BipBip cipher shows a vulnerability to key recovery attacks when a single-bit fault is introduced at the input of the S-box in the 9th round. This fault, after passing through the permutation layer, affects only 2 out of the 6 bits in the corresponding S-box input of the next round. The authors used this limited diffusion



Figure 5.2: Proposed fault injection attack

property as a filtering technique to narrow down possible key candidates. In their approach, they guessed parts of the round key  $k_{11}$  relevant to the first S-box, performed partial decryption, and observed the resulting intermediate values. If the bits expected to be affected by the fault were non-zero, those key guesses were ruled out as invalid. Only the keys that produced zero in those specific bits were considered as potential correct keys.

# 5.4 Experimental Setup

First task was to add sempleserial to the BipBip cipher implementation so that communication can be established between the scope and target board. Then from the power trace of the BipBip cipher running on CWLite an approximat location for the attack was identified (10820,10890). For conducting precise



Figure 5.3: Power trace BipBip in CWLite-ARM

Clock glitch attack the following settings were used:

```
scope.glitch.clk_src = "clkgen"
scope.glitch.output = "clock_xor"
scope.glitch.trigger_src = "ext_single"
scope.glitch.repeat = 1
scope.io.hs2 = "glitch"
```

We have also done this glitch attack on the CWHusky board, and for that we used

```
scope.glitch.clk_src = "pll"
```

and the location of the attack was set at by observing the power trace of the BipBip cipher running on CWHusky target.

# 5.5 Results & Analysis

Here we present the results of the clock glitch fault injection on the BipBip cipher. The table summarizes the parameters used for the fault injection and the resulting faulty plaintexts compared to the correct plaintexts after round 9.

Table 5.1: Summary of Clock Glitch Fault Injection Parameters and Results

| Location | Width | Offset | Plaintext | Faulty vs Correct state (Input of Round 9)                                      |
|----------|-------|--------|-----------|---------------------------------------------------------------------------------|
| 10841    | 1.17  | 1.17   | 052aa7    | Faulty: 0 1 100 100111 111101 101111<br>Correct: 0 0 100 100111 111101 101111   |
| 10842    | 1.95  | 1.17   | 6462d1    | Faulty: 00 0 100 100111 111101 101111<br>Correct: 00 1 100 100111 111101 101111 |
| 10855    | 1.9   | 1.7    | 6f2a99    | Faulty: 001 0 00 100111 111101 101111<br>Correct: 001 1 00 100111 111101 101111 |
| 10866    | 1.17  | 1.17   | 3c12bc    | Faulty: 00110 1 100111 111101 101111<br>Correct: 00110 0 100111 111101 101111   |
| 10878    | 1.17  | 1.17   | 105bfc    | Faulty: 001100 1001 0 1 111101 101111<br>Correct: 001100 1001 1 1 111101 101111 |
| 10887    | 1.9   | 1.17   | 1c52e4    | Faulty: 001100 10 1 11 111101 101111<br>Correct: 001100 10 0 11 111101 101111   |

According to the attack model proposed by Dilip et al., only 4 such fault plaintexts are required to recover the 11th round key  $k_{11}$ . The faulty plaintexts

5.6. Conclusion 49

obtained from the clock glitch attack on BipBip were used to filter out incorrect key candidates. The results of the attack are summarized in Table 5.1. We have shown that the input of 9th round has only one bit flip in the obtained plaintexts compared to the correct one.

### 5.6 Conclusion

This work demonstrates how carefully targeted bit-flipping faults can compromise the security of the BipBip cryptographic implementation. By analyzing its decryption structure, an effective fault injection attack was executed. The experimental results confirm the attack's success, highlighting potential vulnerabilities and the importance of robust fault detection mechanisms in such systems.

## Fault Analysis of Post Quantum Cryptography: Injection Attack on Kyber

#### 6.1 Introduction

The global cryptographic community is facing a growing concern: the rise of quantum computing is threatning the security foundations of many widely used cryptographic protocols. Algorithms such as RSA, DSA, and ECC, are susceptible to quantum attacks. Most notably Shor's algorithm, which can factor large integers and compute discrete logarithms exponentially faster than classical algorithms. This looming threat has spurred the development of Post-Quantum Cryptography (PQC), which refers to cryptographic schemes believed to be resistant to attacks by quantum computers.

PQC does not depend on the number-theoretic problems that quantum computers can efficiently solve. Instead, it builds on hard mathematical problems such as lattice-based, hash-based, code-based, and multivariate polynomial problems. Among these, lattice-based cryptography has emerged as a strong candidate due to its balance between security, efficiency, and versatility. One of the most promising lattice-based schemes is Kyber, a key encapsulation mechanism (KEM) that is part of the PQC standardization process of NIST. Kyber is based on the Module Learning With Errors (MLWE) problem, which is widely considered secure even in the quantum setting.

The transition to PQC is not only a matter of replacing algorithms but also ensuring their robustness against a wide range of implementation attacks, including fault analysis. While PQC schemes may be theoretically secure, their

implementations can still be vulnerable to side-channel and fault injection attacks—forms of active attacks where adversaries induce errors during computation to extract secret information. This report focuses on preparing a Kyber implementation to withstand fault analysis, exploring its vulnerabilities, and proposing countermeasures to secure its deployment in the post-quantum era.

#### 6.2 Overview of Kyber

Kyber is a lattice-based key encapsulation mechanism (KEM) designed to provide secure key exchange in a post-quantum world. It is built on the Module Learning With Errors (MLWE) problem, which is believed to be hard even for quantum computers. Kyber offers several advantages, including efficient performance, small key sizes, and strong security guarantees. Kyber operates by encapsulating a symmetric key within a public key, allowing two parties to securely exchange keys without directly sharing them. The encapsulation process involves generating a random polynomial, encoding it with an error term, and then encrypting it using the recipient's public key. The recipient can then decrypt the encapsulated key using their private key, ensuring that only they can access the shared secret.

| Variant   | $\begin{array}{c} {\rm Security} \\ {\rm Level} \\ {\rm (bits)} \end{array}$ | $egin{aligned} 	ext{Public} \ 	ext{Key} \ 	ext{(bytes)} \end{aligned}$ | Private<br>Key<br>(bytes) | $egin{aligned} 	ext{Ciphertext} \ 	ext{(bytes)} \end{aligned}$ |
|-----------|------------------------------------------------------------------------------|------------------------------------------------------------------------|---------------------------|----------------------------------------------------------------|
| Kyber512  | 128                                                                          | 800                                                                    | 1,632                     | 768                                                            |
| Kyber768  | 192                                                                          | 1,184                                                                  | 2,400                     | 1,088                                                          |
| Kyber1024 | 256                                                                          | 1,568                                                                  | 3,168                     | 1,568                                                          |

Table 6.1: Three Variants of Kyber Key Encapsulation Mechanism

The table above summarizes the key parameters of the three variants of the Kyber key encapsulation mechanism (KEM). Each variant is designed to provide different levels of security while balancing performance and resource requirements. Kyber512, Kyber768, and Kyber1024, each variant corresponds to a specific security level and is optimized for different use cases.

Overall, the table provides a clear comparison of the different Kyber variants, highlighting their trade-offs between security, performance, and resource utilization, which are critical considerations in the design of post-quantum cryptographic systems. The diagram 6.1 taken from [RCDB24] illustrates the highlevel structure of Kyber's key encapsulation mechanism, showing the encapsulation and decapsulation processes. The security of Kyber relies on the hardness of

the underlying MLWE problem, making it a strong candidate for post-quantum cryptography.



Figure 6.1: Overview of Kyber's Key Encapsulation Mechanism

# 6.3 Fault Injection in Kyber using ChipWhisperer

The Kyber implementation utilized in this work originates from the official reference code submitted to the National Institute of Standards and Technology (NIST) as part of their Post-Quantum Cryptography (PQC) Standardization Project Round 3 [Nat20]. The reference implementation is written in portable C and primarily designed for algorithm validation and benchmarking on conventional computing platforms.

To adapt the Kyber implementation for hardware-based fault analysis, the codebase was modified to support the SimpleSerial v2 protocol. SimpleSerial provides a lightweight and deterministic serial communication interface, commonly used with side-channel and fault injection tools like ChipWhisperer. Integration involved encapsulating key Kyber operations, including crypto\_kem\_keypair, crypto\_kem\_enc, and crypto\_kem\_dec, within SimpleSerial command handlers. This modification enables consistent command-response interaction and reliable triggering for precise measurement and injection. As a result, we were able to introduce fault in the keypair generation operation. However this was not a precise and useful attack to retrive any data but it sets the stage for further fault injection attacks on post quantum algorithms like Kyber.

# 6.4 Challenges faced in preparing the attack

The rng.c file present in Kyber implementation provides a pseudo-random byte generator, In various implementations of Kyber, the method of generating random numbers varies based on the platform and performance goals.

The official Round 3 reference implementation utilizes AES256 in counter mode (AES-CTR) as a deterministic random byte generator, adhering to the NIST standard (SP 800-90A). This implementation is written in portable C, prioritizing correctness and clarity.

For constrained devices, such as microcontrollers, the pqm4 version opts for a different approach by avoiding AES altogether. Instead, it uses SHAKE-based randomness, which is lighter and easier to implement on low-power chips that lack hardware AES support. In the case of our implementation we have used the tinyaes128 for that purpose.tinyaes128 is implemented in ChipWhisperer as a C-based AES-128 function in the simpleserial-aes firmware project, tightly integrated with serial communication to allow real-time encryption and trace capture.

Another Problem arises when we try to see the public key (pk) or secret key (sk) using the  $simpleseerial\_put$  method, which is used to send data over the serial interface. The issue is that the public key (pk) and secret key (sk) are large arrays, and the  $simpleseerial\_put$  method can send only 256 bytes at a time. This limitation means that we cannot directly send the entire pk or sk in one go, as they exceed this byte limit. We have to send them in chunks, which requires careful management of the data to ensure that the entire key is transmitted correctly without losing any information.

#### 6.5 Conclusion

In this chapter, we have explored the challenges and considerations involved in preparing a Kyber implementation for fault analysis. By integrating the Kyber reference code with the SimpleSerial protocol and addressing the limitations of random number generation and data transmission, we have laid the groundwork for future fault injection attacks on Kyber. This work highlights the importance of robust implementation practices in ensuring the security of post-quantum cryptographic systems against both theoretical and practical threats.

## Conclusion and Future Scope

In this Thesis, we focused on establishing a fault injection laboratory using the ChipWhisperer platform. This setup is essential for understanding and experimenting with hardware security, particularly in the context of cryptographic fault attacks. The process began by introducing the ChipWhisperer hardware and its key components, including both the scope boards (used for capturing power traces) and the target devices (which are the subjects of attack). We looked at different variants like the ChipWhisperer-Lite, ChipWhisperer-Husky, and the integrated target on the ChipWhisperer-Nano to understand the variety of tools available depending on the scale and goal of the experiment.

A detailed walkthrough of the software environment was also provided. This included an explanation of the directory structure, the APIs for interacting with the scope and target, and the importance of proper configuration. The chapter emphasized the importance of synchronizing the software and hardware components, particularly when using glitching techniques to inject faults.

The practical section involved setting up a clock or voltage glitch attack. We covered how to compile and load firmware, how to configure the glitch parameters, and how to capture traces effectively. Each step was designed to build up a working lab that could successfully inject faults into a target device, providing the foundation for more advanced security research.

We have successfully demonstrated the setup by reproducing a fault injection attack on the AES-128 encryption algorithm. This involved identifying critical rounds in the encryption process where faults could be injected, leading to key recovery. The practical execution of this attack illustrated the effectiveness of the ChipWhisperer platform in real-world scenarios.

In this thesis we have also demonstrated a fault injection attack on the BipBip cipher, a lightweight cryptographic algorithm, using the ChipWhisperer platform. The attack involved identifying a specific location in the power trace where a fault could be injected to compromise the encryption process. We successfully executed clock glitching attacks on both the CWLite and CWHusky boards, demonstrating the practical application of the setup.

we have initiated fault testing on the Kyber post-quantum cryptosystem, showcasing the versatility of the ChipWhisperer platform in evaluating modern cryptographic schemes. This work serves as a foundation for future research in hardware security, particularly in the context of post-quantum cryptography. We have implemented a basic setup for fault injection on the Kyber algorithm, which can be further developed to explore more complex attacks and countermeasures.

#### Key takeaways from this chapter include:

- Understanding how different ChipWhisperer hardware variants serve various levels of attack complexity and precision.
- Learning how to install and configure the software environment, including APIs used to control the scope and target boards.
- Gaining hands-on experience with fault injection techniques such as clock and voltage glitching.
- Developing the ability to compile and flash custom firmware onto a target for controlled experimentation.
- Capturing traces and observing how specific glitch parameters affect device behavior, which is crucial for analyzing vulnerabilities.

#### **Future Works**

While the work presented in this chapter establishes a strong foundation for understanding and conducting fault injection using ChipWhisperer, there are numerous opportunities for expanding and enhancing the lab environment. These future directions aim to improve the efficiency, reliability, and real-world applicability of fault analysis.

#### **Automated Glitch Parameter Tuning**

One of the most time-consuming challenges in fault injection is identifying the precise timing and voltage/glitch configuration needed to cause a fault without crashing the system. This trial-and-error process can take significant time, especially when working with new targets or complex algorithms. A promising future direction is the development of intelligent tools that automate the tuning of glitch parameters. These tools could use optimization techniques such as grid search, genetic algorithms, or Bayesian optimization to systematically explore the glitch space. The goal would be to reduce manual effort while improving the consistency and success rate of fault injections.

#### Extending to Advanced Cryptographic Schemes

While the current lab focuses on symmetric cryptographic systems like AES, there is a growing need to explore fault attacks on more complex and modern algorithms. These include asymmetric protocols like RSA and ECC, as well as post-quantum cryptographic schemes such as Kyber, Dilithium, and Saber. These schemes are being standardized for the future of secure communication in a quantum computing world, making them highly relevant targets. Adapting the existing setup to handle these algorithms would require enhancements in firmware support, synchronization accuracy, and analysis tools.

#### Machine Learning-Based Trace Analysis and Glitch Prediction

The use of machine learning (ML) in side-channel analysis has shown great promise in recent years, particularly in identifying leakage patterns in power or EM traces. Similar ML techniques can be employed for fault injection, both in predicting glitch success based on parameter logs and in classifying traces to identify subtle fault effects. For example, neural networks or ensemble models could be trained on trace data to detect when a fault is likely to have occurred or to predict fault outcomes based on previous injections. This would not only speed up attack execution but could also enhance precision and minimize false positives.

#### Real-world Embedded System Evaluation

Beyond academic and simulated targets, this lab setup can be expanded to include testing of real-world devices such as smartcards, automotive ECUs, secure

boot microcontrollers, payment terminals, or IoT hardware. These devices often contain embedded cryptographic functions and could be vulnerable to fault attacks if not properly hardened. Such practical evaluation would bring greater relevance and applicability to the research and could provide insights for both attackers and defenders in industrial settings.

#### Advanced Visualization and Feedback Tools

Another direction for improvement lies in creating more intuitive and real-time visualization tools. These could include dynamic plotting of captured traces, glitch timing overlays, heatmaps of fault success regions, and even interactive dashboards. Such visual tools would not only make the glitching process more transparent but would also help in debugging issues, interpreting results, and making rapid parameter adjustments during live experiments.

#### Multi-Glitch and Composite Fault Models

Traditional fault injection usually involves single glitch events. However, future work could experiment with multiple glitches per encryption cycle, composite attacks combining glitches and power analysis, or fault models targeting memory corruption, instruction skipping, or control-flow hijacking. This would make the attacks more powerful and closer to real-world attack scenarios where multiple vectors are exploited simultaneously.

#### Hardware and Environmental Variations

Exploring fault attacks under different environmental conditions such as temperature extremes, electromagnetic interference, or voltage supply fluctuations could provide deeper insights into the robustness of cryptographic devices. Additionally, evaluating how different microarchitectures (e.g., ARM Cortex M vs. AVR vs. RISC-V) respond to similar glitch profiles would allow for broader applicability of findings.

#### Collaboration with Countermeasure Design

Lastly, a natural progression of this research would be to use the lab not only for attack development but also for testing and improving countermeasures. These might include fault detection mechanisms, redundant computations, glitch filters, or secure coding practices. Designing experiments specifically to break or validate such defenses would make the lab highly relevant to both offensive and defensive cybersecurity domains.

Overall, setting up a fault injection lab using ChipWhisperer is not only a valuable educational exercise but also a stepping stone for serious research in embedded security. With ongoing improvements in both hardware and software, this platform offers a scalable and flexible environment for learning, testing, and innovating in the field of fault analysis.

### About the Author

Chayan Pathak is currently pursuing his M.Tech. in Computer Science and Engineering at the Indian Institute of Technology (IIT) Bhilai. Originally from Debra in Paschim Medinipur, West Bengal, Chayan brings together a solid academic background and hands-on industry experience as he explores the evolving world of technology.

He completed his B.Tech. in Computer Science and Engineering at B.P. Poddar Institute of Management and Technology. During his undergraduate studies, he gained practical experience in cybersecurity through a six-month internship at PwC India in Kolkata. This opportunity not only strengthened his technical foundations but also sparked a deeper interest in digital security and its real-world applications.

Outside of academics, Chayan is passionate about cricket and enjoys spending time listening to music interests that help him maintain a well-rounded and balanced lifestyle.

### Bibliography

- [B<sup>+</sup>23] F. Brito et al. Evaluation of fault injection tools for reliability estimation of microprocessor-based embedded systems. *Microprocessors and Microsystems*, 96:104723, 2023. 7
- [BBKN12] Alessandro Barenghi, Luca Breveglieri, Israel Koren, and David Naccache. Fault injection attacks on cryptographic devices: Theory, practice, and countermeasures. *Proceedings of the IEEE*, 100(11):3056–3076, 2012. 8
- [BDD+22] Yanis Belkheyar, Joan Daemen, Christoph Dobraunig, Santosh Ghosh, and Shahram Rasoolzadeh. Bipbip: A low-latency tweakable block cipher with small dimensions. *IACR Transactions on Cryptographic Hardware and Embedded Systems*, 2023(1):326–368, Nov. 2022. 46
- [BH22] Jakub Breier and Xiaolu Hou. How practical are fault injection attacks, really? Cryptology ePrint Archive, Paper 2022/301, 2022.
- [H<sup>+</sup>23] M. Hermelink et al. Side-channel and fault-injection attacks over lattice-based post-quantum schemes (kyber, dilithium): Survey and new results. ACM Transactions on Embedded Computing Systems, 2023. 8
- [Nat20] National Institute of Standards and Technology. Post-Quantum Cryptography Standardization: Round 3 Submissions. https://csrc.nist.gov/projects/post-quantum-cryptography/post-quantum-cryptography-standardization/round-3-submissions, 2020. Accessed: 2025-06-06. 53
- [New16a] NewAE Technology Inc. *CW305 Artix FPGA Target Documentation*, 2016. Accessed: 2025-06-05. 14

64 Bibliography

[New16b] NewAE Technology Inc. CW308 UFO Board Documentation, 2016. Accessed: 2025-06-05. 14

- [New21] NewAE Technology Inc. ChipSHOUTER PRESS User Manual, version 1.4. NewAE Technology Inc., Dartmouth, Nova Scotia, Canada, October 2021. Accessed: 2025-06-28. 11
- [New23] NewAE Technology Inc. ChipSHOUTER Low-Cost EMFI Tool. https://chipwhisperer.readthedocs.io/en/latest/ ChipSHOUTER/ChipSHOUTER.html, 2023. Accessed: 2025-06-28.
- [New25a] NewAE Technology Inc. Ballistic Gel ChipSHOUTER EMFI Experiments. ChipSHOUTER Documentation, June 2025. Accessed: 2025-06-28. 11
- [New25b] NewAE Technology Inc. *ChipWhisperer Documentation: Getting Started*, 2025. Accessed: 2025-06-05. 11, 18
- [New25c] NewAE Technology Inc. *ChipWhisperer Documentation: Linux Installation*, 2025. Accessed: 2025-06-06. **19**
- [New25d] NewAE Technology Inc. ChipWhisperer-Lite, 2025. 15
- [New25e] NewAE Technology Inc. *ChipWhisperer-Nano Target Board*, 2025.
- [New25f] NewAE Technology Inc. CW1173 ChipWhisperer-Lite Capture Documentation, 2025. 15
- [New25g] NewAE Technology Inc. Scope API ChipWhisperer Documentation, 2025. 21
- [OC14] Colin O'Flynn and Zhizhang Chen. Chipwhisperer: An open-source platform for hardware embedded security research. volume 8622, 04 2014. 7
- [RCDB24] Prasanna Ravi, Anupam Chattopadhyay, Jan Pieter D'Anvers, and Anubhab Baksi. Side-channel and fault-injection attacks over lattice-based post-quantum schemes (kyber, dilithium): Survey and new results. ACM Trans. Embed. Comput. Syst., 23(2), March 2024. 52
- [RTO21] Karthikeyan Ravi, Michael Tunstall, and Maire O'Neill. Fault injection attacks on kyber. IACR Transactions on Cryptographic Hardware and Embedded Systems, 2021(4):173–203, 2021. 9

Bibliography 65

[RYB<sup>+</sup>23] Prasanna Ravi, Bolin Yang, Shivam Bhasin, Fan Zhang, and Anupam Chattopadhyay. Fiddling the twiddle constants - fault injection analysis of the number theoretic transform. *IACR Transactions on Cryptographic Hardware and Embedded Systems*, 2023(2):447–481, Mar. 2023. 10

- [SMC09] Dhiman Saha, Debdeep Mukhopadhyay, and Dipanwita Roy Chowdhury. A diagonal fault attack on the advanced encryption standard. *IACR Cryptol. ePrint Arch.*, 2009:581, 2009. 9, 33, 38, 41, 42
- [SZFT23] Amit Mazumder Shuvo, Tao Zhang, Farimah Farahmandi, and Mark Tehranipoor. A comprehensive survey on non-invasive fault injection attacks. Cryptology ePrint Archive, Paper 2023/1769, 2023. 5
- [YSW20] Bilgiday Yuce, Patrick Schaumont, and Marc Witteman. Fault attacks on secure embedded software: Threats, design and evaluation. arXiv preprint arXiv:2003.10513, 2020. 6