

### VNQ5027AK-E

# Quad channel high side driver with analog current sense for automotive applications

#### **Features**

| Max supply voltage                | V <sub>CC</sub>   | 41V                 |
|-----------------------------------|-------------------|---------------------|
| Operating voltage range           | $V_{CC}$          | 4.5 to 36 V         |
| Max on-state resistance (per ch.) | R <sub>ON</sub>   | 27 mΩ               |
| Current limitation (typ)          | I <sub>LIMH</sub> | 42 A                |
| Off-state supply current          | IS                | 2 μA <sup>(1)</sup> |

- 1. Typical value with all loads connected.
- Output current: 42A
- 3.0 V CMOS compatible input
- Current sense disable
- Proportional load current sense
- Undervoltage shut-down
- Overvoltage clamp
- Thermal shutdown
- Current and power limitation
- Very low standby current
- Protection against loss of ground and loss of VCC
- Very low electromagnetic susceptibility
- Optimized electromagnetic emission
- Reverse battery protection (see Application schematic on page 20)
- In compliance with the 2002/95/EC European directive
- Package: ECOPACK<sup>®</sup>



#### **Applications**

- All types of resistive, inductive and capacitive loads
- Suitable as LED driver

#### **Description**

The VNQ5027AK-E is a monolithic device made using STMicroelectronics VIPower technology. It is intended for driving resistive or inductive loads with one side connected to ground. Active Vcc pin voltage clamp protects the device against low energy spikes (see ISO7637 transient compatibility table).

This device integrates an analog Current Sense which delivers a current proportional to the load current (according to a known ratio) when CS\_DIS is driven low or left open. When CS\_DIS is driven high, the CURRENT SENSE pin is in a high impedance condition. Output current limitation protects the device in overload condition. In case of long overload duration, the device limits the dissipated power to safe level up to thermal shut-down intervention.

Thermal shut-down with automatic restart allows the device to recover normal operation as soon as fault condition disappears.

Table 1. Device summary

| Package     | Order codes |               |  |  |
|-------------|-------------|---------------|--|--|
| rackage     | Tube        | Tape and reel |  |  |
| PowerSSO-24 | VNQ5027AK-E | VNQ5027AKTR-E |  |  |

Contents VNQ5027AK-E

# **Contents**

| 1 | Block diagram and pin configuration |                                                           |    |  |  |
|---|-------------------------------------|-----------------------------------------------------------|----|--|--|
| 2 | Elec                                | trical specifications                                     | 7  |  |  |
|   | 2.1                                 | Absolute maximum ratings                                  | 7  |  |  |
|   | 2.2                                 | Thermal data                                              | 8  |  |  |
|   | 2.3                                 | Electrical characteristics                                | 9  |  |  |
|   | 2.4                                 | Electrical characteristics curves                         | 17 |  |  |
| 3 | Арр                                 | lication information 2                                    | 20 |  |  |
|   | 3.1                                 | GND protection network against reverse battery            | 20 |  |  |
|   |                                     | 3.1.1 Solution 1: resistor in the ground line (RGND only) | 20 |  |  |
|   |                                     | 3.1.2 Solution 2: a diode (DGND) in the ground line       | 21 |  |  |
|   | 3.2                                 | Load dump protection                                      | 21 |  |  |
|   | 3.3                                 | MCU I/Os protection                                       | 21 |  |  |
|   | 3.4                                 | Maximum demagnetization energy (VCC = 13.5V)              | 23 |  |  |
| 4 | Pacl                                | kage and PC board thermal data                            | 24 |  |  |
|   | 4.1                                 | PowerSSO-24™ thermal data                                 | 24 |  |  |
| 5 | Pacl                                | kage and packing information                              | 27 |  |  |
|   | 5.1                                 | ECOPACK® packages 2                                       | 27 |  |  |
|   | 5.2                                 | PowerSSO-24™ mechanical data                              | 27 |  |  |
|   | 5.3                                 | Packing information                                       | 29 |  |  |
| 6 | Revi                                | ision history                                             | 30 |  |  |

VNQ5027AK-E List of tables

# List of tables

| Table 1.  | Device summary                                          | . 1 |
|-----------|---------------------------------------------------------|-----|
| Table 2.  | Pin functions                                           | . 5 |
| Table 3.  | Suggested connections for unused and not connected pins | . 6 |
| Table 4.  | Absolute maximum ratings                                | . 7 |
| Table 5.  | Thermal data                                            | . 8 |
| Table 6.  | Power section                                           | . 9 |
| Table 7.  | Switching (VCC=13V; Tj= 25°C)                           | . 9 |
| Table 8.  | Current Sense (8V <v<sub>CC&lt;16V)</v<sub>             | 10  |
| Table 9.  | Protection                                              |     |
| Table 10. | Logic input                                             | 12  |
| Table 11. | Truth table                                             | 15  |
| Table 12. | Electrical transient requirements (part 1/3)            | 15  |
| Table 13. | Electrical transient requirements (part 2/3)            | 16  |
| Table 14. | Electrical transient requirements (part 3/3)            | 16  |
| Table 15. | Thermal parameters                                      |     |
| Table 16. | PowerSSO-24™ mechanical data                            | 28  |
| Table 17. | Document revision history                               | 30  |

List of figures VNQ5027AK-E

# **List of figures**

4/31

| Figure 1.  | Block diagram                                                                            |     |
|------------|------------------------------------------------------------------------------------------|-----|
| Figure 2.  | Configuration diagram (top view)                                                         | . 6 |
| Figure 3.  | Current and voltage conventions                                                          |     |
| Figure 4.  | Current sense delay characteristics                                                      |     |
| Figure 5.  | Delay response time between rising edge of output current and rising edge of Current Sen | se  |
|            | (CS enabled)                                                                             | 13  |
| Figure 6.  | Switching characteristics                                                                |     |
| Figure 7.  | I <sub>OUT</sub> /I <sub>SENSE</sub> vs I <sub>OUT</sub>                                 | 14  |
| Figure 8.  | Maximum current sense ratio drift vs load current                                        | 14  |
| Figure 9.  | Output voltage drop limitation                                                           | 15  |
| Figure 10. | Off-state output current                                                                 | 17  |
| Figure 11. | High level input current                                                                 | 17  |
| Figure 12. | Input clamp voltage                                                                      | 17  |
| Figure 13. | Input low level                                                                          |     |
| Figure 14. | Input high level                                                                         | 17  |
| Figure 15. | Input hysteresis voltage                                                                 | 17  |
| Figure 16. | On-state resistance vs T <sub>case</sub>                                                 | 18  |
| Figure 17. | On-state resistance vs V <sub>CC</sub>                                                   | 18  |
| Figure 18. | Undervoltage shutdown                                                                    | 18  |
| Figure 19. | Turn-on voltage slope                                                                    |     |
| Figure 20. | I <sub>LIMH</sub> vs T <sub>case</sub>                                                   |     |
| Figure 21. | Turn-off voltage slope                                                                   | 18  |
| Figure 22. | CS_DIS high level voltage                                                                | 19  |
| Figure 23. | CS_DIS clamp voltage                                                                     | 19  |
| Figure 24. | CS_DIS low level voltage                                                                 | 19  |
| Figure 25. | Application schematic                                                                    | 20  |
| Figure 26. | Waveforms                                                                                |     |
| Figure 27. | Maximum turn-off current versus inductance (for each channel)                            |     |
| Figure 28. | PowerSSO-24™ PC board                                                                    |     |
| Figure 29. | Rthj-amb vs PCB copper area in open box free air condition (one channel ON)              |     |
| Figure 30. | PowerSSO-24™ thermal impedance junction ambient single pulse (one channel on)            |     |
| Figure 31. | Thermal fitting model of a double channel HSD in PowerSSO-24™                            | 25  |
| Figure 32. | PowerSSO-24™ package dimensions                                                          |     |
| Figure 33. | PowerSSO-24™ tube shipment (no suffix)                                                   |     |
| Figure 34. | PowerSSO-24 <sup>™</sup> tape and reel shipment (suffix "TR")                            | 29  |

# 1 Block diagram and pin configuration

Figure 1. Block diagram



Table 2. Pin functions

| Name                          | Function                                                                                      |
|-------------------------------|-----------------------------------------------------------------------------------------------|
| V <sub>CC</sub>               | Battery connection.                                                                           |
| OUTPUT <sub>n</sub>           | Power output.                                                                                 |
| GND                           | Ground connection. Must be reverse battery protected by an external diode / resistor network. |
| INPUT <sub>n</sub>            | Voltage controlled input pin with hysteresis, CMOS compatible. Controls output switch state.  |
| CURRENT<br>SENSE <sub>n</sub> | Analog current sense pin, delivers a current proportional to the load current.                |
| CS_DIS                        | Active high CMOS compatible pin to disable the current sense pin.                             |

V<sub>CC</sub> [ OUTPUT1 GND OUTPUT1 OUTPUT1 INPUT1 CURRENT SENSE1 OUTPUT2 INPUT2 OUTPUT2 CURRENT SENSE2 OUTPUT2 INPUT3 OUTPUT3 CURRENT SENSE3 OUTPUT3 INPUT4 OUTPUT3 CURRENT SENSE4 OUTPUT4 OUTPUT4 CS\_DIS. [ OUTPUT4 V<sub>CC</sub>  $TAB = V_{CC}$ 

Figure 2. Configuration diagram (top view)

Table 3. Suggested connections for unused and not connected pins

| Connection / pin | Current Sense            | N.C. | . Output Input |                           | CS_DIS                 |
|------------------|--------------------------|------|----------------|---------------------------|------------------------|
| Floating         | N.R. <sup>(1)</sup>      | Х    | Х              | Х                         | Х                      |
| To ground        | Through 1 kΩ<br>resistor | Х    | N.R.           | Through 10 kΩ<br>resistor | Through 10 kΩ resistor |

<sup>1.</sup> Not recommended.

## 2 Electrical specifications

Figure 3. Current and voltage conventions



Note:  $V_{Fn} = V_{OUTn} - V_{CC}$  during reverse battery condition.

### 2.1 Absolute maximum ratings

Stressing the device above the ratings listed in the "Absolute maximum ratings" tables may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to the conditions in this section for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality documents.

Table 4. Absolute maximum ratings

| Symbol               | Parameter                                                                                                                                                   | Value                                   | Unit   |
|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|--------|
| V <sub>CC</sub>      | DC supply voltage                                                                                                                                           | 41                                      | V      |
| -V <sub>CC</sub>     | Reverse DC supply voltage                                                                                                                                   | 0.3                                     | ٧      |
| - I <sub>GND</sub>   | DC reverse ground pin current                                                                                                                               | 200                                     | mA     |
| I <sub>OUT</sub>     | DC output current                                                                                                                                           | Internally limited                      | Α      |
| - I <sub>OUT</sub>   | Reverse DC output current                                                                                                                                   | 24                                      | Α      |
| I <sub>IN</sub>      | DC Input current                                                                                                                                            | -1 to 10                                | mA     |
| I <sub>CSD</sub>     | DC Current Sense disable Input current                                                                                                                      | -1 to 10                                | mA     |
| -I <sub>CSENSE</sub> | DC Reverse CS pin current                                                                                                                                   | 200                                     | mA     |
| V <sub>CSENSE</sub>  | Current Sense maximum voltage                                                                                                                               | V <sub>CC</sub> -41<br>+V <sub>CC</sub> | V<br>V |
| E <sub>MAX</sub>     | Maximum switching energy (single pulse) (L=0.8 mH; $R_L$ =0 $\Omega$ ; $V_{bat}$ =13.5 $V$ ; $T_{jstart}$ =150 $^{\circ}$ C; $I_{OUT}$ = $I_{limL}$ (Typ.)) | 140                                     | mJ     |

Table 4. Absolute maximum ratings (continued)

| Symbol           | Parameter                                                    | Value        | Unit |
|------------------|--------------------------------------------------------------|--------------|------|
|                  | Electrostatic discharge (human body model: R=1.5KΩ; C=100pF) |              |      |
|                  | - Input                                                      | 4000         | V    |
| V <sub>ESD</sub> | - Current sense                                              | 2000         | V    |
|                  | - CS_DIS                                                     | 4000         | V    |
|                  | <ul><li>Output</li><li>V<sub>CC</sub></li></ul>              | 5000<br>5000 | V    |
| V <sub>ESD</sub> | Charge device model (CDM-AEC-Q100-011)                       | 750          | ٧    |
| T <sub>j</sub>   | Junction operating temperature                               | - 40 to 150  | °C   |
| T <sub>stg</sub> | Storage temperature                                          | - 55 to 150  | °C   |

### 2.2 Thermal data

Table 5. Thermal data

| Symbol                | Parameter                                              | Max value      | Unit |
|-----------------------|--------------------------------------------------------|----------------|------|
| R <sub>thj-case</sub> | Thermal resistance junction-case (with one channel ON) | 1.35           | °C/W |
| R <sub>thj-amb</sub>  | Thermal resistance junction-ambient                    | See Figure 29. | °C/W |

#### 2.3 Electrical characteristics

Values specified in this section are for 8 V<V  $_{\rm CC}$  <36 V, -40 °C< T  $_{\rm j}$  <150 °C, unless otherwise stated.

Table 6. Power section

| Symbol               | Parameter                                             | Test conditions                                                                                                                                                    | Min. | Тур.             | Max.             | Unit                                   |
|----------------------|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------------------|------------------|----------------------------------------|
| V <sub>CC</sub>      | Operating supply voltage                              |                                                                                                                                                                    | 4.5  | 13               | 36               | V                                      |
| V <sub>USD</sub>     | Undervoltage shutdown                                 |                                                                                                                                                                    |      | 3.5              | 4.5              | V                                      |
| V <sub>USDhyst</sub> | Undervoltage shut-down hysteresis                     |                                                                                                                                                                    |      | 0.5              |                  | V                                      |
| R <sub>ON</sub>      | On-state resistance                                   | I <sub>OUT</sub> = 3A; T <sub>j</sub> = 25°C<br>I <sub>OUT</sub> = 3A; T <sub>j</sub> = 150°C<br>I <sub>OUT</sub> = 3A; V <sub>CC</sub> =5V; T <sub>j</sub> = 25°C |      |                  | 27<br>54<br>37   | $ m m\Omega$ $ m m\Omega$ $ m m\Omega$ |
| V <sub>clamp</sub>   | Clamp voltage                                         | I <sub>S</sub> = 20 mA                                                                                                                                             | 41   | 46               | 52               | V                                      |
| Is                   | Supply current                                        | Off-state; $V_{CC}$ =13V; $T_j$ =25°C; $V_{IN}$ = $V_{OUT}$ = $V_{SENSE}$ = $V_{CSD}$ =0V                                                                          |      | 2 <sup>(1)</sup> | 5 <sup>(1)</sup> | μΑ                                     |
| J                    |                                                       | On-state; V <sub>CC</sub> =13V; V <sub>IN</sub> =5V; I <sub>OUT</sub> =0A                                                                                          |      | 8                | 14               | mA                                     |
| I <sub>L(off)</sub>  | Off-state output current <sup>(2)</sup>               | $V_{IN}=V_{OUT}=0V; V_{CC}=13V;$ $T_{j}=25^{\circ}C$ $V_{IN}=V_{OUT}=0V; V_{CC}=13V;$                                                                              | 0    | 0.01             | 3                | μΑ                                     |
|                      |                                                       | T <sub>j</sub> =125°C                                                                                                                                              | 0    |                  | 5                |                                        |
| V <sub>F</sub>       | Output - V <sub>CC</sub> diode voltage <sup>(2)</sup> | -l <sub>OUT</sub> =3A; T <sub>j</sub> =150°C                                                                                                                       |      |                  | 0.7              | V                                      |

<sup>1.</sup> PowerMOS leakage included.

Table 7. Switching (VCC=13V; Tj= 25°C)

| Symbol                                 | Parameter                                        | Test conditions                              | Min. | Тур.              | Max. | Unit |
|----------------------------------------|--------------------------------------------------|----------------------------------------------|------|-------------------|------|------|
| t <sub>d(on)</sub>                     | Turn-on delay time                               | $R_L$ = 4.3 $\Omega$ (see <i>Figure 6.</i> ) |      | 40                |      | μs   |
| t <sub>d(off)</sub>                    | Turn-off delay time                              | $R_L$ = 4.3 $\Omega$ (see <i>Figure 6.</i> ) |      | 40                |      | μs   |
| (dV <sub>OUT</sub> /dt) <sub>on</sub>  | Turn-on voltage slope                            | $R_L = 4.3\Omega$                            |      | See<br>Figure 19. |      | V/µs |
| (dV <sub>OUT</sub> /dt) <sub>off</sub> | Turn-off voltage slope                           | $R_L = 4.3\Omega$                            |      | See<br>Figure 21. |      | V/µs |
| W <sub>ON</sub>                        | Switching energy losses during t <sub>won</sub>  | $R_L$ = 4.3 $\Omega$ (see <i>Figure 6</i> .) |      | 0.2               |      | mJ   |
| W <sub>OFF</sub>                       | Switching energy losses during t <sub>woff</sub> | $R_L$ = 4.3 $\Omega$ (see <i>Figure 6</i> .) |      | 0.3               |      | mJ   |

<sup>2.</sup> For each channel.

Table 8. Current Sense (8V<V<sub>CC</sub><16V)

| Symbol                                         | Parameter                                      | Test conditions                                                                                                                           | Min.         | Тур.         | Max.         | Unit |
|------------------------------------------------|------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------|--------------|------|
| К <sub>0</sub>                                 | I <sub>OUT</sub> /I <sub>SENSE</sub>           | I <sub>OUT</sub> = 0.5A;<br>V <sub>SENSE</sub> = 0.5 V; V <sub>CSD</sub> =0 V;<br>T <sub>j</sub> = -40°C150°C                             | 1680         | 2910         | 4120         |      |
| dK <sub>0</sub> /K <sub>0</sub> <sup>(1)</sup> | Current sense ratio drift                      | $I_{OUT}$ = 0.5A; $V_{SENSE}$ = 0.5V;<br>$V_{CSD}$ = 0V;<br>$T_{J}$ = -40 °C to 150 °C                                                    | -12          |              | 12           | %    |
| K <sub>1</sub>                                 | I <sub>OUT</sub> /I <sub>SENSE</sub>           | I <sub>OUT</sub> = 2A;<br>V <sub>SENSE</sub> = 4 V; V <sub>CSD</sub> =0 V;<br>T <sub>j</sub> = -40°C150°C<br>T <sub>j</sub> = 25°C150°C   | 2050<br>2190 | 2700<br>2700 | 3410<br>3210 |      |
| dK <sub>1</sub> /K <sub>1</sub> <sup>(1)</sup> | Current sense ratio drift                      | $I_{OUT}$ = 2A; $V_{SENSE}$ = 4V;<br>$V_{CSD}$ = 0V;<br>$T_{J}$ = -40 °C to 150 °C                                                        | -10          |              | 10           | %    |
| K <sub>2</sub>                                 | I <sub>OUT</sub> /I <sub>SENSE</sub>           | I <sub>OUT</sub> = 3A;<br>V <sub>SENSE</sub> = 4 V; V <sub>CSD</sub> =0 V;<br>T <sub>j</sub> = -40°C150°C<br>T <sub>j</sub> = 25°C150°C   | 2260<br>2350 | 2690<br>2690 | 3160<br>3030 |      |
| dK <sub>2</sub> /K <sub>2</sub> <sup>(1)</sup> | Current sense ratio drift                      | $I_{OUT}$ = 3A; $V_{SENSE}$ = 4V;<br>$V_{CSD}$ = 0V;<br>$T_{J}$ = -40 °C to 150 °C                                                        | -7           |              | 7            | %    |
| K <sub>3</sub>                                 | I <sub>OUT</sub> / I <sub>SENSE</sub>          | I <sub>OUT</sub> = 10A;<br>V <sub>SENSE</sub> = 4 V; V <sub>CSD</sub> = 0 V;<br>T <sub>j</sub> = -40°C150°C<br>T <sub>j</sub> = 25°C150°C | 2490<br>2590 | 2700<br>2700 | 2870<br>2800 |      |
| dK <sub>3</sub> /K <sub>3</sub> <sup>(1)</sup> | Current sense ratio drift                      | $I_{OUT}$ = 10A; $V_{SENSE}$ = 4 V;<br>$V_{CSD}$ = 0V;<br>$T_{J}$ = -40 °C to 150 °C                                                      | -4           |              | 4            | %    |
|                                                |                                                | $I_{OUT} = 0A; V_{SENSE} = 0V;$<br>$V_{CSD} = 5V; V_{IN} = 0V;$<br>$T_{j} = -40$ °C150°C                                                  | 0            |              | 1            | μА   |
| I <sub>SENSE0</sub>                            | Analog sense leakage current                   | $V_{CSD} = 0V; V_{IN} = 5V;$<br>$T_{j} = -40$ °C150°C                                                                                     | 0            |              | 2            | μΑ   |
|                                                |                                                | $I_{OUT}$ = 2A; $V_{SENSE}$ = 0V;<br>$V_{CSD}$ = 5V; $V_{IN}$ = 5V;<br>$T_{j}$ = -40°C150°C                                               | 0            |              | 1            | μΑ   |
| I <sub>OL</sub>                                | open load on-state current detection threshold | $V_{IN} = 5V$ , $I_{SENSE} = 5 \mu A$                                                                                                     | 5            |              | 30           | mA   |
| V <sub>SENSE</sub>                             | Max analog sense output voltage                | I <sub>OUT</sub> = 3A; V <sub>CSD</sub> = 0V                                                                                              | 5            |              |              | V    |

Table 8. Current Sense (8V<V<sub>CC</sub><16V) (continued)

| Symbol                  | Parameter                                                                                  | Test conditions                                                                                                                                                                    | Min. | Тур. | Max. | Unit |
|-------------------------|--------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| V <sub>SENSEH</sub>     | Analog sense output voltage in over temperature condition                                  | $V_{CC}$ = 13V; $R_{SENSE}$ = 3.9K $\Omega$                                                                                                                                        |      | 9    |      | V    |
| I <sub>SENSEH</sub>     | Analog sense output current in over temperature condition                                  | V <sub>CC</sub> = 13V; V <sub>SENSE</sub> = 5V                                                                                                                                     |      | 8    |      | mA   |
| t <sub>DSENSE1H</sub>   | Delay response time from falling edge of CS_DIS pin                                        | V <sub>SENSE</sub> <4V, 0.5A <lout<10a<br>I<sub>SENSE</sub> = 90% of I<sub>SENSE max</sub><br/>(see <i>Figure 4</i>.)</lout<10a<br>                                                |      | 50   | 100  | μs   |
| t <sub>DSENSE1L</sub>   | Delay response time from rising edge of CS_DIS pin                                         | V <sub>SENSE</sub> <4V, 0.5A <lout<10a<br>I<sub>SENSE</sub>=10% of I<sub>SENSE max</sub><br/>(see <i>Figure 4</i>.)</lout<10a<br>                                                  |      | 5    | 20   | μs   |
| t <sub>DSENSE2H</sub>   | Delay response time from rising edge of INPUT pin                                          | V <sub>SENSE</sub> <4V, 0.5A <lout<10a<br>I<sub>SENSE</sub>=90% of I<sub>SENSE max</sub><br/>(see <i>Figure 4</i>.)</lout<10a<br>                                                  |      | 70   | 300  | μs   |
| Δt <sub>DSENSE2</sub> H | Delay response time between rising edge of output current and rising edge of current sense | V <sub>SENSE</sub> < 4V,<br>I <sub>SENSE</sub> = 90% of I <sub>SENSEMAX</sub> ,<br>I <sub>OUT</sub> = 90% of I <sub>OUTMAX</sub><br>I <sub>OUTMAX</sub> =2A (see <i>Figure 5</i> ) |      |      | 200  | □□µs |
| t <sub>DSENSE2L</sub>   | Delay response time from falling edge of input pin                                         | V <sub>SENSE</sub> <4V, 0.5A <lout<10a<br>I<sub>SENSE</sub>=10% of I<sub>SENSE max</sub><br/>(see <i>Figure 4</i>.)</lout<10a<br>                                                  |      | 100  | 250  | μs   |

<sup>1.</sup> Parameter guaranteed by design; it is not tested.

Table 9. Protection<sup>(1)</sup>

| Symbol             | Parameter                                              | Test conditions                                                           | Min.                | Тур.                | Max.                | Unit   |
|--------------------|--------------------------------------------------------|---------------------------------------------------------------------------|---------------------|---------------------|---------------------|--------|
| I <sub>limH</sub>  | DC short circuit current                               | V <sub>CC</sub> =13V<br>5V <v<sub>CC&lt;36V</v<sub>                       | 29                  | 42                  | 59<br>59            | A<br>A |
| I <sub>limL</sub>  | Short circuit current during thermal cycling           | $V_{CC}$ =13V; $T_R$ < $T_j$ < $T_{TSD}$                                  |                     | 16                  |                     | Α      |
| T <sub>TSD</sub>   | Shutdown temperature                                   |                                                                           | 150                 | 175                 | 200                 | °C     |
| T <sub>R</sub>     | Reset temperature                                      |                                                                           | T <sub>RS</sub> + 1 | T <sub>RS</sub> + 5 |                     | °C     |
| T <sub>RS</sub>    | Thermal reset of STATUS                                |                                                                           | 135                 |                     |                     | ů      |
| T <sub>HYST</sub>  | Thermal hysteresis (T <sub>TSD</sub> -T <sub>R</sub> ) |                                                                           |                     | 7                   |                     | ů      |
| V <sub>DEMAG</sub> | Turn-off output voltage clamp                          | I <sub>OUT</sub> = 2A; V <sub>IN</sub> =0; L=6mH                          | V <sub>CC</sub> -41 | V <sub>CC</sub> -46 | V <sub>CC</sub> -52 | V      |
| V <sub>ON</sub>    | Output voltage drop limitation                         | I <sub>OUT</sub> =0.2A; T <sub>j</sub> =-40°C150°C (see <i>Figure</i> 9.) |                     | 25                  |                     | mV     |

To ensure long term reliability under heavy overload or short circuit conditions, protection and related diagnostic signals must be used together with a proper software strategy. If the device is subjected to abnormal conditions, this software must limit the duration and number of activation cycles.

577

Table 10. Logic input

| Symbol                 | Parameter                 | Test conditions                                   | Min. | Тур. | Max. | Unit   |
|------------------------|---------------------------|---------------------------------------------------|------|------|------|--------|
| V <sub>IL</sub>        | Input low level voltage   |                                                   |      |      | 0.9  | V      |
| I <sub>IL</sub>        | Low level input current   | V <sub>IN</sub> = 0.9V                            | 1    |      |      | μΑ     |
| V <sub>IH</sub>        | Input high level voltage  |                                                   | 2.1  |      |      | V      |
| I <sub>IH</sub>        | High level input current  | V <sub>IN</sub> = 2.1V                            |      |      | 10   | μΑ     |
| V <sub>I(hyst)</sub>   | Input hysteresis voltage  |                                                   | 0.25 |      |      | V      |
| V <sub>ICL</sub>       | Input clamp voltage       | I <sub>IN</sub> = 1mA<br>I <sub>IN</sub> = -1mA   | 5.5  | -0.7 | 7    | V<br>V |
| V <sub>CSDL</sub>      | CS_DIS low level voltage  |                                                   |      |      | 0.9  | V      |
| I <sub>CSDL</sub>      | Low level CS_DIS current  | V <sub>CSD</sub> =0.9V                            | 1    |      |      | μΑ     |
| V <sub>CSDH</sub>      | CS_DIS high level voltage |                                                   | 2.1  |      |      | V      |
| I <sub>CSDH</sub>      | High level CS_DIS current | V <sub>CSD</sub> =2.1V                            |      |      | 10   | μΑ     |
| V <sub>CSD(hyst)</sub> | CS_DIS hysteresis voltage |                                                   | 0.25 |      |      | V      |
| V <sub>CSCL</sub>      | CS_DIS clamp voltage      | I <sub>CSD</sub> = 1mA<br>I <sub>CSD</sub> = -1mA | 5.5  | -0.7 | 7    | V<br>V |

Figure 4. Current sense delay characteristics





Figure 5. Delay response time between rising edge of output current and rising edge of Current Sense (CS enabled)









Note: Parameter guaranteed by design; it is not tested.

Table 11. Truth table

| Conditions                                             | Input | Output | Sense (V <sub>CSD</sub> =0V) <sup>(1)</sup> |
|--------------------------------------------------------|-------|--------|---------------------------------------------|
| Normal operation                                       | L     | L      | 0                                           |
| Normal operation                                       | Н     | Н      | Nominal                                     |
| Overtemperature                                        | L     | L      | 0                                           |
| Overtemperature                                        | Н     | L      | V <sub>SENSEH</sub>                         |
| L In dom volto do                                      | L     | L      | 0                                           |
| Undervoltage                                           | Н     | L      | 0                                           |
| Chart aircuit to CND                                   | L     | L      | 0                                           |
| Short circuit to GND $(R_{sc} \le 10 \text{ m}\Omega)$ | Н     | L      | 0 if $T_j < T_{TSD}$                        |
| (NSC ≥ 10 11122)                                       | Н     | L      | $V_{SENSEH}$ if $T_j > T_{TSD}$             |
| Chart aircuit to \/                                    | L     | Н      | 0                                           |
| Short circuit to V <sub>CC</sub>                       | Н     | Н      | < Nominal                                   |
| Negative output voltage clamp                          | L     | L      | 0                                           |

<sup>1.</sup> If the V<sub>CSD</sub> is high, the SENSE output is at a high impedance, its potential depends on leakage currents and external circuit.

Figure 9. Output voltage drop limitation



Table 12. Electrical transient requirements (part 1/3)

| ISO 7637-2:           | Test   | levels | Number of               | Burst cyc | cle/pulse | Delays and        |
|-----------------------|--------|--------|-------------------------|-----------|-----------|-------------------|
| 2004(E)<br>test pulse | II     | IV     | pulses or<br>test times | repetitio | •         | Impedance         |
| 1                     | -75 V  | -100 V | 5000 pulses             | 0.5 s     | 5 s       | 2 ms, 10 $\Omega$ |
| 2a                    | +37 V  | +50 V  | 5000 pulses             | 0.2 s     | 5 s       | 50 μs, 2 Ω        |
| 3a                    | -100 V | -150 V | 1h                      | 90 ms     | 100 ms    | 0.1 μs, 50 Ω      |
| 3b                    | +75 V  | +100 V | 1h                      | 90 ms     | 100 ms    | 0.1 μs, 50 Ω      |

Table 12. Electrical transient requirements (part 1/3) (continued)

| ISO 7637-2:           | Test  | levels | Number of               | Burst cycle/pulse | Delays and            |
|-----------------------|-------|--------|-------------------------|-------------------|-----------------------|
| 2004(E)<br>test pulse | III   | IV     | pulses or<br>test times | repetition time   | Impedance             |
| 4                     | -6 V  | -7 V   | 1 pulse                 |                   | 100 ms, 0.01 $\Omega$ |
| 5b <sup>(2)</sup>     | +65 V | +87 V  | 1 pulse                 |                   | 400 ms, 2 Ω           |

Table 13. Electrical transient requirements (part 2/3)

|                        |            | /                      |
|------------------------|------------|------------------------|
| ISO 7637-2:<br>2004(E) | Test level | results <sup>(1)</sup> |
| test pulse             | III        | IV                     |
| 1                      | С          | С                      |
| 2a                     | С          | С                      |
| 3a                     | С          | С                      |
| 3b                     | С          | С                      |
| 4                      | С          | С                      |
| 5b <sup>(2)</sup>      | С          | С                      |
|                        |            |                        |

<sup>1.</sup> The above test levels must be considered referred to Vcc = 13.5V except for pulse 5b.

Table 14. Electrical transient requirements (part 3/3)

| Class | Contents                                                                                                                                                                 |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| С     | All functions of the device are performed as designed after exposure to disturbance.                                                                                     |
| E     | One or more functions of the device are not performed as designed after exposure to disturbance and cannot be returned to proper operation without replacing the device. |

<sup>2.</sup> Valid in case of external load dump clamp: 40V maximum referred to ground.

#### 2.4 Electrical characteristics curves

Figure 10. Off-state output current

Figure 11. High level input current





Figure 12. Input clamp voltage

Figure 13. Input low level





Figure 14. Input high level

Figure 15. Input hysteresis voltage





**477** 

Figure 16. On-state resistance vs T<sub>case</sub> Figure 17. On-state resistance vs V<sub>CC</sub>





Figure 18. Undervoltage shutdown

Figure 19. Turn-on voltage slope





Figure 20. I<sub>LIMH</sub> vs T<sub>case</sub>

Figure 21. Turn-off voltage slope





18/31 Doc ID 12730 Rev 7

Figure 22. CS\_DIS high level voltage

Figure 23. CS\_DIS clamp voltage





Figure 24. CS\_DIS low level voltage



### 3 Application information

Figure 25. Application schematic

+5V

Reprot

CS\_DIS

OUTPUT

Reprot

Current sense

GND

Regnot

Cext

Regnot

Cext

Regnot

Courrent

\_ \_ \_ . . . . . . .

Note:

Channel 2, 3, 4 have the same internal circuit as channel 1.

#### 3.1 GND protection network against reverse battery

#### 3.1.1 Solution 1: resistor in the ground line (R<sub>GND</sub> only)

This can be used with any type of load.

The following is an indication on how to dimension the R<sub>GND</sub> resistor.

- 1.  $R_{GND} \le 600 \text{mV} / (I_{S(on)max})$ .
- 2.  $R_{GND} \ge (-V_{CC}) / (-I_{GND})$

where -I<sub>GND</sub> is the DC reverse ground pin current and can be found in the absolute maximum rating section of the device datasheet.

Power Dissipation in R<sub>GND</sub> (when V<sub>CC</sub><0: during reverse battery situations) is:

$$P_{D} = (-V_{CC})^2 / R_{GND}$$

This resistor can be shared amongst several different HSDs. Please note that the value of this resistor should be calculated with formula (1) where  $I_{S(on)max}$  becomes the sum of the maximum on-state currents of the different devices.

Please note that if the microprocessor ground is not shared by the device ground then the  $R_{GND}$  will produce a shift ( $I_{S(on)max} * R_{GND}$ ) in the input thresholds and the status output values. This shift will vary depending on how many devices are ON in the case of several high side drivers sharing the same  $R_{GND}$ .

If the calculated power dissipation leads to a large resistor or several devices have to share the same resistor then ST suggests to utilize Solution 2 (see below).

#### 3.1.2 Solution 2: a diode (D<sub>GND</sub>) in the ground line

A resistor ( $R_{GND}$ = 1k $\Omega$ ) should be inserted in parallel to  $D_{GND}$  if the device drives an inductive load.

This small signal diode can be safely shared amongst several different HSDs. Also in this case, the presence of the ground network will produce a shift (≈600mV) in the input threshold and in the status output values if the microprocessor ground is not common to the device ground. This shift will not vary if more than one HSD shares the same diode/resistor network.

#### 3.2 Load dump protection

 $D_{ld}$  is necessary (Voltage Transient Suppressor) if the load dump peak voltage exceeds the  $V_{CC}$  max DC rating. The same applies if the device is subject to transients on the  $V_{CC}$  line that are greater than the ones shown in the ISO T/R 7637/1 table.

#### 3.3 MCU I/Os protection

If a ground protection network is used and negative transients are present on the  $V_{CC}$  line, the control pins will be pulled negative. ST suggests to insert a resistor ( $R_{prot}$ ) in line to prevent the  $\mu C$  I/Os pins to latch-up.

The value of these resistors is a compromise between the leakage current of  $\mu C$  and the current required by the HSD I/Os (Input levels compatibility) with the latch-up limit of  $\mu C$  I/Os.

 $-V_{CCpeak}/I_{latchup} \le R_{prot} \le (V_{OH\mu C}-V_{IH}-V_{GND}) / I_{IHmax}$ 

Calculation example:

For  $V_{CCpeak}$ = - 100V and  $I_{latchup} \ge 20mA$ ;  $V_{OH\mu C} \ge 4.5V$ 

 $5k\Omega \le R_{prot} \le 180k\Omega$ .

Recommended values:  $R_{prot} = 10k\Omega$ ,  $C_{EXT} = 10nF$ .

Figure 26. Waveforms



# 3.4 Maximum demagnetization energy ( $V_{CC} = 13.5V$ )

Figure 27. Maximum turn-off current versus inductance (for each channel)



Note:

Values are generated with  $R_L = 0\Omega$ .

In case of repetitive pulses,  $T_{jstart}$  (at beginning of each demagnetization) of every pulse must not exceed the temperature specified above for curves A and B.

### 4 Package and PC board thermal data

#### 4.1 PowerSSO-24™ thermal data

Figure 28. PowerSSO-24™ PC board



Note:

Layout condition of  $R_{th}$  and  $Z_{th}$  measurements (PCB: Double layer, Thermal Vias, FR4 area= 77mm x 86mm, PCB thickness=1.6mm, Cu thickness=70 $\mu$ m (front and back side), Copper areas: from minimum pad lay-out to 8cm<sup>2</sup>).

Figure 29. R<sub>thj-amb</sub> vs PCB copper area in open box free air condition (one channel ON)





Figure 30. PowerSSO-24<sup>™</sup> thermal impedance junction ambient single pulse (one channel on)





a. The fitting model is a simplified thermal tool and is valid for transient evolutions where the embedded protections (power limitation or thermal cycling during thermal shutdown) are not triggered.

5/

### Equation 1: pulse calculation formula

$$\begin{split} Z_{TH\delta}^{-} &= R_{TH} \cdot \delta + Z_{THtp} (1 - \delta) \\ \text{where} \quad \delta &= t_p / T \end{split}$$

Table 15. Thermal parameters

| Area/island (cm <sup>2</sup> ) | Footprint | 2  | 8  |
|--------------------------------|-----------|----|----|
| R1=R7=R9=R11 (°C/W)            | 0.28      |    |    |
| R2=R8=R10=R12 (°C/W)           | 0.9       |    |    |
| R3 (°C/W)                      | 6         |    |    |
| R4 (°C/W)                      | 7.7       |    |    |
| R5 (°C/W)                      | 9         | 9  | 8  |
| R6 (°C/W)                      | 28        | 17 | 10 |
| C1=C7=C9=C11 (W.s/°C)          | 0.001     |    |    |
| C2=C8=C10=C12 (W.s/°C)         | 0.003     |    |    |
| C3 (W.s/°C)                    | 0.025     |    |    |
| C4 (W.s/°C)                    | 0.75      |    |    |
| C5 (W.s/°C)                    | 1         | 4  | 9  |
| C6 (W.s/°C)                    | 2.2       | 5  | 17 |

# 5 Package and packing information

# 5.1 ECOPACK® packages

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: www.st.com.

ECOPACK® is an ST trademark.

### 5.2 PowerSSO-24™ mechanical data

Figure 32. PowerSSO-24™ package dimensions



Table 16. PowerSSO-24™ mechanical data

| Course of |       | Millimeters |       |
|-----------|-------|-------------|-------|
| Symbol    | Min   | Тур         | Max   |
| А         |       |             | 2.45  |
| A2        | 2.15  |             | 2.35  |
| a1        | 0     |             | 0.1   |
| b         | 0.33  |             | 0.51  |
| С         | 0.23  |             | 0.32  |
| D         | 10.10 |             | 10.50 |
| E         | 7.4   |             | 7.6   |
| е         |       | 0.8         |       |
| e3        |       | 8.8         |       |
| F         |       | 2.3         |       |
| G         |       |             | 0.1   |
| Н         | 10.1  |             | 10.5  |
| h         |       |             | 0.4   |
| k         | 0°    |             | 8°    |
| L         | 0.55  |             | 0.85  |
| 0         |       | 1.2         |       |
| Q         |       | 0.8         |       |
| S         |       | 2.9         |       |
| Т         |       | 3.65        |       |
| U         |       | 1.0         |       |
| N         |       |             | 10°   |
| Х         | 4.1   |             | 4.7   |
| Y         | 6.5   |             | 7.1   |

### 5.3 Packing information

Figure 33. PowerSSO-24™ tube shipment (no suffix)



Figure 34. PowerSSO-24™ tape and reel shipment (suffix "TR")



Revision history VNQ5027AK-E

# 6 Revision history

Table 17. Document revision history

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 17-Nov-2006 | 1        | Initial release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 18-Dec-2007 | 2        | Table 4: Absolute maximum ratings: E <sub>MAX</sub> max value changed from 82 to 140 mJ.  Updated Table 8: Current Sense (8V <v<sub>CC&lt;16V):  - added dK<sub>0</sub>/K<sub>0</sub> parameter  - added dK<sub>1</sub>/K<sub>1</sub> parameter  - added dK<sub>2</sub>/K<sub>2</sub> parameter  - added dK<sub>3</sub>/K<sub>3</sub> parameter  - added dK<sub>3</sub>/K<sub>3</sub> parameter  - added Δt<sub>DSENSE2H</sub> parameter  - added I<sub>OL</sub> parameter  Added Figure 5: Delay response time between rising edge of output current and rising edge of Current Sense (CS enabled).  Added Figure 7: I<sub>OUT</sub>/I<sub>SENSE</sub> vs I<sub>OUT</sub>  Added Figure 8: Maximum current sense ratio drift vs load current.  Added Section 2.4: Electrical characteristics curves.  Added Section 3.4: Maximum demagnetization energy (VCC = 13.5V).  Figure 31: Thermal fitting model of a double channel HSD in PowerSSO-24™: added note.  Added ECOPACK® packages information.  Update Section 5.2: PowerSSO-24™ mechanical data.</v<sub> |
| 12-Feb-2008 | 3        | Corrected typing error in <i>Table 8: Current Sense (8V<v<sub>CC&lt;16V)</v<sub></i> : changed $I_{OL}$ test condition from $V_{IN} = 0V$ to $V_{IN} = 5V$ .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 10-Apr-2008 | 4        | Corrected Figure 27: Maximum turn-off current versus inductance (for each channel).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 19-Jun-2009 | 5        | Table 16: PowerSSO-24 <sup>TM</sup> mechanical data:  - Deleted A (min) value  - Changed A (max) value from 2.47 to 2.45  - Changed A2 (max) value from 2.40 to 2.35  - Changed a1 (max) value from 0.075 to 0.1  - Added F row  - Updated k row                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 22-Jul-2009 | 6        | Updated Figure 32: PowerSSO-24 <sup>™</sup> package dimensions.  Updated Table 16: PowerSSO-24 <sup>™</sup> mechanical data:  - Deleted G1 row  - Added O, Q, S, T and U rows                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 20-Sep-2013 | 7        | Updated disclaimer.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2013 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com



# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

STMicroelectronics:

VNQ5027AKTR-E VNQ5027AK-E