

2012

# Design Hierarchy Aware Routability-driven Placement

http://cad\_contest.cs.nctu.edu.tw/CAD-contest-at-ICCAD2012/problems/p2/p2.html

#### **Benchmark Description**

Natarajan Viswanathan IBM Corporation, Austin, TX (nviswan@us.ibm.com)

# Highlights

- Real industrial ASIC designs
- Information for placement and routing
- Design hierarchy information to guide placement
- Placement blockages leading to a fragmented image space
- Routing blockages
- Numerous metal layers with varying width and spacing



### Outline

- Benchmark File Format Description
- Special Features for Placement and Routing
- Utility Scripts

# **Benchmark File Format Description**

## Overview of Benchmark Files

(1)

- Extend the Bookshelf format with information to perform placement and routing
- Each benchmark circuit will comprise of the following files
  - circuit.aux
  - circuit.nodes
  - circuit.nets
  - circuit.wts
  - circuit.pl
  - circuit.scl
  - circuit.shapes
  - circuit.route

Original Files in Bookshelf format with some extensions

New Files with extensions for both placement and routing

## Overview of Benchmark Files

(2)

- The output/solution of the placer should have the same format as the circuit.pl file
- Hence, placement output/solution file
  - <placement\_solution>.pl
- For additional information:
  - http://vlsicad.ucsd.edu/GSRC/bookshelf/Slots/Placement/ plFormats.html
  - http://archive.sigda.org/ispd2008/contests/ispd08rc.html

#### circuit.aux

- Auxiliary file listing all the files that describe/specify the benchmark
- The placer/router should parse the files listed in the "circuit.aux" file to get the benchmark information
- Single line giving all the file names

RowBasedPlacement : circuit.nodes circuit.nets circuit.wts circuit.pl circuit.scl circuit.shapes circuit.route

circuit.nodes (1)

- For each node (object) in the design, it specifies:
  - Design hierarchy based name
  - Dimensions (width and height)
  - Movetype
- The nodes can have one of three movetypes
  - movable: Movable Node the placer needs to obtain the locations of these nodes.
  - terminal: Fixed Node the placer cannot move these nodes. Also, there should be no overlap between a movable and terminal node.
  - terminal\_NI: Fixed "Not in Image" Node the placer cannot move these nodes, but overlap is allowed with a terminal\_NI node. (detailed description under special features section)

#### circuit.nodes

(2)

- NumNodes : Total number of nodes (movable + fixed)
- NumTerminals : Number of terminal (fixed) nodes
  - NumTerminals = #terminal + #terminal\_NI
- For each node:

```
node name width height movetype
```

If a line does not specify a movetype, the associated node is a movable node

```
UCLA nodes 1.0
# File header with version information, etc.
# Anything following "#" is a comment, and should be ignored
NumNodes
NumTerminals
A1/B1/o0
                                         # movable node
      ი1
A2/B1/o2 24
A2/B1/o3 414 2007
                      terminal
                                         # terminal node (fixed node)
                        terminal NI
                                         # terminal NI node (fixed node,
      0q
                                           but overlap is allowed with node)
```

circuit.nets (1)

- Specifies the circuit netlist the set of nets or connections in the hypergraph
- Each net specification lists the pins that belong to the net
- A pin is specified by
  - The corresponding node
  - The offset of the pin with respect to the center of the node
- For wirelength driven placement, the pin direction can be ignored

circuit.nets (2)

NumNets : Total number of nets in the circuit
 NumPins : Total number of pins in the netlist
 For each net:

 NetDegree : number\_of\_pins\_on\_this\_net [net\_name]
 node\_name pin\_direction : pin\_Xoffset pin\_Yoffset

 All pin offsets are from the center of the node

```
UCLA nets 1.0
# File header with version information, etc.
# Anything following "#" is a comment, and should be ignored
NumNets :
NumPins : 6
NetDegree : 3 n0
 A1/B1/o0 I: 0.0000
                          -1.5000
           O: 0.0000
       0a
                         0.0000
       o1 I: -2.5000
                          0.5000
NetDegree : 3 n1
 A1/B1/o0 O: 1.5000
                            3.0000
 A2/B1/o3 O : 10.5000
                          -27.0000
 A2/B1/o2 I : -1.5000
                            0.5000
                                   # pin position is 1.5 units to the left and
                                     0.5 units above the center of the node
```

# circuit.pl (1)

- $\Box$  Gives the coordinates (x,y) and orientation for each node
  - All coordinates are the lower-left coordinates
- The coordinates for all movable nodes will be (0,0) or undefined
- The placer should parse this file to obtain the coordinates for all the fixed nodes
- The default orientation is "vertical and face up" –N (North)
- □ NOTE:
  - The output/solution of the placer should have the same format as the "circuit.pl" file
  - No flipping / mirroring / rotation of the nodes is allowed

circuit.pl (2)

For each node:

```
node_name lowerleft_Xcoordinate lowerleft_Ycoordinate
: orientation movetype
```

- Orientation of all the nodes will always be N (default)
  - No flipping / mirroring / rotation of the nodes is allowed
  - Use pin offsets directly (without any translation) as specified in the .nets file

```
UCLA pl 1.0
# File header with version information, etc.
# Anything following "#" is a comment, and should be ignored
# node name 11 Xcoord 11 Ycoord
                                       orientation
                                                       movetype
A1/B1/o0
       01
                                              N
A2/B1/o2
A2/B1/o3
               7831
                          7452
                                                        /FIXED
                                              N
      0a
               1215
                          7047
                                                        /FIXED NI
                                              Ν
```

circuit.scl

(1)

- Specifies the placement image (individual circuit rows for standard-cell placement)
- Refer to the next slide for file format and definitions



circuit.scl (2)

- NumRows : Number of circuit rows for placement
- CoreRow Horizontal circuit row followed by the row specification
  - Coordinate: Y-coordinate of the bottom edge of the circuit row
  - Height: Circuit row height (= standard-cell height)
  - Sitespacing: Absolute distance between neighboring placement sites in a row
  - SubrowOrigin: X-coordinate of the left edge of the subrow
  - NumSites: Number of placement sites in this subrow
  - Hence, X-coordinate of the right edge of the subrow =

SubrowOrigin + NumSites\*Sitespacing

```
UCLA scl 1.0
# File header with version information, etc.
NumRows
CoreRow Horizontal
   Coordinate
                     18
   Height
   Sitewidth
                                  # optional: equal to Sitespacing
   Sitespacing
   Siteorient
                  : N
                                  # optional: can be ignored
   Sitesymmetry
                                  # optional: can be ignored
                     Y
   SubrowOrigin
                          NumSites
                     18
                                       11605
End
```

# circuit.shapes

- Specifies the component shapes for non-rectangular nodes
   (detailed description under special features section)
- Any node not in this file is a regular rectangular node
- NumNonRectangularNodes : Number of non-rectangular nodes
- For each non-rectangular node:

```
node_name : number_of_component_shapes
shape_id lowerleft_Xcoord lowerleft_Ycoord width height
```

```
shapes 1.0
# File header with version information, etc.
NumNonRectangularNodes
025 : 3
                     # Non-rectangular node with three component shapes
Shape 0
         10 0
                   90
                       40
Shape 1 0
              40 100 10
Shape 2
         10
              50
                   90 50
032 : 4
         30
              2259
Shape 0
                    963 9
Shape 1
         30 2268
                   1024 9
Shape 2
         30
              2277
                   1024
Shape 3
         30
              2286
                    963
```

```
route 1.0
# File header with version information, etc.
                  : 304 403 9
Grid
VerticalCapacity : 0 80 0 80
                                     80
                                         0 80
HorizontalCapacity: 0 0 80 0 80 0 80 0 80
MinWireWidth : 1 1 1 1 2 2 2 4 4
MinWireSpacing : 1 1 1 1 2 2 2 4 4
ViaSpacing : 0 0 0 0 0 0 0 0
GridOrigin : 18 18
TileSize
                 : 40 40
                                                                 Header Section
BlockagePorosity
                 : 0
NumNiTerminals : 2
              # All the pins belonging to nodes p0/p1
 0g
                                                            Terminal NI Section
                are on metal layer 4 for routing
 p1
        4
NumBlockageNodes : 2
                                                              Blockage Section
  o44 4 1 2 3 4 # o44/o2407 block 4 metal layers within all the
02407 4 1 2 3 4
                    routing tiles that they overlap. These are layers 1,2,3,4.
NumEdgeCapacityAdjustments
# col row layer col row layer reduced capacity
      0
                0 1
                               40 # the actual capacity on the global routing tile
                                     edge between tiles (0,0) and (0,1) on layer 6 is
                                     40 (= 50% of the max available capacity of 80)
                                   # the actual capacity on the global routing tile
  22 15
           7 23 15
                               20
                                     edge between tiles (22,15) and (23,15) on layer 7
                                     is 20 (= 25% of the max available capacity of 80)/
```

#### Metal Stack for example in previous slide

9 metal layers

- □ M1-M4
  - 1x width and spacing
- □ M5-M7
  - 2x width and spacing
- □ M8-M9
  - 4x width and spacing

## circuit.route

(3)

- Similar to the ISPD 2008 routing contest format
  - http://archive.sigda.org/ispd2008/contests/ispd08rc.html
- Header Section

◆ Grid : Global routing grid

(num\_X\_grids num\_Y\_grids num\_layers)

VerticalCapacity: Default vertical capacity per tile edge on each layer

HorizontalCapacity: Default horizontal capacity per tile edge on each layer

(Preferred routing direction for a layer is indicated by a

non-zero capacity value in that direction)

MinWireWidth: Minimum metal width on each layer

MinWireSpacing : Minimum spacing on each layer

ViaSpacing: Via spacing per layer

GridOrigin: Absolute coordinates of the origin of the routing grid

(grid\_lowerleft\_X grid\_lowerleft\_Y)

◆ TileSize : tile\_width tile\_height

BlockagePorosity: Porosity for routing blockages

(Zero implies the blockage completely blocks

overlapping routing tracks. Default = 0)

#### circuit.route

(4)

- Terminal\_NI section
  - NumNiTerminals : Number of terminal\_NI nodes
  - For each node:

```
node_name layer_id_for_all_node_pins
```

- Blockage section
  - NumBlockageNodes : Number of blockage nodes
  - For each blockage:

```
node_name num_blocked_layers list_of_blocked_layers
```

- Tiles overlapping with a blockage can be found using placement information from the other benchmark files
- Edge Capacity Adjustment
  - NumEdgeCapacityAdjustments : Number of adjustments
  - For each edge capacity adjustment:

```
col row layer col row layer reduced_capacity
```

# Number of routing tracks per tile edge

#### How to determine the total number of routing tracks per tile edge?

The benchmark format follows the convention laid out in the ISPD 2008 routing contest. Essentially, for each tile edge, the "VerticalCapacity" or "HorizontalCapacity" values per layer give a measure of the total available space per tile edge. They are not the total number of global routing tracks per tile edge.

Hence, if the capacity for a particular layer is 80, and the minimum wire width and spacing are both 1, this corresponds to 80 / (1+1) = 40 minimum width tracks per tile edge.

For the following configuration:

```
VerticalCapacity : 0 80 0 80 0 80 0 80 0 80 0 80 0 80 MinWireWidth : 1 1 1 1 2 2 2 4 4 MinWireSpacing : 1 1 1 1 2 2 2 4 4
```

Number of global routing tracks per tile edge:

```
M1: 0/(1+1) = 0

M2-M4: 80/(1+1) = 40 (for whichever capacity is not zero)

M5-M7: 80/(2+2) = 20 (for whichever capacity is not zero)

M8-M9: 80/(4+4) = 10 (for whichever capacity is not zero)
```

# Example Routing Blockage Map

The method to construct a routing blockage map for a particular layer is given below



Max H routing tracks: 40
Max V routing tracks: 40
Tile Width: 50 units
Tile Height: 50 units

Values in Red are the actual capacities **in tracks** of the edges

### circuit.wts

- Currently unused
  - All nets have the same net-weight

# **Special Features for Placement and Routing**

# Non-rectangular Fixed Nodes

(1)

- A subset of the fixed nodes in the design are not rectangular
- This affects placement density, routing capacity, etc.
- Non-rectangular nodes are represented as:
  - Enclosing rectangle blue box in Fig. (b)
  - Set of rectangular component shapes red hatched boxes in Fig. (b)



Fig (a): Non-rectangular node

Fig (b): Benchmark representation

# Non-rectangular Fixed Nodes

(2)



Blue: Enclosing rectangle of non-rectangular node

Red: Set of component shapes (3 in number)

| == circuit.nodes ==                        |       |     |        |       |            |
|--------------------------------------------|-------|-----|--------|-------|------------|
| #node name                                 | width |     | height |       | movetype   |
| o25                                        | 100   |     | 100    |       | terminal   |
|                                            |       |     |        |       |            |
| == circuit.pl ==                           |       |     |        |       |            |
| #node_name                                 | 11x   | lly | :      | orien | t movetype |
| o25                                        | 0     | 0   | :      | N     | /FIXED     |
|                                            |       |     |        |       |            |
| == circuit.shapes ==                       |       |     |        |       |            |
| <pre>#node_name : NumComponentShapes</pre> |       |     |        |       |            |
| #Shape_id                                  | 11x   | lly | • •    | width | height     |
| o25 : 3                                    |       |     |        |       |            |
| Shape_0                                    | 10    | 0   |        | 90    | 40         |
| Shape_1                                    | 0     | 40  |        | 100   | 10         |
| Shape_2                                    | 10    | 50  |        | 90    | 50         |
|                                            |       |     |        |       |            |

#### **Bookshelf Representation:**

- circuit.nodes gives the dimensions of the enclosing rectangle
- circuit.pl gives the lower-left coordinate of the enclosing rectangle
- circuit.shapes gives the component shape definitions for the non-rectangular node
- circuit.nets gives the pin-offsets from the center of the enclosing rectangle

# RLM Pins and Terminal\_NI Nodes (1)

- RLM Pins
  - RLM pins are fixed pins that reside on a metal layer above the metal layer(s) used within a standard-cell for its pins or internal routing
  - All the RLM pins are associated with terminal\_NI nodes
- For placement, the terminal\_NI nodes are:
  - Fixed
  - Appear to reside "above" the placement image
    - In other words, standard-cells can be placed "below" the terminal\_NI nodes without resulting in an overlap
- For routing, all pin(s) associated with the terminal\_NI nodes will reside on a metal layer above M2

# RLM Pins and Terminal\_NI Nodes (2)



# RLM Pins and Terminal\_NI Nodes (3)

```
== circuit.nodes ==
#node name width height
                           movetype
  p25
             1
                           terminal NI
                     1
== circuit.pl ==
#node name llx lly : orientation
                                      movetype
             30 30 :
  p25
                             N
                                       /FIXED NI
== circuit.route ==
NumNiTerminals : Number of Terminal NI Nodes
#List of nodes with metal layer for ALL the pins on the node
#node name
           Layer ID
  p25
                     # All the pins on node p25 reside on M4
```

#### **Bookshelf Representation:**

#### **Placement:**

- Movetype terminal\_NI in circuit.nodes file (overlap is allowed with this node)
- Represented as FIXED\_NI in circuit.pl file

#### **Routing:**

- Terminal\_NI section in **circuit.route** file gives the metal layer for all the pins on such nodes
- The pins for any node not given in this section of circuit.route will be on layer M1

# **Utility Scripts**

# Script: iccad2012\_check\_legality

- Perl script to check the legality of the placement solution
- Usage: iccad2012\_check\_legality <circuit.aux> <solution.pl>
- This script checks the following conditions:
  - ERROR\_TYPE 0: did a terminal or terminal\_NI node move?
  - ERROR\_TYPE 1: is a movable node placed outside the placement area?
  - ERROR\_TYPE 2: is a movable node aligned to the circuit rows?
  - ERROR\_TYPE 3: is a movable node placed on a multiple of Sitespacing?
  - ERROR\_TYPE 4: are there any overlaps among the nodes (movable and/or fixed)?

Can serve as a guideline to parse the benchmark files

# Script: iccad2012\_get\_hpwl

- Perl script to get the Half-Perimeter Wire Length (HPWL) of the placement solution
- Usage:
  iccad2012\_get\_hpwl <circuit.aux> <solution.pl>

Can serve as a guideline to parse the circuit.nets file and determine pin positions, etc.